irq.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * Derived from arch/i386/kernel/irq.c
  3. * Copyright (C) 1992 Linus Torvalds
  4. * Adapted from arch/i386 by Gary Thomas
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Updated and modified by Cort Dougan <cort@fsmlabs.com>
  7. * Copyright (C) 1996-2001 Cort Dougan
  8. * Adapted for Power Macintosh by Paul Mackerras
  9. * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. *
  16. * This file contains the code used by various IRQ handling routines:
  17. * asking for different IRQ's should be done through these routines
  18. * instead of just grabbing them. Thus setups with different IRQ numbers
  19. * shouldn't result in any weird surprises, and installing new handlers
  20. * should be easier.
  21. *
  22. * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the
  23. * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit
  24. * mask register (of which only 16 are defined), hence the weird shifting
  25. * and complement of the cached_irq_mask. I want to be able to stuff
  26. * this right into the SIU SMASK register.
  27. * Many of the prep/chrp functions are conditional compiled on CONFIG_8xx
  28. * to reduce code space and undefined function references.
  29. */
  30. #undef DEBUG
  31. #include <linux/export.h>
  32. #include <linux/threads.h>
  33. #include <linux/kernel_stat.h>
  34. #include <linux/signal.h>
  35. #include <linux/sched.h>
  36. #include <linux/ptrace.h>
  37. #include <linux/ioport.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/timex.h>
  40. #include <linux/init.h>
  41. #include <linux/slab.h>
  42. #include <linux/delay.h>
  43. #include <linux/irq.h>
  44. #include <linux/seq_file.h>
  45. #include <linux/cpumask.h>
  46. #include <linux/profile.h>
  47. #include <linux/bitops.h>
  48. #include <linux/list.h>
  49. #include <linux/radix-tree.h>
  50. #include <linux/mutex.h>
  51. #include <linux/pci.h>
  52. #include <linux/debugfs.h>
  53. #include <linux/of.h>
  54. #include <linux/of_irq.h>
  55. #include <linux/uaccess.h>
  56. #include <asm/io.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/irq.h>
  59. #include <asm/cache.h>
  60. #include <asm/prom.h>
  61. #include <asm/ptrace.h>
  62. #include <asm/machdep.h>
  63. #include <asm/udbg.h>
  64. #include <asm/smp.h>
  65. #include <asm/livepatch.h>
  66. #include <asm/asm-prototypes.h>
  67. #ifdef CONFIG_PPC64
  68. #include <asm/paca.h>
  69. #include <asm/firmware.h>
  70. #include <asm/lv1call.h>
  71. #endif
  72. #define CREATE_TRACE_POINTS
  73. #include <asm/trace.h>
  74. #include <asm/cpu_has_feature.h>
  75. DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
  76. EXPORT_PER_CPU_SYMBOL(irq_stat);
  77. int __irq_offset_value;
  78. #ifdef CONFIG_PPC32
  79. EXPORT_SYMBOL(__irq_offset_value);
  80. atomic_t ppc_n_lost_interrupts;
  81. #ifdef CONFIG_TAU_INT
  82. extern int tau_initialized;
  83. extern int tau_interrupts(int);
  84. #endif
  85. #endif /* CONFIG_PPC32 */
  86. #ifdef CONFIG_PPC64
  87. int distribute_irqs = 1;
  88. static inline notrace unsigned long get_irq_happened(void)
  89. {
  90. unsigned long happened;
  91. __asm__ __volatile__("lbz %0,%1(13)"
  92. : "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
  93. return happened;
  94. }
  95. static inline notrace void set_soft_enabled(unsigned long enable)
  96. {
  97. __asm__ __volatile__("stb %0,%1(13)"
  98. : : "r" (enable), "i" (offsetof(struct paca_struct, soft_enabled)));
  99. }
  100. static inline notrace int decrementer_check_overflow(void)
  101. {
  102. u64 now = get_tb_or_rtc();
  103. u64 *next_tb = this_cpu_ptr(&decrementers_next_tb);
  104. return now >= *next_tb;
  105. }
  106. /* This is called whenever we are re-enabling interrupts
  107. * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if
  108. * there's an EE, DEC or DBELL to generate.
  109. *
  110. * This is called in two contexts: From arch_local_irq_restore()
  111. * before soft-enabling interrupts, and from the exception exit
  112. * path when returning from an interrupt from a soft-disabled to
  113. * a soft enabled context. In both case we have interrupts hard
  114. * disabled.
  115. *
  116. * We take care of only clearing the bits we handled in the
  117. * PACA irq_happened field since we can only re-emit one at a
  118. * time and we don't want to "lose" one.
  119. */
  120. notrace unsigned int __check_irq_replay(void)
  121. {
  122. /*
  123. * We use local_paca rather than get_paca() to avoid all
  124. * the debug_smp_processor_id() business in this low level
  125. * function
  126. */
  127. unsigned char happened = local_paca->irq_happened;
  128. /* Clear bit 0 which we wouldn't clear otherwise */
  129. local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
  130. /*
  131. * Force the delivery of pending soft-disabled interrupts on PS3.
  132. * Any HV call will have this side effect.
  133. */
  134. if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
  135. u64 tmp, tmp2;
  136. lv1_get_version_info(&tmp, &tmp2);
  137. }
  138. /*
  139. * Check if an hypervisor Maintenance interrupt happened.
  140. * This is a higher priority interrupt than the others, so
  141. * replay it first.
  142. */
  143. local_paca->irq_happened &= ~PACA_IRQ_HMI;
  144. if (happened & PACA_IRQ_HMI)
  145. return 0xe60;
  146. /*
  147. * We may have missed a decrementer interrupt. We check the
  148. * decrementer itself rather than the paca irq_happened field
  149. * in case we also had a rollover while hard disabled
  150. */
  151. local_paca->irq_happened &= ~PACA_IRQ_DEC;
  152. if ((happened & PACA_IRQ_DEC) || decrementer_check_overflow())
  153. return 0x900;
  154. /* Finally check if an external interrupt happened */
  155. local_paca->irq_happened &= ~PACA_IRQ_EE;
  156. if (happened & PACA_IRQ_EE)
  157. return 0x500;
  158. #ifdef CONFIG_PPC_BOOK3E
  159. /* Finally check if an EPR external interrupt happened
  160. * this bit is typically set if we need to handle another
  161. * "edge" interrupt from within the MPIC "EPR" handler
  162. */
  163. local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE;
  164. if (happened & PACA_IRQ_EE_EDGE)
  165. return 0x500;
  166. local_paca->irq_happened &= ~PACA_IRQ_DBELL;
  167. if (happened & PACA_IRQ_DBELL)
  168. return 0x280;
  169. #else
  170. local_paca->irq_happened &= ~PACA_IRQ_DBELL;
  171. if (happened & PACA_IRQ_DBELL) {
  172. if (cpu_has_feature(CPU_FTR_HVMODE))
  173. return 0xe80;
  174. return 0xa00;
  175. }
  176. #endif /* CONFIG_PPC_BOOK3E */
  177. /* There should be nothing left ! */
  178. BUG_ON(local_paca->irq_happened != 0);
  179. return 0;
  180. }
  181. notrace void arch_local_irq_restore(unsigned long en)
  182. {
  183. unsigned char irq_happened;
  184. unsigned int replay;
  185. /* Write the new soft-enabled value */
  186. set_soft_enabled(en);
  187. if (!en)
  188. return;
  189. /*
  190. * From this point onward, we can take interrupts, preempt,
  191. * etc... unless we got hard-disabled. We check if an event
  192. * happened. If none happened, we know we can just return.
  193. *
  194. * We may have preempted before the check below, in which case
  195. * we are checking the "new" CPU instead of the old one. This
  196. * is only a problem if an event happened on the "old" CPU.
  197. *
  198. * External interrupt events will have caused interrupts to
  199. * be hard-disabled, so there is no problem, we
  200. * cannot have preempted.
  201. */
  202. irq_happened = get_irq_happened();
  203. if (!irq_happened)
  204. return;
  205. /*
  206. * We need to hard disable to get a trusted value from
  207. * __check_irq_replay(). We also need to soft-disable
  208. * again to avoid warnings in there due to the use of
  209. * per-cpu variables.
  210. *
  211. * We know that if the value in irq_happened is exactly 0x01
  212. * then we are already hard disabled (there are other less
  213. * common cases that we'll ignore for now), so we skip the
  214. * (expensive) mtmsrd.
  215. */
  216. if (unlikely(irq_happened != PACA_IRQ_HARD_DIS))
  217. __hard_irq_disable();
  218. #ifdef CONFIG_TRACE_IRQFLAGS
  219. else {
  220. /*
  221. * We should already be hard disabled here. We had bugs
  222. * where that wasn't the case so let's dbl check it and
  223. * warn if we are wrong. Only do that when IRQ tracing
  224. * is enabled as mfmsr() can be costly.
  225. */
  226. if (WARN_ON(mfmsr() & MSR_EE))
  227. __hard_irq_disable();
  228. }
  229. #endif /* CONFIG_TRACE_IRQFLAGS */
  230. set_soft_enabled(0);
  231. /*
  232. * Check if anything needs to be re-emitted. We haven't
  233. * soft-enabled yet to avoid warnings in decrementer_check_overflow
  234. * accessing per-cpu variables
  235. */
  236. replay = __check_irq_replay();
  237. /* We can soft-enable now */
  238. set_soft_enabled(1);
  239. /*
  240. * And replay if we have to. This will return with interrupts
  241. * hard-enabled.
  242. */
  243. if (replay) {
  244. __replay_interrupt(replay);
  245. return;
  246. }
  247. /* Finally, let's ensure we are hard enabled */
  248. __hard_irq_enable();
  249. }
  250. EXPORT_SYMBOL(arch_local_irq_restore);
  251. /*
  252. * This is specifically called by assembly code to re-enable interrupts
  253. * if they are currently disabled. This is typically called before
  254. * schedule() or do_signal() when returning to userspace. We do it
  255. * in C to avoid the burden of dealing with lockdep etc...
  256. *
  257. * NOTE: This is called with interrupts hard disabled but not marked
  258. * as such in paca->irq_happened, so we need to resync this.
  259. */
  260. void notrace restore_interrupts(void)
  261. {
  262. if (irqs_disabled()) {
  263. local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
  264. local_irq_enable();
  265. } else
  266. __hard_irq_enable();
  267. }
  268. /*
  269. * This is a helper to use when about to go into idle low-power
  270. * when the latter has the side effect of re-enabling interrupts
  271. * (such as calling H_CEDE under pHyp).
  272. *
  273. * You call this function with interrupts soft-disabled (this is
  274. * already the case when ppc_md.power_save is called). The function
  275. * will return whether to enter power save or just return.
  276. *
  277. * In the former case, it will have notified lockdep of interrupts
  278. * being re-enabled and generally sanitized the lazy irq state,
  279. * and in the latter case it will leave with interrupts hard
  280. * disabled and marked as such, so the local_irq_enable() call
  281. * in arch_cpu_idle() will properly re-enable everything.
  282. */
  283. bool prep_irq_for_idle(void)
  284. {
  285. /*
  286. * First we need to hard disable to ensure no interrupt
  287. * occurs before we effectively enter the low power state
  288. */
  289. hard_irq_disable();
  290. /*
  291. * If anything happened while we were soft-disabled,
  292. * we return now and do not enter the low power state.
  293. */
  294. if (lazy_irq_pending())
  295. return false;
  296. /* Tell lockdep we are about to re-enable */
  297. trace_hardirqs_on();
  298. /*
  299. * Mark interrupts as soft-enabled and clear the
  300. * PACA_IRQ_HARD_DIS from the pending mask since we
  301. * are about to hard enable as well as a side effect
  302. * of entering the low power state.
  303. */
  304. local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
  305. local_paca->soft_enabled = 1;
  306. /* Tell the caller to enter the low power state */
  307. return true;
  308. }
  309. /*
  310. * Force a replay of the external interrupt handler on this CPU.
  311. */
  312. void force_external_irq_replay(void)
  313. {
  314. /*
  315. * This must only be called with interrupts soft-disabled,
  316. * the replay will happen when re-enabling.
  317. */
  318. WARN_ON(!arch_irqs_disabled());
  319. /* Indicate in the PACA that we have an interrupt to replay */
  320. local_paca->irq_happened |= PACA_IRQ_EE;
  321. }
  322. #endif /* CONFIG_PPC64 */
  323. int arch_show_interrupts(struct seq_file *p, int prec)
  324. {
  325. int j;
  326. #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
  327. if (tau_initialized) {
  328. seq_printf(p, "%*s: ", prec, "TAU");
  329. for_each_online_cpu(j)
  330. seq_printf(p, "%10u ", tau_interrupts(j));
  331. seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n");
  332. }
  333. #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
  334. seq_printf(p, "%*s: ", prec, "LOC");
  335. for_each_online_cpu(j)
  336. seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event);
  337. seq_printf(p, " Local timer interrupts for timer event device\n");
  338. seq_printf(p, "%*s: ", prec, "LOC");
  339. for_each_online_cpu(j)
  340. seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others);
  341. seq_printf(p, " Local timer interrupts for others\n");
  342. seq_printf(p, "%*s: ", prec, "SPU");
  343. for_each_online_cpu(j)
  344. seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
  345. seq_printf(p, " Spurious interrupts\n");
  346. seq_printf(p, "%*s: ", prec, "PMI");
  347. for_each_online_cpu(j)
  348. seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
  349. seq_printf(p, " Performance monitoring interrupts\n");
  350. seq_printf(p, "%*s: ", prec, "MCE");
  351. for_each_online_cpu(j)
  352. seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
  353. seq_printf(p, " Machine check exceptions\n");
  354. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  355. seq_printf(p, "%*s: ", prec, "HMI");
  356. for_each_online_cpu(j)
  357. seq_printf(p, "%10u ",
  358. per_cpu(irq_stat, j).hmi_exceptions);
  359. seq_printf(p, " Hypervisor Maintenance Interrupts\n");
  360. }
  361. #ifdef CONFIG_PPC_DOORBELL
  362. if (cpu_has_feature(CPU_FTR_DBELL)) {
  363. seq_printf(p, "%*s: ", prec, "DBL");
  364. for_each_online_cpu(j)
  365. seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
  366. seq_printf(p, " Doorbell interrupts\n");
  367. }
  368. #endif
  369. return 0;
  370. }
  371. /*
  372. * /proc/stat helpers
  373. */
  374. u64 arch_irq_stat_cpu(unsigned int cpu)
  375. {
  376. u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event;
  377. sum += per_cpu(irq_stat, cpu).pmu_irqs;
  378. sum += per_cpu(irq_stat, cpu).mce_exceptions;
  379. sum += per_cpu(irq_stat, cpu).spurious_irqs;
  380. sum += per_cpu(irq_stat, cpu).timer_irqs_others;
  381. sum += per_cpu(irq_stat, cpu).hmi_exceptions;
  382. #ifdef CONFIG_PPC_DOORBELL
  383. sum += per_cpu(irq_stat, cpu).doorbell_irqs;
  384. #endif
  385. return sum;
  386. }
  387. static inline void check_stack_overflow(void)
  388. {
  389. #ifdef CONFIG_DEBUG_STACKOVERFLOW
  390. long sp;
  391. sp = current_stack_pointer() & (THREAD_SIZE-1);
  392. /* check for stack overflow: is there less than 2KB free? */
  393. if (unlikely(sp < (sizeof(struct thread_info) + 2048))) {
  394. pr_err("do_IRQ: stack overflow: %ld\n",
  395. sp - sizeof(struct thread_info));
  396. dump_stack();
  397. }
  398. #endif
  399. }
  400. void __do_irq(struct pt_regs *regs)
  401. {
  402. unsigned int irq;
  403. irq_enter();
  404. trace_irq_entry(regs);
  405. check_stack_overflow();
  406. /*
  407. * Query the platform PIC for the interrupt & ack it.
  408. *
  409. * This will typically lower the interrupt line to the CPU
  410. */
  411. irq = ppc_md.get_irq();
  412. /* We can hard enable interrupts now to allow perf interrupts */
  413. may_hard_irq_enable();
  414. /* And finally process it */
  415. if (unlikely(!irq))
  416. __this_cpu_inc(irq_stat.spurious_irqs);
  417. else
  418. generic_handle_irq(irq);
  419. trace_irq_exit(regs);
  420. irq_exit();
  421. }
  422. void do_IRQ(struct pt_regs *regs)
  423. {
  424. struct pt_regs *old_regs = set_irq_regs(regs);
  425. struct thread_info *curtp, *irqtp, *sirqtp;
  426. /* Switch to the irq stack to handle this */
  427. curtp = current_thread_info();
  428. irqtp = hardirq_ctx[raw_smp_processor_id()];
  429. sirqtp = softirq_ctx[raw_smp_processor_id()];
  430. /* Already there ? */
  431. if (unlikely(curtp == irqtp || curtp == sirqtp)) {
  432. __do_irq(regs);
  433. set_irq_regs(old_regs);
  434. return;
  435. }
  436. /* Prepare the thread_info in the irq stack */
  437. irqtp->task = curtp->task;
  438. irqtp->flags = 0;
  439. /* Copy the preempt_count so that the [soft]irq checks work. */
  440. irqtp->preempt_count = curtp->preempt_count;
  441. /* Switch stack and call */
  442. call_do_irq(regs, irqtp);
  443. /* Restore stack limit */
  444. irqtp->task = NULL;
  445. /* Copy back updates to the thread_info */
  446. if (irqtp->flags)
  447. set_bits(irqtp->flags, &curtp->flags);
  448. set_irq_regs(old_regs);
  449. }
  450. void __init init_IRQ(void)
  451. {
  452. if (ppc_md.init_IRQ)
  453. ppc_md.init_IRQ();
  454. exc_lvl_ctx_init();
  455. irq_ctx_init();
  456. }
  457. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  458. struct thread_info *critirq_ctx[NR_CPUS] __read_mostly;
  459. struct thread_info *dbgirq_ctx[NR_CPUS] __read_mostly;
  460. struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly;
  461. void exc_lvl_ctx_init(void)
  462. {
  463. struct thread_info *tp;
  464. int i, cpu_nr;
  465. for_each_possible_cpu(i) {
  466. #ifdef CONFIG_PPC64
  467. cpu_nr = i;
  468. #else
  469. #ifdef CONFIG_SMP
  470. cpu_nr = get_hard_smp_processor_id(i);
  471. #else
  472. cpu_nr = 0;
  473. #endif
  474. #endif
  475. memset((void *)critirq_ctx[cpu_nr], 0, THREAD_SIZE);
  476. tp = critirq_ctx[cpu_nr];
  477. tp->cpu = cpu_nr;
  478. tp->preempt_count = 0;
  479. #ifdef CONFIG_BOOKE
  480. memset((void *)dbgirq_ctx[cpu_nr], 0, THREAD_SIZE);
  481. tp = dbgirq_ctx[cpu_nr];
  482. tp->cpu = cpu_nr;
  483. tp->preempt_count = 0;
  484. memset((void *)mcheckirq_ctx[cpu_nr], 0, THREAD_SIZE);
  485. tp = mcheckirq_ctx[cpu_nr];
  486. tp->cpu = cpu_nr;
  487. tp->preempt_count = HARDIRQ_OFFSET;
  488. #endif
  489. }
  490. }
  491. #endif
  492. struct thread_info *softirq_ctx[NR_CPUS] __read_mostly;
  493. struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly;
  494. void irq_ctx_init(void)
  495. {
  496. struct thread_info *tp;
  497. int i;
  498. for_each_possible_cpu(i) {
  499. memset((void *)softirq_ctx[i], 0, THREAD_SIZE);
  500. tp = softirq_ctx[i];
  501. tp->cpu = i;
  502. klp_init_thread_info(tp);
  503. memset((void *)hardirq_ctx[i], 0, THREAD_SIZE);
  504. tp = hardirq_ctx[i];
  505. tp->cpu = i;
  506. klp_init_thread_info(tp);
  507. }
  508. }
  509. void do_softirq_own_stack(void)
  510. {
  511. struct thread_info *curtp, *irqtp;
  512. curtp = current_thread_info();
  513. irqtp = softirq_ctx[smp_processor_id()];
  514. irqtp->task = curtp->task;
  515. irqtp->flags = 0;
  516. call_do_softirq(irqtp);
  517. irqtp->task = NULL;
  518. /* Set any flag that may have been set on the
  519. * alternate stack
  520. */
  521. if (irqtp->flags)
  522. set_bits(irqtp->flags, &curtp->flags);
  523. }
  524. irq_hw_number_t virq_to_hw(unsigned int virq)
  525. {
  526. struct irq_data *irq_data = irq_get_irq_data(virq);
  527. return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
  528. }
  529. EXPORT_SYMBOL_GPL(virq_to_hw);
  530. #ifdef CONFIG_SMP
  531. int irq_choose_cpu(const struct cpumask *mask)
  532. {
  533. int cpuid;
  534. if (cpumask_equal(mask, cpu_online_mask)) {
  535. static int irq_rover;
  536. static DEFINE_RAW_SPINLOCK(irq_rover_lock);
  537. unsigned long flags;
  538. /* Round-robin distribution... */
  539. do_round_robin:
  540. raw_spin_lock_irqsave(&irq_rover_lock, flags);
  541. irq_rover = cpumask_next(irq_rover, cpu_online_mask);
  542. if (irq_rover >= nr_cpu_ids)
  543. irq_rover = cpumask_first(cpu_online_mask);
  544. cpuid = irq_rover;
  545. raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
  546. } else {
  547. cpuid = cpumask_first_and(mask, cpu_online_mask);
  548. if (cpuid >= nr_cpu_ids)
  549. goto do_round_robin;
  550. }
  551. return get_hard_smp_processor_id(cpuid);
  552. }
  553. #else
  554. int irq_choose_cpu(const struct cpumask *mask)
  555. {
  556. return hard_smp_processor_id();
  557. }
  558. #endif
  559. int arch_early_irq_init(void)
  560. {
  561. return 0;
  562. }
  563. #ifdef CONFIG_PPC64
  564. static int __init setup_noirqdistrib(char *str)
  565. {
  566. distribute_irqs = 0;
  567. return 1;
  568. }
  569. __setup("noirqdistrib", setup_noirqdistrib);
  570. #endif /* CONFIG_PPC64 */