exception-64s.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. /* PACA save area offsets (exgen, exmc, etc) */
  39. #define EX_R9 0
  40. #define EX_R10 8
  41. #define EX_R11 16
  42. #define EX_R12 24
  43. #define EX_R13 32
  44. #define EX_DAR 40
  45. #define EX_DSISR 48
  46. #define EX_CCR 52
  47. #define EX_CFAR 56
  48. #define EX_PPR 64
  49. #if defined(CONFIG_RELOCATABLE)
  50. #define EX_CTR 72
  51. #define EX_SIZE 10 /* size in u64 units */
  52. #else
  53. #define EX_SIZE 9 /* size in u64 units */
  54. #endif
  55. /*
  56. * maximum recursive depth of MCE exceptions
  57. */
  58. #define MAX_MCE_DEPTH 4
  59. /*
  60. * EX_LR is only used in EXSLB and where it does not overlap with EX_DAR
  61. * EX_CCR similarly with DSISR, but being 4 byte registers there is a hole
  62. * in the save area so it's not necessary to overlap them. Could be used
  63. * for future savings though if another 4 byte register was to be saved.
  64. */
  65. #define EX_LR EX_DAR
  66. /*
  67. * EX_R3 is only used by the bad_stack handler. bad_stack reloads and
  68. * saves DAR from SPRN_DAR, and EX_DAR is not used. So EX_R3 can overlap
  69. * with EX_DAR.
  70. */
  71. #define EX_R3 EX_DAR
  72. #ifdef CONFIG_RELOCATABLE
  73. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  74. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  75. LOAD_HANDLER(r12,label); \
  76. mtctr r12; \
  77. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  78. li r10,MSR_RI; \
  79. mtmsrd r10,1; /* Set RI (EE=0) */ \
  80. bctr;
  81. #else
  82. /* If not relocatable, we can jump directly -- and save messing with LR */
  83. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  84. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  85. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  86. li r10,MSR_RI; \
  87. mtmsrd r10,1; /* Set RI (EE=0) */ \
  88. b label;
  89. #endif
  90. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  91. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  92. /*
  93. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  94. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  95. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  96. */
  97. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  98. EXCEPTION_PROLOG_0(area); \
  99. EXCEPTION_PROLOG_1(area, extra, vec); \
  100. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  101. /*
  102. * We're short on space and time in the exception prolog, so we can't
  103. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  104. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  105. * part of label. This requires that the label be within 64KB of kernelbase, and
  106. * that kernelbase be 64K aligned.
  107. */
  108. #define LOAD_HANDLER(reg, label) \
  109. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  110. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  111. #define __LOAD_HANDLER(reg, label) \
  112. ld reg,PACAKBASE(r13); \
  113. ori reg,reg,(ABS_ADDR(label))@l;
  114. /*
  115. * Branches from unrelocated code (e.g., interrupts) to labels outside
  116. * head-y require >64K offsets.
  117. */
  118. #define __LOAD_FAR_HANDLER(reg, label) \
  119. ld reg,PACAKBASE(r13); \
  120. ori reg,reg,(ABS_ADDR(label))@l; \
  121. addis reg,reg,(ABS_ADDR(label))@h;
  122. /* Exception register prefixes */
  123. #define EXC_HV H
  124. #define EXC_STD
  125. #if defined(CONFIG_RELOCATABLE)
  126. /*
  127. * If we support interrupts with relocation on AND we're a relocatable kernel,
  128. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  129. * when required.
  130. */
  131. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  132. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  133. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  134. #else
  135. /* ...else CTR is unused and in register. */
  136. #define SAVE_CTR(reg, area)
  137. #define GET_CTR(reg, area) mfctr reg
  138. #define RESTORE_CTR(reg, area)
  139. #endif
  140. /*
  141. * PPR save/restore macros used in exceptions_64s.S
  142. * Used for P7 or later processors
  143. */
  144. #define SAVE_PPR(area, ra, rb) \
  145. BEGIN_FTR_SECTION_NESTED(940) \
  146. ld ra,PACACURRENT(r13); \
  147. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  148. std rb,TASKTHREADPPR(ra); \
  149. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  150. #define RESTORE_PPR_PACA(area, ra) \
  151. BEGIN_FTR_SECTION_NESTED(941) \
  152. ld ra,area+EX_PPR(r13); \
  153. mtspr SPRN_PPR,ra; \
  154. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  155. /*
  156. * Get an SPR into a register if the CPU has the given feature
  157. */
  158. #define OPT_GET_SPR(ra, spr, ftr) \
  159. BEGIN_FTR_SECTION_NESTED(943) \
  160. mfspr ra,spr; \
  161. END_FTR_SECTION_NESTED(ftr,ftr,943)
  162. /*
  163. * Set an SPR from a register if the CPU has the given feature
  164. */
  165. #define OPT_SET_SPR(ra, spr, ftr) \
  166. BEGIN_FTR_SECTION_NESTED(943) \
  167. mtspr spr,ra; \
  168. END_FTR_SECTION_NESTED(ftr,ftr,943)
  169. /*
  170. * Save a register to the PACA if the CPU has the given feature
  171. */
  172. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  173. BEGIN_FTR_SECTION_NESTED(943) \
  174. std ra,offset(r13); \
  175. END_FTR_SECTION_NESTED(ftr,ftr,943)
  176. #define EXCEPTION_PROLOG_0(area) \
  177. GET_PACA(r13); \
  178. std r9,area+EX_R9(r13); /* save r9 */ \
  179. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  180. HMT_MEDIUM; \
  181. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  182. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  183. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  184. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  185. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  186. SAVE_CTR(r10, area); \
  187. mfcr r9; \
  188. extra(vec); \
  189. std r11,area+EX_R11(r13); \
  190. std r12,area+EX_R12(r13); \
  191. GET_SCRATCH0(r10); \
  192. std r10,area+EX_R13(r13)
  193. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  194. __EXCEPTION_PROLOG_1(area, extra, vec)
  195. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  196. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  197. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  198. LOAD_HANDLER(r12,label) \
  199. mtspr SPRN_##h##SRR0,r12; \
  200. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  201. mtspr SPRN_##h##SRR1,r10; \
  202. h##rfid; \
  203. b . /* prevent speculative execution */
  204. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  205. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  206. /* _NORI variant keeps MSR_RI clear */
  207. #define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  208. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  209. xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
  210. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  211. LOAD_HANDLER(r12,label) \
  212. mtspr SPRN_##h##SRR0,r12; \
  213. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  214. mtspr SPRN_##h##SRR1,r10; \
  215. h##rfid; \
  216. b . /* prevent speculative execution */
  217. #define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  218. __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
  219. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  220. EXCEPTION_PROLOG_0(area); \
  221. EXCEPTION_PROLOG_1(area, extra, vec); \
  222. EXCEPTION_PROLOG_PSERIES_1(label, h);
  223. #define __KVMTEST(h, n) \
  224. lbz r10,HSTATE_IN_GUEST(r13); \
  225. cmpwi r10,0; \
  226. bne do_kvm_##h##n
  227. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  228. /*
  229. * If hv is possible, interrupts come into to the hv version
  230. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  231. * kvmppc_interrupt_pr, if the guest is a PR guest.
  232. */
  233. #define kvmppc_interrupt kvmppc_interrupt_hv
  234. #else
  235. #define kvmppc_interrupt kvmppc_interrupt_pr
  236. #endif
  237. /*
  238. * Branch to label using its 0xC000 address. This results in instruction
  239. * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
  240. * on using mtmsr rather than rfid.
  241. *
  242. * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
  243. * load KBASE for a slight optimisation.
  244. */
  245. #define BRANCH_TO_C000(reg, label) \
  246. __LOAD_HANDLER(reg, label); \
  247. mtctr reg; \
  248. bctr
  249. #ifdef CONFIG_RELOCATABLE
  250. #define BRANCH_TO_COMMON(reg, label) \
  251. __LOAD_HANDLER(reg, label); \
  252. mtctr reg; \
  253. bctr
  254. #define BRANCH_LINK_TO_FAR(label) \
  255. __LOAD_FAR_HANDLER(r12, label); \
  256. mtctr r12; \
  257. bctrl
  258. /*
  259. * KVM requires __LOAD_FAR_HANDLER.
  260. *
  261. * __BRANCH_TO_KVM_EXIT branches are also a special case because they
  262. * explicitly use r9 then reload it from PACA before branching. Hence
  263. * the double-underscore.
  264. */
  265. #define __BRANCH_TO_KVM_EXIT(area, label) \
  266. mfctr r9; \
  267. std r9,HSTATE_SCRATCH1(r13); \
  268. __LOAD_FAR_HANDLER(r9, label); \
  269. mtctr r9; \
  270. ld r9,area+EX_R9(r13); \
  271. bctr
  272. #else
  273. #define BRANCH_TO_COMMON(reg, label) \
  274. b label
  275. #define BRANCH_LINK_TO_FAR(label) \
  276. bl label
  277. #define __BRANCH_TO_KVM_EXIT(area, label) \
  278. ld r9,area+EX_R9(r13); \
  279. b label
  280. #endif
  281. /* Do not enable RI */
  282. #define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
  283. EXCEPTION_PROLOG_0(area); \
  284. EXCEPTION_PROLOG_1(area, extra, vec); \
  285. EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
  286. #define __KVM_HANDLER(area, h, n) \
  287. BEGIN_FTR_SECTION_NESTED(947) \
  288. ld r10,area+EX_CFAR(r13); \
  289. std r10,HSTATE_CFAR(r13); \
  290. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  291. BEGIN_FTR_SECTION_NESTED(948) \
  292. ld r10,area+EX_PPR(r13); \
  293. std r10,HSTATE_PPR(r13); \
  294. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  295. ld r10,area+EX_R10(r13); \
  296. std r12,HSTATE_SCRATCH0(r13); \
  297. sldi r12,r9,32; \
  298. ori r12,r12,(n); \
  299. /* This reloads r9 before branching to kvmppc_interrupt */ \
  300. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
  301. #define __KVM_HANDLER_SKIP(area, h, n) \
  302. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  303. beq 89f; \
  304. BEGIN_FTR_SECTION_NESTED(948) \
  305. ld r10,area+EX_PPR(r13); \
  306. std r10,HSTATE_PPR(r13); \
  307. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  308. ld r10,area+EX_R10(r13); \
  309. std r12,HSTATE_SCRATCH0(r13); \
  310. sldi r12,r9,32; \
  311. ori r12,r12,(n); \
  312. /* This reloads r9 before branching to kvmppc_interrupt */ \
  313. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
  314. 89: mtocrf 0x80,r9; \
  315. ld r9,area+EX_R9(r13); \
  316. ld r10,area+EX_R10(r13); \
  317. b kvmppc_skip_##h##interrupt
  318. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  319. #define KVMTEST(h, n) __KVMTEST(h, n)
  320. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  321. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  322. #else
  323. #define KVMTEST(h, n)
  324. #define KVM_HANDLER(area, h, n)
  325. #define KVM_HANDLER_SKIP(area, h, n)
  326. #endif
  327. #define NOTEST(n)
  328. #define EXCEPTION_PROLOG_COMMON_1() \
  329. std r9,_CCR(r1); /* save CR in stackframe */ \
  330. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  331. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  332. std r10,0(r1); /* make stack chain pointer */ \
  333. std r0,GPR0(r1); /* save r0 in stackframe */ \
  334. std r10,GPR1(r1); /* save r1 in stackframe */ \
  335. /*
  336. * The common exception prolog is used for all except a few exceptions
  337. * such as a segment miss on a kernel address. We have to be prepared
  338. * to take another exception from the point where we first touch the
  339. * kernel stack onwards.
  340. *
  341. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  342. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  343. * SRR1, and relocation is on.
  344. */
  345. #define EXCEPTION_PROLOG_COMMON(n, area) \
  346. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  347. mr r10,r1; /* Save r1 */ \
  348. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  349. beq- 1f; \
  350. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  351. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  352. blt+ cr1,3f; /* abort if it is */ \
  353. li r1,(n); /* will be reloaded later */ \
  354. sth r1,PACA_TRAP_SAVE(r13); \
  355. std r3,area+EX_R3(r13); \
  356. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  357. RESTORE_CTR(r1, area); \
  358. b bad_stack; \
  359. 3: EXCEPTION_PROLOG_COMMON_1(); \
  360. beq 4f; /* if from kernel mode */ \
  361. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  362. SAVE_PPR(area, r9, r10); \
  363. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  364. EXCEPTION_PROLOG_COMMON_3(n) \
  365. ACCOUNT_STOLEN_TIME
  366. /* Save original regs values from save area to stack frame. */
  367. #define EXCEPTION_PROLOG_COMMON_2(area) \
  368. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  369. ld r10,area+EX_R10(r13); \
  370. std r9,GPR9(r1); \
  371. std r10,GPR10(r1); \
  372. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  373. ld r10,area+EX_R12(r13); \
  374. ld r11,area+EX_R13(r13); \
  375. std r9,GPR11(r1); \
  376. std r10,GPR12(r1); \
  377. std r11,GPR13(r1); \
  378. BEGIN_FTR_SECTION_NESTED(66); \
  379. ld r10,area+EX_CFAR(r13); \
  380. std r10,ORIG_GPR3(r1); \
  381. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  382. GET_CTR(r10, area); \
  383. std r10,_CTR(r1);
  384. #define EXCEPTION_PROLOG_COMMON_3(n) \
  385. std r2,GPR2(r1); /* save r2 in stackframe */ \
  386. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  387. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  388. mflr r9; /* Get LR, later save to stack */ \
  389. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  390. std r9,_LINK(r1); \
  391. lbz r10,PACAIRQSOFTMASK(r13); \
  392. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  393. std r10,SOFTE(r1); \
  394. std r11,_XER(r1); \
  395. li r9,(n)+1; \
  396. std r9,_TRAP(r1); /* set trap number */ \
  397. li r10,0; \
  398. ld r11,exception_marker@toc(r2); \
  399. std r10,RESULT(r1); /* clear regs->result */ \
  400. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  401. /*
  402. * Exception vectors.
  403. */
  404. #define STD_EXCEPTION_PSERIES(vec, label) \
  405. SET_SCRATCH0(r13); /* save r13 */ \
  406. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  407. EXC_STD, KVMTEST_PR, vec); \
  408. /* Version of above for when we have to branch out-of-line */
  409. #define __OOL_EXCEPTION(vec, label, hdlr) \
  410. SET_SCRATCH0(r13) \
  411. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  412. b hdlr;
  413. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  414. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  415. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  416. #define STD_EXCEPTION_HV(loc, vec, label) \
  417. SET_SCRATCH0(r13); /* save r13 */ \
  418. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  419. EXC_HV, KVMTEST_HV, vec);
  420. #define STD_EXCEPTION_HV_OOL(vec, label) \
  421. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  422. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  423. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  424. /* No guest interrupts come through here */ \
  425. SET_SCRATCH0(r13); /* save r13 */ \
  426. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  427. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  428. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  429. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  430. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  431. SET_SCRATCH0(r13); /* save r13 */ \
  432. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
  433. EXC_HV, KVMTEST_HV, vec);
  434. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  435. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  436. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  437. /* This associate vector numbers with bits in paca->irq_happened */
  438. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  439. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  440. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  441. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  442. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  443. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  444. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  445. #define __SOFTEN_TEST(h, vec) \
  446. lbz r10,PACAIRQSOFTMASK(r13); \
  447. andi. r10,r10,IRQS_DISABLED; \
  448. li r10,SOFTEN_VALUE_##vec; \
  449. bne masked_##h##interrupt
  450. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  451. #define SOFTEN_TEST_PR(vec) \
  452. KVMTEST(EXC_STD, vec); \
  453. _SOFTEN_TEST(EXC_STD, vec)
  454. #define SOFTEN_TEST_HV(vec) \
  455. KVMTEST(EXC_HV, vec); \
  456. _SOFTEN_TEST(EXC_HV, vec)
  457. #define KVMTEST_PR(vec) \
  458. KVMTEST(EXC_STD, vec)
  459. #define KVMTEST_HV(vec) \
  460. KVMTEST(EXC_HV, vec)
  461. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  462. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  463. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  464. SET_SCRATCH0(r13); /* save r13 */ \
  465. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  466. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  467. EXCEPTION_PROLOG_PSERIES_1(label, h);
  468. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  469. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  470. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  471. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  472. EXC_STD, SOFTEN_TEST_PR)
  473. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
  474. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
  475. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  476. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  477. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  478. EXC_HV, SOFTEN_TEST_HV)
  479. #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
  480. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  481. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  482. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  483. SET_SCRATCH0(r13); /* save r13 */ \
  484. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  485. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  486. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  487. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  488. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  489. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  490. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  491. EXC_STD, SOFTEN_NOTEST_PR)
  492. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  493. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  494. EXC_HV, SOFTEN_TEST_HV)
  495. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
  496. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  497. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  498. /*
  499. * Our exception common code can be passed various "additions"
  500. * to specify the behaviour of interrupts, whether to kick the
  501. * runlatch, etc...
  502. */
  503. /*
  504. * This addition reconciles our actual IRQ state with the various software
  505. * flags that track it. This may call C code.
  506. */
  507. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  508. #define ADD_NVGPRS \
  509. bl save_nvgprs
  510. #define RUNLATCH_ON \
  511. BEGIN_FTR_SECTION \
  512. CURRENT_THREAD_INFO(r3, r1); \
  513. ld r4,TI_LOCAL_FLAGS(r3); \
  514. andi. r0,r4,_TLF_RUNLATCH; \
  515. beql ppc64_runlatch_on_trampoline; \
  516. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  517. #define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
  518. EXCEPTION_PROLOG_COMMON(trap, area); \
  519. /* Volatile regs are potentially clobbered here */ \
  520. additions; \
  521. addi r3,r1,STACK_FRAME_OVERHEAD; \
  522. bl hdlr; \
  523. b ret
  524. /*
  525. * Exception where stack is already set in r1, r1 is saved in r10, and it
  526. * continues rather than returns.
  527. */
  528. #define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
  529. EXCEPTION_PROLOG_COMMON_1(); \
  530. EXCEPTION_PROLOG_COMMON_2(area); \
  531. EXCEPTION_PROLOG_COMMON_3(trap); \
  532. /* Volatile regs are potentially clobbered here */ \
  533. additions; \
  534. addi r3,r1,STACK_FRAME_OVERHEAD; \
  535. bl hdlr
  536. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  537. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  538. ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
  539. /*
  540. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  541. * in the idle task and therefore need the special idle handling
  542. * (finish nap and runlatch)
  543. */
  544. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  545. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  546. ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  547. /*
  548. * When the idle code in power4_idle puts the CPU into NAP mode,
  549. * it has to do so in a loop, and relies on the external interrupt
  550. * and decrementer interrupt entry code to get it out of the loop.
  551. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  552. * to signal that it is in the loop and needs help to get out.
  553. */
  554. #ifdef CONFIG_PPC_970_NAP
  555. #define FINISH_NAP \
  556. BEGIN_FTR_SECTION \
  557. CURRENT_THREAD_INFO(r11, r1); \
  558. ld r9,TI_LOCAL_FLAGS(r11); \
  559. andi. r10,r9,_TLF_NAPPING; \
  560. bnel power4_fixup_nap; \
  561. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  562. #else
  563. #define FINISH_NAP
  564. #endif
  565. #endif /* _ASM_POWERPC_EXCEPTION_H */