mmu.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "vmx.h"
  20. #include "mmu.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/module.h>
  27. #include <linux/swap.h>
  28. #include <asm/page.h>
  29. #include <asm/cmpxchg.h>
  30. #include <asm/io.h>
  31. /*
  32. * When setting this variable to true it enables Two-Dimensional-Paging
  33. * where the hardware walks 2 page tables:
  34. * 1. the guest-virtual to guest-physical
  35. * 2. while doing 1. it walks guest-physical to host-physical
  36. * If the hardware supports that we don't need to do shadow paging.
  37. */
  38. static bool tdp_enabled = false;
  39. #undef MMU_DEBUG
  40. #undef AUDIT
  41. #ifdef AUDIT
  42. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  43. #else
  44. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  45. #endif
  46. #ifdef MMU_DEBUG
  47. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  48. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  49. #else
  50. #define pgprintk(x...) do { } while (0)
  51. #define rmap_printk(x...) do { } while (0)
  52. #endif
  53. #if defined(MMU_DEBUG) || defined(AUDIT)
  54. static int dbg = 1;
  55. #endif
  56. #ifndef MMU_DEBUG
  57. #define ASSERT(x) do { } while (0)
  58. #else
  59. #define ASSERT(x) \
  60. if (!(x)) { \
  61. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  62. __FILE__, __LINE__, #x); \
  63. }
  64. #endif
  65. #define PT64_PT_BITS 9
  66. #define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
  67. #define PT32_PT_BITS 10
  68. #define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
  69. #define PT_WRITABLE_SHIFT 1
  70. #define PT_PRESENT_MASK (1ULL << 0)
  71. #define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
  72. #define PT_USER_MASK (1ULL << 2)
  73. #define PT_PWT_MASK (1ULL << 3)
  74. #define PT_PCD_MASK (1ULL << 4)
  75. #define PT_ACCESSED_MASK (1ULL << 5)
  76. #define PT_DIRTY_MASK (1ULL << 6)
  77. #define PT_PAGE_SIZE_MASK (1ULL << 7)
  78. #define PT_PAT_MASK (1ULL << 7)
  79. #define PT_GLOBAL_MASK (1ULL << 8)
  80. #define PT64_NX_SHIFT 63
  81. #define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
  82. #define PT_PAT_SHIFT 7
  83. #define PT_DIR_PAT_SHIFT 12
  84. #define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
  85. #define PT32_DIR_PSE36_SIZE 4
  86. #define PT32_DIR_PSE36_SHIFT 13
  87. #define PT32_DIR_PSE36_MASK \
  88. (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
  89. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  90. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  91. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  92. #define PT64_LEVEL_BITS 9
  93. #define PT64_LEVEL_SHIFT(level) \
  94. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  95. #define PT64_LEVEL_MASK(level) \
  96. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  97. #define PT64_INDEX(address, level)\
  98. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  99. #define PT32_LEVEL_BITS 10
  100. #define PT32_LEVEL_SHIFT(level) \
  101. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  102. #define PT32_LEVEL_MASK(level) \
  103. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  104. #define PT32_INDEX(address, level)\
  105. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  106. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  107. #define PT64_DIR_BASE_ADDR_MASK \
  108. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  109. #define PT32_BASE_ADDR_MASK PAGE_MASK
  110. #define PT32_DIR_BASE_ADDR_MASK \
  111. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  112. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  113. | PT64_NX_MASK)
  114. #define PFERR_PRESENT_MASK (1U << 0)
  115. #define PFERR_WRITE_MASK (1U << 1)
  116. #define PFERR_USER_MASK (1U << 2)
  117. #define PFERR_FETCH_MASK (1U << 4)
  118. #define PT64_ROOT_LEVEL 4
  119. #define PT32_ROOT_LEVEL 2
  120. #define PT32E_ROOT_LEVEL 3
  121. #define PT_DIRECTORY_LEVEL 2
  122. #define PT_PAGE_TABLE_LEVEL 1
  123. #define RMAP_EXT 4
  124. #define ACC_EXEC_MASK 1
  125. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  126. #define ACC_USER_MASK PT_USER_MASK
  127. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  128. struct kvm_rmap_desc {
  129. u64 *shadow_ptes[RMAP_EXT];
  130. struct kvm_rmap_desc *more;
  131. };
  132. static struct kmem_cache *pte_chain_cache;
  133. static struct kmem_cache *rmap_desc_cache;
  134. static struct kmem_cache *mmu_page_header_cache;
  135. static u64 __read_mostly shadow_trap_nonpresent_pte;
  136. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  137. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  138. {
  139. shadow_trap_nonpresent_pte = trap_pte;
  140. shadow_notrap_nonpresent_pte = notrap_pte;
  141. }
  142. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  143. static int is_write_protection(struct kvm_vcpu *vcpu)
  144. {
  145. return vcpu->arch.cr0 & X86_CR0_WP;
  146. }
  147. static int is_cpuid_PSE36(void)
  148. {
  149. return 1;
  150. }
  151. static int is_nx(struct kvm_vcpu *vcpu)
  152. {
  153. return vcpu->arch.shadow_efer & EFER_NX;
  154. }
  155. static int is_present_pte(unsigned long pte)
  156. {
  157. return pte & PT_PRESENT_MASK;
  158. }
  159. static int is_shadow_present_pte(u64 pte)
  160. {
  161. return pte != shadow_trap_nonpresent_pte
  162. && pte != shadow_notrap_nonpresent_pte;
  163. }
  164. static int is_writeble_pte(unsigned long pte)
  165. {
  166. return pte & PT_WRITABLE_MASK;
  167. }
  168. static int is_dirty_pte(unsigned long pte)
  169. {
  170. return pte & PT_DIRTY_MASK;
  171. }
  172. static int is_rmap_pte(u64 pte)
  173. {
  174. return is_shadow_present_pte(pte);
  175. }
  176. static gfn_t pse36_gfn_delta(u32 gpte)
  177. {
  178. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  179. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  180. }
  181. static void set_shadow_pte(u64 *sptep, u64 spte)
  182. {
  183. #ifdef CONFIG_X86_64
  184. set_64bit((unsigned long *)sptep, spte);
  185. #else
  186. set_64bit((unsigned long long *)sptep, spte);
  187. #endif
  188. }
  189. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  190. struct kmem_cache *base_cache, int min)
  191. {
  192. void *obj;
  193. if (cache->nobjs >= min)
  194. return 0;
  195. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  196. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  197. if (!obj)
  198. return -ENOMEM;
  199. cache->objects[cache->nobjs++] = obj;
  200. }
  201. return 0;
  202. }
  203. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  204. {
  205. while (mc->nobjs)
  206. kfree(mc->objects[--mc->nobjs]);
  207. }
  208. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  209. int min)
  210. {
  211. struct page *page;
  212. if (cache->nobjs >= min)
  213. return 0;
  214. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  215. page = alloc_page(GFP_KERNEL);
  216. if (!page)
  217. return -ENOMEM;
  218. set_page_private(page, 0);
  219. cache->objects[cache->nobjs++] = page_address(page);
  220. }
  221. return 0;
  222. }
  223. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  224. {
  225. while (mc->nobjs)
  226. free_page((unsigned long)mc->objects[--mc->nobjs]);
  227. }
  228. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  229. {
  230. int r;
  231. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  232. pte_chain_cache, 4);
  233. if (r)
  234. goto out;
  235. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  236. rmap_desc_cache, 1);
  237. if (r)
  238. goto out;
  239. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  240. if (r)
  241. goto out;
  242. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  243. mmu_page_header_cache, 4);
  244. out:
  245. return r;
  246. }
  247. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  248. {
  249. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  250. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  251. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  252. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  253. }
  254. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  255. size_t size)
  256. {
  257. void *p;
  258. BUG_ON(!mc->nobjs);
  259. p = mc->objects[--mc->nobjs];
  260. memset(p, 0, size);
  261. return p;
  262. }
  263. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  264. {
  265. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  266. sizeof(struct kvm_pte_chain));
  267. }
  268. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  269. {
  270. kfree(pc);
  271. }
  272. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  273. {
  274. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  275. sizeof(struct kvm_rmap_desc));
  276. }
  277. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  278. {
  279. kfree(rd);
  280. }
  281. /*
  282. * Take gfn and return the reverse mapping to it.
  283. * Note: gfn must be unaliased before this function get called
  284. */
  285. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn)
  286. {
  287. struct kvm_memory_slot *slot;
  288. slot = gfn_to_memslot(kvm, gfn);
  289. return &slot->rmap[gfn - slot->base_gfn];
  290. }
  291. /*
  292. * Reverse mapping data structures:
  293. *
  294. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  295. * that points to page_address(page).
  296. *
  297. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  298. * containing more mappings.
  299. */
  300. static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  301. {
  302. struct kvm_mmu_page *sp;
  303. struct kvm_rmap_desc *desc;
  304. unsigned long *rmapp;
  305. int i;
  306. if (!is_rmap_pte(*spte))
  307. return;
  308. gfn = unalias_gfn(vcpu->kvm, gfn);
  309. sp = page_header(__pa(spte));
  310. sp->gfns[spte - sp->spt] = gfn;
  311. rmapp = gfn_to_rmap(vcpu->kvm, gfn);
  312. if (!*rmapp) {
  313. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  314. *rmapp = (unsigned long)spte;
  315. } else if (!(*rmapp & 1)) {
  316. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  317. desc = mmu_alloc_rmap_desc(vcpu);
  318. desc->shadow_ptes[0] = (u64 *)*rmapp;
  319. desc->shadow_ptes[1] = spte;
  320. *rmapp = (unsigned long)desc | 1;
  321. } else {
  322. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  323. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  324. while (desc->shadow_ptes[RMAP_EXT-1] && desc->more)
  325. desc = desc->more;
  326. if (desc->shadow_ptes[RMAP_EXT-1]) {
  327. desc->more = mmu_alloc_rmap_desc(vcpu);
  328. desc = desc->more;
  329. }
  330. for (i = 0; desc->shadow_ptes[i]; ++i)
  331. ;
  332. desc->shadow_ptes[i] = spte;
  333. }
  334. }
  335. static void rmap_desc_remove_entry(unsigned long *rmapp,
  336. struct kvm_rmap_desc *desc,
  337. int i,
  338. struct kvm_rmap_desc *prev_desc)
  339. {
  340. int j;
  341. for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
  342. ;
  343. desc->shadow_ptes[i] = desc->shadow_ptes[j];
  344. desc->shadow_ptes[j] = NULL;
  345. if (j != 0)
  346. return;
  347. if (!prev_desc && !desc->more)
  348. *rmapp = (unsigned long)desc->shadow_ptes[0];
  349. else
  350. if (prev_desc)
  351. prev_desc->more = desc->more;
  352. else
  353. *rmapp = (unsigned long)desc->more | 1;
  354. mmu_free_rmap_desc(desc);
  355. }
  356. static void rmap_remove(struct kvm *kvm, u64 *spte)
  357. {
  358. struct kvm_rmap_desc *desc;
  359. struct kvm_rmap_desc *prev_desc;
  360. struct kvm_mmu_page *sp;
  361. struct page *page;
  362. unsigned long *rmapp;
  363. int i;
  364. if (!is_rmap_pte(*spte))
  365. return;
  366. sp = page_header(__pa(spte));
  367. page = pfn_to_page((*spte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT);
  368. mark_page_accessed(page);
  369. if (is_writeble_pte(*spte))
  370. kvm_release_page_dirty(page);
  371. else
  372. kvm_release_page_clean(page);
  373. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt]);
  374. if (!*rmapp) {
  375. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  376. BUG();
  377. } else if (!(*rmapp & 1)) {
  378. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  379. if ((u64 *)*rmapp != spte) {
  380. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  381. spte, *spte);
  382. BUG();
  383. }
  384. *rmapp = 0;
  385. } else {
  386. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  387. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  388. prev_desc = NULL;
  389. while (desc) {
  390. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
  391. if (desc->shadow_ptes[i] == spte) {
  392. rmap_desc_remove_entry(rmapp,
  393. desc, i,
  394. prev_desc);
  395. return;
  396. }
  397. prev_desc = desc;
  398. desc = desc->more;
  399. }
  400. BUG();
  401. }
  402. }
  403. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  404. {
  405. struct kvm_rmap_desc *desc;
  406. struct kvm_rmap_desc *prev_desc;
  407. u64 *prev_spte;
  408. int i;
  409. if (!*rmapp)
  410. return NULL;
  411. else if (!(*rmapp & 1)) {
  412. if (!spte)
  413. return (u64 *)*rmapp;
  414. return NULL;
  415. }
  416. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  417. prev_desc = NULL;
  418. prev_spte = NULL;
  419. while (desc) {
  420. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i) {
  421. if (prev_spte == spte)
  422. return desc->shadow_ptes[i];
  423. prev_spte = desc->shadow_ptes[i];
  424. }
  425. desc = desc->more;
  426. }
  427. return NULL;
  428. }
  429. static void rmap_write_protect(struct kvm *kvm, u64 gfn)
  430. {
  431. unsigned long *rmapp;
  432. u64 *spte;
  433. int write_protected = 0;
  434. gfn = unalias_gfn(kvm, gfn);
  435. rmapp = gfn_to_rmap(kvm, gfn);
  436. spte = rmap_next(kvm, rmapp, NULL);
  437. while (spte) {
  438. BUG_ON(!spte);
  439. BUG_ON(!(*spte & PT_PRESENT_MASK));
  440. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  441. if (is_writeble_pte(*spte)) {
  442. set_shadow_pte(spte, *spte & ~PT_WRITABLE_MASK);
  443. write_protected = 1;
  444. }
  445. spte = rmap_next(kvm, rmapp, spte);
  446. }
  447. if (write_protected)
  448. kvm_flush_remote_tlbs(kvm);
  449. }
  450. #ifdef MMU_DEBUG
  451. static int is_empty_shadow_page(u64 *spt)
  452. {
  453. u64 *pos;
  454. u64 *end;
  455. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  456. if (*pos != shadow_trap_nonpresent_pte) {
  457. printk(KERN_ERR "%s: %p %llx\n", __FUNCTION__,
  458. pos, *pos);
  459. return 0;
  460. }
  461. return 1;
  462. }
  463. #endif
  464. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  465. {
  466. ASSERT(is_empty_shadow_page(sp->spt));
  467. list_del(&sp->link);
  468. __free_page(virt_to_page(sp->spt));
  469. __free_page(virt_to_page(sp->gfns));
  470. kfree(sp);
  471. ++kvm->arch.n_free_mmu_pages;
  472. }
  473. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  474. {
  475. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  476. }
  477. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  478. u64 *parent_pte)
  479. {
  480. struct kvm_mmu_page *sp;
  481. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  482. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  483. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  484. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  485. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  486. ASSERT(is_empty_shadow_page(sp->spt));
  487. sp->slot_bitmap = 0;
  488. sp->multimapped = 0;
  489. sp->parent_pte = parent_pte;
  490. --vcpu->kvm->arch.n_free_mmu_pages;
  491. return sp;
  492. }
  493. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  494. struct kvm_mmu_page *sp, u64 *parent_pte)
  495. {
  496. struct kvm_pte_chain *pte_chain;
  497. struct hlist_node *node;
  498. int i;
  499. if (!parent_pte)
  500. return;
  501. if (!sp->multimapped) {
  502. u64 *old = sp->parent_pte;
  503. if (!old) {
  504. sp->parent_pte = parent_pte;
  505. return;
  506. }
  507. sp->multimapped = 1;
  508. pte_chain = mmu_alloc_pte_chain(vcpu);
  509. INIT_HLIST_HEAD(&sp->parent_ptes);
  510. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  511. pte_chain->parent_ptes[0] = old;
  512. }
  513. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  514. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  515. continue;
  516. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  517. if (!pte_chain->parent_ptes[i]) {
  518. pte_chain->parent_ptes[i] = parent_pte;
  519. return;
  520. }
  521. }
  522. pte_chain = mmu_alloc_pte_chain(vcpu);
  523. BUG_ON(!pte_chain);
  524. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  525. pte_chain->parent_ptes[0] = parent_pte;
  526. }
  527. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  528. u64 *parent_pte)
  529. {
  530. struct kvm_pte_chain *pte_chain;
  531. struct hlist_node *node;
  532. int i;
  533. if (!sp->multimapped) {
  534. BUG_ON(sp->parent_pte != parent_pte);
  535. sp->parent_pte = NULL;
  536. return;
  537. }
  538. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  539. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  540. if (!pte_chain->parent_ptes[i])
  541. break;
  542. if (pte_chain->parent_ptes[i] != parent_pte)
  543. continue;
  544. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  545. && pte_chain->parent_ptes[i + 1]) {
  546. pte_chain->parent_ptes[i]
  547. = pte_chain->parent_ptes[i + 1];
  548. ++i;
  549. }
  550. pte_chain->parent_ptes[i] = NULL;
  551. if (i == 0) {
  552. hlist_del(&pte_chain->link);
  553. mmu_free_pte_chain(pte_chain);
  554. if (hlist_empty(&sp->parent_ptes)) {
  555. sp->multimapped = 0;
  556. sp->parent_pte = NULL;
  557. }
  558. }
  559. return;
  560. }
  561. BUG();
  562. }
  563. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  564. {
  565. unsigned index;
  566. struct hlist_head *bucket;
  567. struct kvm_mmu_page *sp;
  568. struct hlist_node *node;
  569. pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
  570. index = kvm_page_table_hashfn(gfn);
  571. bucket = &kvm->arch.mmu_page_hash[index];
  572. hlist_for_each_entry(sp, node, bucket, hash_link)
  573. if (sp->gfn == gfn && !sp->role.metaphysical) {
  574. pgprintk("%s: found role %x\n",
  575. __FUNCTION__, sp->role.word);
  576. return sp;
  577. }
  578. return NULL;
  579. }
  580. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  581. gfn_t gfn,
  582. gva_t gaddr,
  583. unsigned level,
  584. int metaphysical,
  585. unsigned access,
  586. u64 *parent_pte)
  587. {
  588. union kvm_mmu_page_role role;
  589. unsigned index;
  590. unsigned quadrant;
  591. struct hlist_head *bucket;
  592. struct kvm_mmu_page *sp;
  593. struct hlist_node *node;
  594. role.word = 0;
  595. role.glevels = vcpu->arch.mmu.root_level;
  596. role.level = level;
  597. role.metaphysical = metaphysical;
  598. role.access = access;
  599. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  600. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  601. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  602. role.quadrant = quadrant;
  603. }
  604. pgprintk("%s: looking gfn %lx role %x\n", __FUNCTION__,
  605. gfn, role.word);
  606. index = kvm_page_table_hashfn(gfn);
  607. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  608. hlist_for_each_entry(sp, node, bucket, hash_link)
  609. if (sp->gfn == gfn && sp->role.word == role.word) {
  610. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  611. pgprintk("%s: found\n", __FUNCTION__);
  612. return sp;
  613. }
  614. ++vcpu->kvm->stat.mmu_cache_miss;
  615. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  616. if (!sp)
  617. return sp;
  618. pgprintk("%s: adding gfn %lx role %x\n", __FUNCTION__, gfn, role.word);
  619. sp->gfn = gfn;
  620. sp->role = role;
  621. hlist_add_head(&sp->hash_link, bucket);
  622. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  623. if (!metaphysical)
  624. rmap_write_protect(vcpu->kvm, gfn);
  625. return sp;
  626. }
  627. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  628. struct kvm_mmu_page *sp)
  629. {
  630. unsigned i;
  631. u64 *pt;
  632. u64 ent;
  633. pt = sp->spt;
  634. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  635. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  636. if (is_shadow_present_pte(pt[i]))
  637. rmap_remove(kvm, &pt[i]);
  638. pt[i] = shadow_trap_nonpresent_pte;
  639. }
  640. kvm_flush_remote_tlbs(kvm);
  641. return;
  642. }
  643. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  644. ent = pt[i];
  645. pt[i] = shadow_trap_nonpresent_pte;
  646. if (!is_shadow_present_pte(ent))
  647. continue;
  648. ent &= PT64_BASE_ADDR_MASK;
  649. mmu_page_remove_parent_pte(page_header(ent), &pt[i]);
  650. }
  651. kvm_flush_remote_tlbs(kvm);
  652. }
  653. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  654. {
  655. mmu_page_remove_parent_pte(sp, parent_pte);
  656. }
  657. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  658. {
  659. int i;
  660. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  661. if (kvm->vcpus[i])
  662. kvm->vcpus[i]->arch.last_pte_updated = NULL;
  663. }
  664. static void kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  665. {
  666. u64 *parent_pte;
  667. ++kvm->stat.mmu_shadow_zapped;
  668. while (sp->multimapped || sp->parent_pte) {
  669. if (!sp->multimapped)
  670. parent_pte = sp->parent_pte;
  671. else {
  672. struct kvm_pte_chain *chain;
  673. chain = container_of(sp->parent_ptes.first,
  674. struct kvm_pte_chain, link);
  675. parent_pte = chain->parent_ptes[0];
  676. }
  677. BUG_ON(!parent_pte);
  678. kvm_mmu_put_page(sp, parent_pte);
  679. set_shadow_pte(parent_pte, shadow_trap_nonpresent_pte);
  680. }
  681. kvm_mmu_page_unlink_children(kvm, sp);
  682. if (!sp->root_count) {
  683. hlist_del(&sp->hash_link);
  684. kvm_mmu_free_page(kvm, sp);
  685. } else
  686. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  687. kvm_mmu_reset_last_pte_updated(kvm);
  688. }
  689. /*
  690. * Changing the number of mmu pages allocated to the vm
  691. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  692. */
  693. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  694. {
  695. /*
  696. * If we set the number of mmu pages to be smaller be than the
  697. * number of actived pages , we must to free some mmu pages before we
  698. * change the value
  699. */
  700. if ((kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages) >
  701. kvm_nr_mmu_pages) {
  702. int n_used_mmu_pages = kvm->arch.n_alloc_mmu_pages
  703. - kvm->arch.n_free_mmu_pages;
  704. while (n_used_mmu_pages > kvm_nr_mmu_pages) {
  705. struct kvm_mmu_page *page;
  706. page = container_of(kvm->arch.active_mmu_pages.prev,
  707. struct kvm_mmu_page, link);
  708. kvm_mmu_zap_page(kvm, page);
  709. n_used_mmu_pages--;
  710. }
  711. kvm->arch.n_free_mmu_pages = 0;
  712. }
  713. else
  714. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  715. - kvm->arch.n_alloc_mmu_pages;
  716. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  717. }
  718. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  719. {
  720. unsigned index;
  721. struct hlist_head *bucket;
  722. struct kvm_mmu_page *sp;
  723. struct hlist_node *node, *n;
  724. int r;
  725. pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
  726. r = 0;
  727. index = kvm_page_table_hashfn(gfn);
  728. bucket = &kvm->arch.mmu_page_hash[index];
  729. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  730. if (sp->gfn == gfn && !sp->role.metaphysical) {
  731. pgprintk("%s: gfn %lx role %x\n", __FUNCTION__, gfn,
  732. sp->role.word);
  733. kvm_mmu_zap_page(kvm, sp);
  734. r = 1;
  735. }
  736. return r;
  737. }
  738. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  739. {
  740. struct kvm_mmu_page *sp;
  741. while ((sp = kvm_mmu_lookup_page(kvm, gfn)) != NULL) {
  742. pgprintk("%s: zap %lx %x\n", __FUNCTION__, gfn, sp->role.word);
  743. kvm_mmu_zap_page(kvm, sp);
  744. }
  745. }
  746. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  747. {
  748. int slot = memslot_id(kvm, gfn_to_memslot(kvm, gfn));
  749. struct kvm_mmu_page *sp = page_header(__pa(pte));
  750. __set_bit(slot, &sp->slot_bitmap);
  751. }
  752. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  753. {
  754. struct page *page;
  755. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  756. if (gpa == UNMAPPED_GVA)
  757. return NULL;
  758. down_read(&current->mm->mmap_sem);
  759. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  760. up_read(&current->mm->mmap_sem);
  761. return page;
  762. }
  763. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
  764. unsigned pt_access, unsigned pte_access,
  765. int user_fault, int write_fault, int dirty,
  766. int *ptwrite, gfn_t gfn, struct page *page)
  767. {
  768. u64 spte;
  769. int was_rmapped = 0;
  770. int was_writeble = is_writeble_pte(*shadow_pte);
  771. hfn_t host_pfn = (*shadow_pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  772. pgprintk("%s: spte %llx access %x write_fault %d"
  773. " user_fault %d gfn %lx\n",
  774. __FUNCTION__, *shadow_pte, pt_access,
  775. write_fault, user_fault, gfn);
  776. if (is_rmap_pte(*shadow_pte)) {
  777. if (host_pfn != page_to_pfn(page)) {
  778. pgprintk("hfn old %lx new %lx\n",
  779. host_pfn, page_to_pfn(page));
  780. rmap_remove(vcpu->kvm, shadow_pte);
  781. }
  782. else
  783. was_rmapped = 1;
  784. }
  785. /*
  786. * We don't set the accessed bit, since we sometimes want to see
  787. * whether the guest actually used the pte (in order to detect
  788. * demand paging).
  789. */
  790. spte = PT_PRESENT_MASK | PT_DIRTY_MASK;
  791. if (!dirty)
  792. pte_access &= ~ACC_WRITE_MASK;
  793. if (!(pte_access & ACC_EXEC_MASK))
  794. spte |= PT64_NX_MASK;
  795. spte |= PT_PRESENT_MASK;
  796. if (pte_access & ACC_USER_MASK)
  797. spte |= PT_USER_MASK;
  798. spte |= page_to_phys(page);
  799. if ((pte_access & ACC_WRITE_MASK)
  800. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  801. struct kvm_mmu_page *shadow;
  802. spte |= PT_WRITABLE_MASK;
  803. if (user_fault) {
  804. mmu_unshadow(vcpu->kvm, gfn);
  805. goto unshadowed;
  806. }
  807. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  808. if (shadow) {
  809. pgprintk("%s: found shadow page for %lx, marking ro\n",
  810. __FUNCTION__, gfn);
  811. pte_access &= ~ACC_WRITE_MASK;
  812. if (is_writeble_pte(spte)) {
  813. spte &= ~PT_WRITABLE_MASK;
  814. kvm_x86_ops->tlb_flush(vcpu);
  815. }
  816. if (write_fault)
  817. *ptwrite = 1;
  818. }
  819. }
  820. unshadowed:
  821. if (pte_access & ACC_WRITE_MASK)
  822. mark_page_dirty(vcpu->kvm, gfn);
  823. pgprintk("%s: setting spte %llx\n", __FUNCTION__, spte);
  824. set_shadow_pte(shadow_pte, spte);
  825. page_header_update_slot(vcpu->kvm, shadow_pte, gfn);
  826. if (!was_rmapped) {
  827. rmap_add(vcpu, shadow_pte, gfn);
  828. if (!is_rmap_pte(*shadow_pte))
  829. kvm_release_page_clean(page);
  830. } else {
  831. if (was_writeble)
  832. kvm_release_page_dirty(page);
  833. else
  834. kvm_release_page_clean(page);
  835. }
  836. if (!ptwrite || !*ptwrite)
  837. vcpu->arch.last_pte_updated = shadow_pte;
  838. }
  839. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  840. {
  841. }
  842. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  843. gfn_t gfn, struct page *page, int level)
  844. {
  845. hpa_t table_addr = vcpu->arch.mmu.root_hpa;
  846. int pt_write = 0;
  847. for (; ; level--) {
  848. u32 index = PT64_INDEX(v, level);
  849. u64 *table;
  850. ASSERT(VALID_PAGE(table_addr));
  851. table = __va(table_addr);
  852. if (level == 1) {
  853. mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
  854. 0, write, 1, &pt_write, gfn, page);
  855. return pt_write;
  856. }
  857. if (table[index] == shadow_trap_nonpresent_pte) {
  858. struct kvm_mmu_page *new_table;
  859. gfn_t pseudo_gfn;
  860. pseudo_gfn = (v & PT64_DIR_BASE_ADDR_MASK)
  861. >> PAGE_SHIFT;
  862. new_table = kvm_mmu_get_page(vcpu, pseudo_gfn,
  863. v, level - 1,
  864. 1, ACC_ALL, &table[index]);
  865. if (!new_table) {
  866. pgprintk("nonpaging_map: ENOMEM\n");
  867. kvm_release_page_clean(page);
  868. return -ENOMEM;
  869. }
  870. table[index] = __pa(new_table->spt) | PT_PRESENT_MASK
  871. | PT_WRITABLE_MASK | PT_USER_MASK;
  872. }
  873. table_addr = table[index] & PT64_BASE_ADDR_MASK;
  874. }
  875. }
  876. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  877. {
  878. int r;
  879. struct page *page;
  880. down_read(&vcpu->kvm->slots_lock);
  881. down_read(&current->mm->mmap_sem);
  882. page = gfn_to_page(vcpu->kvm, gfn);
  883. up_read(&current->mm->mmap_sem);
  884. /* mmio */
  885. if (is_error_page(page)) {
  886. kvm_release_page_clean(page);
  887. up_read(&vcpu->kvm->slots_lock);
  888. return 1;
  889. }
  890. spin_lock(&vcpu->kvm->mmu_lock);
  891. kvm_mmu_free_some_pages(vcpu);
  892. r = __direct_map(vcpu, v, write, gfn, page, PT32E_ROOT_LEVEL);
  893. spin_unlock(&vcpu->kvm->mmu_lock);
  894. up_read(&vcpu->kvm->slots_lock);
  895. return r;
  896. }
  897. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  898. struct kvm_mmu_page *sp)
  899. {
  900. int i;
  901. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  902. sp->spt[i] = shadow_trap_nonpresent_pte;
  903. }
  904. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  905. {
  906. int i;
  907. struct kvm_mmu_page *sp;
  908. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  909. return;
  910. spin_lock(&vcpu->kvm->mmu_lock);
  911. #ifdef CONFIG_X86_64
  912. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  913. hpa_t root = vcpu->arch.mmu.root_hpa;
  914. sp = page_header(root);
  915. --sp->root_count;
  916. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  917. spin_unlock(&vcpu->kvm->mmu_lock);
  918. return;
  919. }
  920. #endif
  921. for (i = 0; i < 4; ++i) {
  922. hpa_t root = vcpu->arch.mmu.pae_root[i];
  923. if (root) {
  924. root &= PT64_BASE_ADDR_MASK;
  925. sp = page_header(root);
  926. --sp->root_count;
  927. }
  928. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  929. }
  930. spin_unlock(&vcpu->kvm->mmu_lock);
  931. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  932. }
  933. static void mmu_alloc_roots(struct kvm_vcpu *vcpu)
  934. {
  935. int i;
  936. gfn_t root_gfn;
  937. struct kvm_mmu_page *sp;
  938. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  939. #ifdef CONFIG_X86_64
  940. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  941. hpa_t root = vcpu->arch.mmu.root_hpa;
  942. ASSERT(!VALID_PAGE(root));
  943. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  944. PT64_ROOT_LEVEL, 0, ACC_ALL, NULL);
  945. root = __pa(sp->spt);
  946. ++sp->root_count;
  947. vcpu->arch.mmu.root_hpa = root;
  948. return;
  949. }
  950. #endif
  951. for (i = 0; i < 4; ++i) {
  952. hpa_t root = vcpu->arch.mmu.pae_root[i];
  953. ASSERT(!VALID_PAGE(root));
  954. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  955. if (!is_present_pte(vcpu->arch.pdptrs[i])) {
  956. vcpu->arch.mmu.pae_root[i] = 0;
  957. continue;
  958. }
  959. root_gfn = vcpu->arch.pdptrs[i] >> PAGE_SHIFT;
  960. } else if (vcpu->arch.mmu.root_level == 0)
  961. root_gfn = 0;
  962. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  963. PT32_ROOT_LEVEL, !is_paging(vcpu),
  964. ACC_ALL, NULL);
  965. root = __pa(sp->spt);
  966. ++sp->root_count;
  967. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  968. }
  969. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  970. }
  971. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  972. {
  973. return vaddr;
  974. }
  975. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  976. u32 error_code)
  977. {
  978. gfn_t gfn;
  979. int r;
  980. pgprintk("%s: gva %lx error %x\n", __FUNCTION__, gva, error_code);
  981. r = mmu_topup_memory_caches(vcpu);
  982. if (r)
  983. return r;
  984. ASSERT(vcpu);
  985. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  986. gfn = gva >> PAGE_SHIFT;
  987. return nonpaging_map(vcpu, gva & PAGE_MASK,
  988. error_code & PFERR_WRITE_MASK, gfn);
  989. }
  990. static void nonpaging_free(struct kvm_vcpu *vcpu)
  991. {
  992. mmu_free_roots(vcpu);
  993. }
  994. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  995. {
  996. struct kvm_mmu *context = &vcpu->arch.mmu;
  997. context->new_cr3 = nonpaging_new_cr3;
  998. context->page_fault = nonpaging_page_fault;
  999. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1000. context->free = nonpaging_free;
  1001. context->prefetch_page = nonpaging_prefetch_page;
  1002. context->root_level = 0;
  1003. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1004. context->root_hpa = INVALID_PAGE;
  1005. return 0;
  1006. }
  1007. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1008. {
  1009. ++vcpu->stat.tlb_flush;
  1010. kvm_x86_ops->tlb_flush(vcpu);
  1011. }
  1012. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1013. {
  1014. pgprintk("%s: cr3 %lx\n", __FUNCTION__, vcpu->arch.cr3);
  1015. mmu_free_roots(vcpu);
  1016. }
  1017. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1018. u64 addr,
  1019. u32 err_code)
  1020. {
  1021. kvm_inject_page_fault(vcpu, addr, err_code);
  1022. }
  1023. static void paging_free(struct kvm_vcpu *vcpu)
  1024. {
  1025. nonpaging_free(vcpu);
  1026. }
  1027. #define PTTYPE 64
  1028. #include "paging_tmpl.h"
  1029. #undef PTTYPE
  1030. #define PTTYPE 32
  1031. #include "paging_tmpl.h"
  1032. #undef PTTYPE
  1033. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1034. {
  1035. struct kvm_mmu *context = &vcpu->arch.mmu;
  1036. ASSERT(is_pae(vcpu));
  1037. context->new_cr3 = paging_new_cr3;
  1038. context->page_fault = paging64_page_fault;
  1039. context->gva_to_gpa = paging64_gva_to_gpa;
  1040. context->prefetch_page = paging64_prefetch_page;
  1041. context->free = paging_free;
  1042. context->root_level = level;
  1043. context->shadow_root_level = level;
  1044. context->root_hpa = INVALID_PAGE;
  1045. return 0;
  1046. }
  1047. static int paging64_init_context(struct kvm_vcpu *vcpu)
  1048. {
  1049. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  1050. }
  1051. static int paging32_init_context(struct kvm_vcpu *vcpu)
  1052. {
  1053. struct kvm_mmu *context = &vcpu->arch.mmu;
  1054. context->new_cr3 = paging_new_cr3;
  1055. context->page_fault = paging32_page_fault;
  1056. context->gva_to_gpa = paging32_gva_to_gpa;
  1057. context->free = paging_free;
  1058. context->prefetch_page = paging32_prefetch_page;
  1059. context->root_level = PT32_ROOT_LEVEL;
  1060. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1061. context->root_hpa = INVALID_PAGE;
  1062. return 0;
  1063. }
  1064. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  1065. {
  1066. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  1067. }
  1068. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  1069. {
  1070. ASSERT(vcpu);
  1071. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1072. if (!is_paging(vcpu))
  1073. return nonpaging_init_context(vcpu);
  1074. else if (is_long_mode(vcpu))
  1075. return paging64_init_context(vcpu);
  1076. else if (is_pae(vcpu))
  1077. return paging32E_init_context(vcpu);
  1078. else
  1079. return paging32_init_context(vcpu);
  1080. }
  1081. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  1082. {
  1083. ASSERT(vcpu);
  1084. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  1085. vcpu->arch.mmu.free(vcpu);
  1086. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1087. }
  1088. }
  1089. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  1090. {
  1091. destroy_kvm_mmu(vcpu);
  1092. return init_kvm_mmu(vcpu);
  1093. }
  1094. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  1095. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  1096. {
  1097. int r;
  1098. r = mmu_topup_memory_caches(vcpu);
  1099. if (r)
  1100. goto out;
  1101. spin_lock(&vcpu->kvm->mmu_lock);
  1102. kvm_mmu_free_some_pages(vcpu);
  1103. mmu_alloc_roots(vcpu);
  1104. spin_unlock(&vcpu->kvm->mmu_lock);
  1105. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  1106. kvm_mmu_flush_tlb(vcpu);
  1107. out:
  1108. return r;
  1109. }
  1110. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  1111. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  1112. {
  1113. mmu_free_roots(vcpu);
  1114. }
  1115. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  1116. struct kvm_mmu_page *sp,
  1117. u64 *spte)
  1118. {
  1119. u64 pte;
  1120. struct kvm_mmu_page *child;
  1121. pte = *spte;
  1122. if (is_shadow_present_pte(pte)) {
  1123. if (sp->role.level == PT_PAGE_TABLE_LEVEL)
  1124. rmap_remove(vcpu->kvm, spte);
  1125. else {
  1126. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1127. mmu_page_remove_parent_pte(child, spte);
  1128. }
  1129. }
  1130. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  1131. }
  1132. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  1133. struct kvm_mmu_page *sp,
  1134. u64 *spte,
  1135. const void *new)
  1136. {
  1137. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  1138. ++vcpu->kvm->stat.mmu_pde_zapped;
  1139. return;
  1140. }
  1141. ++vcpu->kvm->stat.mmu_pte_updated;
  1142. if (sp->role.glevels == PT32_ROOT_LEVEL)
  1143. paging32_update_pte(vcpu, sp, spte, new);
  1144. else
  1145. paging64_update_pte(vcpu, sp, spte, new);
  1146. }
  1147. static bool need_remote_flush(u64 old, u64 new)
  1148. {
  1149. if (!is_shadow_present_pte(old))
  1150. return false;
  1151. if (!is_shadow_present_pte(new))
  1152. return true;
  1153. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  1154. return true;
  1155. old ^= PT64_NX_MASK;
  1156. new ^= PT64_NX_MASK;
  1157. return (old & ~new & PT64_PERM_MASK) != 0;
  1158. }
  1159. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  1160. {
  1161. if (need_remote_flush(old, new))
  1162. kvm_flush_remote_tlbs(vcpu->kvm);
  1163. else
  1164. kvm_mmu_flush_tlb(vcpu);
  1165. }
  1166. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  1167. {
  1168. u64 *spte = vcpu->arch.last_pte_updated;
  1169. return !!(spte && (*spte & PT_ACCESSED_MASK));
  1170. }
  1171. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1172. const u8 *new, int bytes)
  1173. {
  1174. gfn_t gfn;
  1175. int r;
  1176. u64 gpte = 0;
  1177. struct page *page;
  1178. if (bytes != 4 && bytes != 8)
  1179. return;
  1180. /*
  1181. * Assume that the pte write on a page table of the same type
  1182. * as the current vcpu paging mode. This is nearly always true
  1183. * (might be false while changing modes). Note it is verified later
  1184. * by update_pte().
  1185. */
  1186. if (is_pae(vcpu)) {
  1187. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  1188. if ((bytes == 4) && (gpa % 4 == 0)) {
  1189. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  1190. if (r)
  1191. return;
  1192. memcpy((void *)&gpte + (gpa % 8), new, 4);
  1193. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  1194. memcpy((void *)&gpte, new, 8);
  1195. }
  1196. } else {
  1197. if ((bytes == 4) && (gpa % 4 == 0))
  1198. memcpy((void *)&gpte, new, 4);
  1199. }
  1200. if (!is_present_pte(gpte))
  1201. return;
  1202. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1203. down_read(&vcpu->kvm->slots_lock);
  1204. page = gfn_to_page(vcpu->kvm, gfn);
  1205. up_read(&vcpu->kvm->slots_lock);
  1206. if (is_error_page(page)) {
  1207. kvm_release_page_clean(page);
  1208. return;
  1209. }
  1210. vcpu->arch.update_pte.gfn = gfn;
  1211. vcpu->arch.update_pte.page = page;
  1212. }
  1213. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1214. const u8 *new, int bytes)
  1215. {
  1216. gfn_t gfn = gpa >> PAGE_SHIFT;
  1217. struct kvm_mmu_page *sp;
  1218. struct hlist_node *node, *n;
  1219. struct hlist_head *bucket;
  1220. unsigned index;
  1221. u64 entry, gentry;
  1222. u64 *spte;
  1223. unsigned offset = offset_in_page(gpa);
  1224. unsigned pte_size;
  1225. unsigned page_offset;
  1226. unsigned misaligned;
  1227. unsigned quadrant;
  1228. int level;
  1229. int flooded = 0;
  1230. int npte;
  1231. int r;
  1232. pgprintk("%s: gpa %llx bytes %d\n", __FUNCTION__, gpa, bytes);
  1233. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  1234. spin_lock(&vcpu->kvm->mmu_lock);
  1235. kvm_mmu_free_some_pages(vcpu);
  1236. ++vcpu->kvm->stat.mmu_pte_write;
  1237. kvm_mmu_audit(vcpu, "pre pte write");
  1238. if (gfn == vcpu->arch.last_pt_write_gfn
  1239. && !last_updated_pte_accessed(vcpu)) {
  1240. ++vcpu->arch.last_pt_write_count;
  1241. if (vcpu->arch.last_pt_write_count >= 3)
  1242. flooded = 1;
  1243. } else {
  1244. vcpu->arch.last_pt_write_gfn = gfn;
  1245. vcpu->arch.last_pt_write_count = 1;
  1246. vcpu->arch.last_pte_updated = NULL;
  1247. }
  1248. index = kvm_page_table_hashfn(gfn);
  1249. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1250. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  1251. if (sp->gfn != gfn || sp->role.metaphysical)
  1252. continue;
  1253. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  1254. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  1255. misaligned |= bytes < 4;
  1256. if (misaligned || flooded) {
  1257. /*
  1258. * Misaligned accesses are too much trouble to fix
  1259. * up; also, they usually indicate a page is not used
  1260. * as a page table.
  1261. *
  1262. * If we're seeing too many writes to a page,
  1263. * it may no longer be a page table, or we may be
  1264. * forking, in which case it is better to unmap the
  1265. * page.
  1266. */
  1267. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  1268. gpa, bytes, sp->role.word);
  1269. kvm_mmu_zap_page(vcpu->kvm, sp);
  1270. ++vcpu->kvm->stat.mmu_flooded;
  1271. continue;
  1272. }
  1273. page_offset = offset;
  1274. level = sp->role.level;
  1275. npte = 1;
  1276. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  1277. page_offset <<= 1; /* 32->64 */
  1278. /*
  1279. * A 32-bit pde maps 4MB while the shadow pdes map
  1280. * only 2MB. So we need to double the offset again
  1281. * and zap two pdes instead of one.
  1282. */
  1283. if (level == PT32_ROOT_LEVEL) {
  1284. page_offset &= ~7; /* kill rounding error */
  1285. page_offset <<= 1;
  1286. npte = 2;
  1287. }
  1288. quadrant = page_offset >> PAGE_SHIFT;
  1289. page_offset &= ~PAGE_MASK;
  1290. if (quadrant != sp->role.quadrant)
  1291. continue;
  1292. }
  1293. spte = &sp->spt[page_offset / sizeof(*spte)];
  1294. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  1295. gentry = 0;
  1296. r = kvm_read_guest_atomic(vcpu->kvm,
  1297. gpa & ~(u64)(pte_size - 1),
  1298. &gentry, pte_size);
  1299. new = (const void *)&gentry;
  1300. if (r < 0)
  1301. new = NULL;
  1302. }
  1303. while (npte--) {
  1304. entry = *spte;
  1305. mmu_pte_write_zap_pte(vcpu, sp, spte);
  1306. if (new)
  1307. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  1308. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  1309. ++spte;
  1310. }
  1311. }
  1312. kvm_mmu_audit(vcpu, "post pte write");
  1313. spin_unlock(&vcpu->kvm->mmu_lock);
  1314. if (vcpu->arch.update_pte.page) {
  1315. kvm_release_page_clean(vcpu->arch.update_pte.page);
  1316. vcpu->arch.update_pte.page = NULL;
  1317. }
  1318. }
  1319. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  1320. {
  1321. gpa_t gpa;
  1322. int r;
  1323. down_read(&vcpu->kvm->slots_lock);
  1324. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1325. up_read(&vcpu->kvm->slots_lock);
  1326. spin_lock(&vcpu->kvm->mmu_lock);
  1327. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1328. spin_unlock(&vcpu->kvm->mmu_lock);
  1329. return r;
  1330. }
  1331. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  1332. {
  1333. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES) {
  1334. struct kvm_mmu_page *sp;
  1335. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  1336. struct kvm_mmu_page, link);
  1337. kvm_mmu_zap_page(vcpu->kvm, sp);
  1338. ++vcpu->kvm->stat.mmu_recycled;
  1339. }
  1340. }
  1341. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  1342. {
  1343. int r;
  1344. enum emulation_result er;
  1345. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  1346. if (r < 0)
  1347. goto out;
  1348. if (!r) {
  1349. r = 1;
  1350. goto out;
  1351. }
  1352. r = mmu_topup_memory_caches(vcpu);
  1353. if (r)
  1354. goto out;
  1355. er = emulate_instruction(vcpu, vcpu->run, cr2, error_code, 0);
  1356. switch (er) {
  1357. case EMULATE_DONE:
  1358. return 1;
  1359. case EMULATE_DO_MMIO:
  1360. ++vcpu->stat.mmio_exits;
  1361. return 0;
  1362. case EMULATE_FAIL:
  1363. kvm_report_emulation_failure(vcpu, "pagetable");
  1364. return 1;
  1365. default:
  1366. BUG();
  1367. }
  1368. out:
  1369. return r;
  1370. }
  1371. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  1372. void kvm_enable_tdp(void)
  1373. {
  1374. tdp_enabled = true;
  1375. }
  1376. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  1377. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  1378. {
  1379. struct kvm_mmu_page *sp;
  1380. while (!list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  1381. sp = container_of(vcpu->kvm->arch.active_mmu_pages.next,
  1382. struct kvm_mmu_page, link);
  1383. kvm_mmu_zap_page(vcpu->kvm, sp);
  1384. }
  1385. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  1386. }
  1387. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  1388. {
  1389. struct page *page;
  1390. int i;
  1391. ASSERT(vcpu);
  1392. if (vcpu->kvm->arch.n_requested_mmu_pages)
  1393. vcpu->kvm->arch.n_free_mmu_pages =
  1394. vcpu->kvm->arch.n_requested_mmu_pages;
  1395. else
  1396. vcpu->kvm->arch.n_free_mmu_pages =
  1397. vcpu->kvm->arch.n_alloc_mmu_pages;
  1398. /*
  1399. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  1400. * Therefore we need to allocate shadow page tables in the first
  1401. * 4GB of memory, which happens to fit the DMA32 zone.
  1402. */
  1403. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  1404. if (!page)
  1405. goto error_1;
  1406. vcpu->arch.mmu.pae_root = page_address(page);
  1407. for (i = 0; i < 4; ++i)
  1408. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1409. return 0;
  1410. error_1:
  1411. free_mmu_pages(vcpu);
  1412. return -ENOMEM;
  1413. }
  1414. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  1415. {
  1416. ASSERT(vcpu);
  1417. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1418. return alloc_mmu_pages(vcpu);
  1419. }
  1420. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  1421. {
  1422. ASSERT(vcpu);
  1423. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1424. return init_kvm_mmu(vcpu);
  1425. }
  1426. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  1427. {
  1428. ASSERT(vcpu);
  1429. destroy_kvm_mmu(vcpu);
  1430. free_mmu_pages(vcpu);
  1431. mmu_free_memory_caches(vcpu);
  1432. }
  1433. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  1434. {
  1435. struct kvm_mmu_page *sp;
  1436. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  1437. int i;
  1438. u64 *pt;
  1439. if (!test_bit(slot, &sp->slot_bitmap))
  1440. continue;
  1441. pt = sp->spt;
  1442. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1443. /* avoid RMW */
  1444. if (pt[i] & PT_WRITABLE_MASK)
  1445. pt[i] &= ~PT_WRITABLE_MASK;
  1446. }
  1447. }
  1448. void kvm_mmu_zap_all(struct kvm *kvm)
  1449. {
  1450. struct kvm_mmu_page *sp, *node;
  1451. spin_lock(&kvm->mmu_lock);
  1452. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  1453. kvm_mmu_zap_page(kvm, sp);
  1454. spin_unlock(&kvm->mmu_lock);
  1455. kvm_flush_remote_tlbs(kvm);
  1456. }
  1457. void kvm_mmu_module_exit(void)
  1458. {
  1459. if (pte_chain_cache)
  1460. kmem_cache_destroy(pte_chain_cache);
  1461. if (rmap_desc_cache)
  1462. kmem_cache_destroy(rmap_desc_cache);
  1463. if (mmu_page_header_cache)
  1464. kmem_cache_destroy(mmu_page_header_cache);
  1465. }
  1466. int kvm_mmu_module_init(void)
  1467. {
  1468. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  1469. sizeof(struct kvm_pte_chain),
  1470. 0, 0, NULL);
  1471. if (!pte_chain_cache)
  1472. goto nomem;
  1473. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  1474. sizeof(struct kvm_rmap_desc),
  1475. 0, 0, NULL);
  1476. if (!rmap_desc_cache)
  1477. goto nomem;
  1478. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  1479. sizeof(struct kvm_mmu_page),
  1480. 0, 0, NULL);
  1481. if (!mmu_page_header_cache)
  1482. goto nomem;
  1483. return 0;
  1484. nomem:
  1485. kvm_mmu_module_exit();
  1486. return -ENOMEM;
  1487. }
  1488. /*
  1489. * Caculate mmu pages needed for kvm.
  1490. */
  1491. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  1492. {
  1493. int i;
  1494. unsigned int nr_mmu_pages;
  1495. unsigned int nr_pages = 0;
  1496. for (i = 0; i < kvm->nmemslots; i++)
  1497. nr_pages += kvm->memslots[i].npages;
  1498. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  1499. nr_mmu_pages = max(nr_mmu_pages,
  1500. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  1501. return nr_mmu_pages;
  1502. }
  1503. #ifdef AUDIT
  1504. static const char *audit_msg;
  1505. static gva_t canonicalize(gva_t gva)
  1506. {
  1507. #ifdef CONFIG_X86_64
  1508. gva = (long long)(gva << 16) >> 16;
  1509. #endif
  1510. return gva;
  1511. }
  1512. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  1513. gva_t va, int level)
  1514. {
  1515. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  1516. int i;
  1517. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  1518. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  1519. u64 ent = pt[i];
  1520. if (ent == shadow_trap_nonpresent_pte)
  1521. continue;
  1522. va = canonicalize(va);
  1523. if (level > 1) {
  1524. if (ent == shadow_notrap_nonpresent_pte)
  1525. printk(KERN_ERR "audit: (%s) nontrapping pte"
  1526. " in nonleaf level: levels %d gva %lx"
  1527. " level %d pte %llx\n", audit_msg,
  1528. vcpu->arch.mmu.root_level, va, level, ent);
  1529. audit_mappings_page(vcpu, ent, va, level - 1);
  1530. } else {
  1531. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  1532. struct page *page = gpa_to_page(vcpu, gpa);
  1533. hpa_t hpa = page_to_phys(page);
  1534. if (is_shadow_present_pte(ent)
  1535. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  1536. printk(KERN_ERR "xx audit error: (%s) levels %d"
  1537. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  1538. audit_msg, vcpu->arch.mmu.root_level,
  1539. va, gpa, hpa, ent,
  1540. is_shadow_present_pte(ent));
  1541. else if (ent == shadow_notrap_nonpresent_pte
  1542. && !is_error_hpa(hpa))
  1543. printk(KERN_ERR "audit: (%s) notrap shadow,"
  1544. " valid guest gva %lx\n", audit_msg, va);
  1545. kvm_release_page_clean(page);
  1546. }
  1547. }
  1548. }
  1549. static void audit_mappings(struct kvm_vcpu *vcpu)
  1550. {
  1551. unsigned i;
  1552. if (vcpu->arch.mmu.root_level == 4)
  1553. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  1554. else
  1555. for (i = 0; i < 4; ++i)
  1556. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  1557. audit_mappings_page(vcpu,
  1558. vcpu->arch.mmu.pae_root[i],
  1559. i << 30,
  1560. 2);
  1561. }
  1562. static int count_rmaps(struct kvm_vcpu *vcpu)
  1563. {
  1564. int nmaps = 0;
  1565. int i, j, k;
  1566. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  1567. struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
  1568. struct kvm_rmap_desc *d;
  1569. for (j = 0; j < m->npages; ++j) {
  1570. unsigned long *rmapp = &m->rmap[j];
  1571. if (!*rmapp)
  1572. continue;
  1573. if (!(*rmapp & 1)) {
  1574. ++nmaps;
  1575. continue;
  1576. }
  1577. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  1578. while (d) {
  1579. for (k = 0; k < RMAP_EXT; ++k)
  1580. if (d->shadow_ptes[k])
  1581. ++nmaps;
  1582. else
  1583. break;
  1584. d = d->more;
  1585. }
  1586. }
  1587. }
  1588. return nmaps;
  1589. }
  1590. static int count_writable_mappings(struct kvm_vcpu *vcpu)
  1591. {
  1592. int nmaps = 0;
  1593. struct kvm_mmu_page *sp;
  1594. int i;
  1595. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  1596. u64 *pt = sp->spt;
  1597. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  1598. continue;
  1599. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1600. u64 ent = pt[i];
  1601. if (!(ent & PT_PRESENT_MASK))
  1602. continue;
  1603. if (!(ent & PT_WRITABLE_MASK))
  1604. continue;
  1605. ++nmaps;
  1606. }
  1607. }
  1608. return nmaps;
  1609. }
  1610. static void audit_rmap(struct kvm_vcpu *vcpu)
  1611. {
  1612. int n_rmap = count_rmaps(vcpu);
  1613. int n_actual = count_writable_mappings(vcpu);
  1614. if (n_rmap != n_actual)
  1615. printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
  1616. __FUNCTION__, audit_msg, n_rmap, n_actual);
  1617. }
  1618. static void audit_write_protection(struct kvm_vcpu *vcpu)
  1619. {
  1620. struct kvm_mmu_page *sp;
  1621. struct kvm_memory_slot *slot;
  1622. unsigned long *rmapp;
  1623. gfn_t gfn;
  1624. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  1625. if (sp->role.metaphysical)
  1626. continue;
  1627. slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
  1628. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  1629. rmapp = &slot->rmap[gfn - slot->base_gfn];
  1630. if (*rmapp)
  1631. printk(KERN_ERR "%s: (%s) shadow page has writable"
  1632. " mappings: gfn %lx role %x\n",
  1633. __FUNCTION__, audit_msg, sp->gfn,
  1634. sp->role.word);
  1635. }
  1636. }
  1637. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  1638. {
  1639. int olddbg = dbg;
  1640. dbg = 0;
  1641. audit_msg = msg;
  1642. audit_rmap(vcpu);
  1643. audit_write_protection(vcpu);
  1644. audit_mappings(vcpu);
  1645. dbg = olddbg;
  1646. }
  1647. #endif