spi-xilinx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Xilinx SPI controller driver (master mode only)
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright (c) 2010 Secret Lab Technologies, Ltd.
  8. * Copyright (c) 2009 Intel Corporation
  9. * 2002-2007 (c) MontaVista Software, Inc.
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/spi/spi_bitbang.h>
  20. #include <linux/spi/xilinx_spi.h>
  21. #include <linux/io.h>
  22. #define XILINX_SPI_NAME "xilinx_spi"
  23. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  24. * Product Specification", DS464
  25. */
  26. #define XSPI_CR_OFFSET 0x60 /* Control Register */
  27. #define XSPI_CR_LOOP 0x01
  28. #define XSPI_CR_ENABLE 0x02
  29. #define XSPI_CR_MASTER_MODE 0x04
  30. #define XSPI_CR_CPOL 0x08
  31. #define XSPI_CR_CPHA 0x10
  32. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
  33. XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
  34. #define XSPI_CR_TXFIFO_RESET 0x20
  35. #define XSPI_CR_RXFIFO_RESET 0x40
  36. #define XSPI_CR_MANUAL_SSELECT 0x80
  37. #define XSPI_CR_TRANS_INHIBIT 0x100
  38. #define XSPI_CR_LSB_FIRST 0x200
  39. #define XSPI_SR_OFFSET 0x64 /* Status Register */
  40. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  41. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  42. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  43. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  44. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  45. #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
  46. #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
  47. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  48. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  49. * IPIF registers are 32 bit
  50. */
  51. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  52. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  53. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  54. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  55. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  56. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  57. * disabled */
  58. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  59. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  60. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  61. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  62. #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
  63. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  64. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  65. struct xilinx_spi {
  66. /* bitbang has to be first */
  67. struct spi_bitbang bitbang;
  68. struct completion done;
  69. void __iomem *regs; /* virt. address of the control registers */
  70. int irq;
  71. u8 *rx_ptr; /* pointer in the Tx buffer */
  72. const u8 *tx_ptr; /* pointer in the Rx buffer */
  73. int remaining_bytes; /* the number of bytes left to transfer */
  74. u8 bits_per_word;
  75. int buffer_size; /* buffer size in words */
  76. unsigned int (*read_fn)(void __iomem *);
  77. void (*write_fn)(u32, void __iomem *);
  78. void (*tx_fn)(struct xilinx_spi *);
  79. void (*rx_fn)(struct xilinx_spi *);
  80. };
  81. static void xspi_write32(u32 val, void __iomem *addr)
  82. {
  83. iowrite32(val, addr);
  84. }
  85. static unsigned int xspi_read32(void __iomem *addr)
  86. {
  87. return ioread32(addr);
  88. }
  89. static void xspi_write32_be(u32 val, void __iomem *addr)
  90. {
  91. iowrite32be(val, addr);
  92. }
  93. static unsigned int xspi_read32_be(void __iomem *addr)
  94. {
  95. return ioread32be(addr);
  96. }
  97. static void xspi_tx8(struct xilinx_spi *xspi)
  98. {
  99. xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
  100. xspi->tx_ptr++;
  101. }
  102. static void xspi_tx16(struct xilinx_spi *xspi)
  103. {
  104. xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  105. xspi->tx_ptr += 2;
  106. }
  107. static void xspi_tx32(struct xilinx_spi *xspi)
  108. {
  109. xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  110. xspi->tx_ptr += 4;
  111. }
  112. static void xspi_rx8(struct xilinx_spi *xspi)
  113. {
  114. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  115. if (xspi->rx_ptr) {
  116. *xspi->rx_ptr = data & 0xff;
  117. xspi->rx_ptr++;
  118. }
  119. }
  120. static void xspi_rx16(struct xilinx_spi *xspi)
  121. {
  122. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  123. if (xspi->rx_ptr) {
  124. *(u16 *)(xspi->rx_ptr) = data & 0xffff;
  125. xspi->rx_ptr += 2;
  126. }
  127. }
  128. static void xspi_rx32(struct xilinx_spi *xspi)
  129. {
  130. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  131. if (xspi->rx_ptr) {
  132. *(u32 *)(xspi->rx_ptr) = data;
  133. xspi->rx_ptr += 4;
  134. }
  135. }
  136. static void xspi_init_hw(struct xilinx_spi *xspi)
  137. {
  138. void __iomem *regs_base = xspi->regs;
  139. /* Reset the SPI device */
  140. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  141. regs_base + XIPIF_V123B_RESETR_OFFSET);
  142. /* Disable all the interrupts just in case */
  143. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  144. /* Enable the global IPIF interrupt */
  145. xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
  146. regs_base + XIPIF_V123B_DGIER_OFFSET);
  147. /* Deselect the slave on the SPI bus */
  148. xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
  149. /* Disable the transmitter, enable Manual Slave Select Assertion,
  150. * put SPI controller into master mode, and enable it */
  151. xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
  152. XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
  153. XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
  154. }
  155. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  156. {
  157. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  158. if (is_on == BITBANG_CS_INACTIVE) {
  159. /* Deselect the slave on the SPI bus */
  160. xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
  161. } else if (is_on == BITBANG_CS_ACTIVE) {
  162. /* Set the SPI clock phase and polarity */
  163. u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
  164. & ~XSPI_CR_MODE_MASK;
  165. if (spi->mode & SPI_CPHA)
  166. cr |= XSPI_CR_CPHA;
  167. if (spi->mode & SPI_CPOL)
  168. cr |= XSPI_CR_CPOL;
  169. if (spi->mode & SPI_LSB_FIRST)
  170. cr |= XSPI_CR_LSB_FIRST;
  171. if (spi->mode & SPI_LOOP)
  172. cr |= XSPI_CR_LOOP;
  173. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  174. /* We do not check spi->max_speed_hz here as the SPI clock
  175. * frequency is not software programmable (the IP block design
  176. * parameter)
  177. */
  178. /* Activate the chip select */
  179. xspi->write_fn(~(0x0001 << spi->chip_select),
  180. xspi->regs + XSPI_SSR_OFFSET);
  181. }
  182. }
  183. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  184. * custom txrx_bufs().
  185. */
  186. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  187. struct spi_transfer *t)
  188. {
  189. return 0;
  190. }
  191. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi, int n_words)
  192. {
  193. xspi->remaining_bytes -= n_words * xspi->bits_per_word / 8;
  194. while (n_words--)
  195. if (xspi->tx_ptr)
  196. xspi->tx_fn(xspi);
  197. else
  198. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  199. return;
  200. }
  201. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  202. {
  203. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  204. u32 ipif_ier;
  205. /* We get here with transmitter inhibited */
  206. xspi->tx_ptr = t->tx_buf;
  207. xspi->rx_ptr = t->rx_buf;
  208. xspi->remaining_bytes = t->len;
  209. reinit_completion(&xspi->done);
  210. /* Enable the transmit empty interrupt, which we use to determine
  211. * progress on the transmission.
  212. */
  213. ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
  214. xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
  215. xspi->regs + XIPIF_V123B_IIER_OFFSET);
  216. for (;;) {
  217. u16 cr;
  218. int n_words;
  219. n_words = (xspi->remaining_bytes * 8) / xspi->bits_per_word;
  220. n_words = min(n_words, xspi->buffer_size);
  221. xilinx_spi_fill_tx_fifo(xspi, n_words);
  222. /* Start the transfer by not inhibiting the transmitter any
  223. * longer
  224. */
  225. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
  226. ~XSPI_CR_TRANS_INHIBIT;
  227. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  228. wait_for_completion(&xspi->done);
  229. /* A transmit has just completed. Process received data and
  230. * check for more data to transmit. Always inhibit the
  231. * transmitter while the Isr refills the transmit register/FIFO,
  232. * or make sure it is stopped if we're done.
  233. */
  234. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  235. xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
  236. xspi->regs + XSPI_CR_OFFSET);
  237. /* Read out all the data from the Rx FIFO */
  238. while (n_words--)
  239. xspi->rx_fn(xspi);
  240. /* See if there is more data to send */
  241. if (xspi->remaining_bytes <= 0)
  242. break;
  243. }
  244. /* Disable the transmit empty interrupt */
  245. xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
  246. return t->len - xspi->remaining_bytes;
  247. }
  248. /* This driver supports single master mode only. Hence Tx FIFO Empty
  249. * is the only interrupt we care about.
  250. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  251. * Fault are not to happen.
  252. */
  253. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  254. {
  255. struct xilinx_spi *xspi = dev_id;
  256. u32 ipif_isr;
  257. /* Get the IPIF interrupts, and clear them immediately */
  258. ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  259. xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
  260. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  261. complete(&xspi->done);
  262. }
  263. return IRQ_HANDLED;
  264. }
  265. static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
  266. {
  267. u8 sr;
  268. int n_words = 0;
  269. /*
  270. * Before the buffer_size detection we reset the core
  271. * to make sure we start with a clean state.
  272. */
  273. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  274. xspi->regs + XIPIF_V123B_RESETR_OFFSET);
  275. /* Fill the Tx FIFO with as many words as possible */
  276. do {
  277. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  278. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  279. n_words++;
  280. } while (!(sr & XSPI_SR_TX_FULL_MASK));
  281. return n_words;
  282. }
  283. static const struct of_device_id xilinx_spi_of_match[] = {
  284. { .compatible = "xlnx,xps-spi-2.00.a", },
  285. { .compatible = "xlnx,xps-spi-2.00.b", },
  286. {}
  287. };
  288. MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
  289. static int xilinx_spi_probe(struct platform_device *pdev)
  290. {
  291. struct xilinx_spi *xspi;
  292. struct xspi_platform_data *pdata;
  293. struct resource *res;
  294. int ret, num_cs = 0, bits_per_word = 8;
  295. struct spi_master *master;
  296. u32 tmp;
  297. u8 i;
  298. pdata = dev_get_platdata(&pdev->dev);
  299. if (pdata) {
  300. num_cs = pdata->num_chipselect;
  301. bits_per_word = pdata->bits_per_word;
  302. } else {
  303. of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
  304. &num_cs);
  305. }
  306. if (!num_cs) {
  307. dev_err(&pdev->dev,
  308. "Missing slave select configuration data\n");
  309. return -EINVAL;
  310. }
  311. master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
  312. if (!master)
  313. return -ENODEV;
  314. /* the spi->mode bits understood by this driver: */
  315. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP;
  316. xspi = spi_master_get_devdata(master);
  317. xspi->bitbang.master = master;
  318. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  319. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  320. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  321. init_completion(&xspi->done);
  322. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  323. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  324. if (IS_ERR(xspi->regs)) {
  325. ret = PTR_ERR(xspi->regs);
  326. goto put_master;
  327. }
  328. master->bus_num = pdev->id;
  329. master->num_chipselect = num_cs;
  330. master->dev.of_node = pdev->dev.of_node;
  331. /*
  332. * Detect endianess on the IP via loop bit in CR. Detection
  333. * must be done before reset is sent because incorrect reset
  334. * value generates error interrupt.
  335. * Setup little endian helper functions first and try to use them
  336. * and check if bit was correctly setup or not.
  337. */
  338. xspi->read_fn = xspi_read32;
  339. xspi->write_fn = xspi_write32;
  340. xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
  341. tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  342. tmp &= XSPI_CR_LOOP;
  343. if (tmp != XSPI_CR_LOOP) {
  344. xspi->read_fn = xspi_read32_be;
  345. xspi->write_fn = xspi_write32_be;
  346. }
  347. master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
  348. xspi->bits_per_word = bits_per_word;
  349. if (xspi->bits_per_word == 8) {
  350. xspi->tx_fn = xspi_tx8;
  351. xspi->rx_fn = xspi_rx8;
  352. } else if (xspi->bits_per_word == 16) {
  353. xspi->tx_fn = xspi_tx16;
  354. xspi->rx_fn = xspi_rx16;
  355. } else if (xspi->bits_per_word == 32) {
  356. xspi->tx_fn = xspi_tx32;
  357. xspi->rx_fn = xspi_rx32;
  358. } else {
  359. ret = -EINVAL;
  360. goto put_master;
  361. }
  362. xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
  363. /* SPI controller initializations */
  364. xspi_init_hw(xspi);
  365. xspi->irq = platform_get_irq(pdev, 0);
  366. if (xspi->irq < 0) {
  367. ret = xspi->irq;
  368. goto put_master;
  369. }
  370. /* Register for SPI Interrupt */
  371. ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
  372. dev_name(&pdev->dev), xspi);
  373. if (ret)
  374. goto put_master;
  375. ret = spi_bitbang_start(&xspi->bitbang);
  376. if (ret) {
  377. dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
  378. goto put_master;
  379. }
  380. dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
  381. (unsigned long long)res->start, xspi->regs, xspi->irq);
  382. if (pdata) {
  383. for (i = 0; i < pdata->num_devices; i++)
  384. spi_new_device(master, pdata->devices + i);
  385. }
  386. platform_set_drvdata(pdev, master);
  387. return 0;
  388. put_master:
  389. spi_master_put(master);
  390. return ret;
  391. }
  392. static int xilinx_spi_remove(struct platform_device *pdev)
  393. {
  394. struct spi_master *master = platform_get_drvdata(pdev);
  395. struct xilinx_spi *xspi = spi_master_get_devdata(master);
  396. void __iomem *regs_base = xspi->regs;
  397. spi_bitbang_stop(&xspi->bitbang);
  398. /* Disable all the interrupts just in case */
  399. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  400. /* Disable the global IPIF interrupt */
  401. xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
  402. spi_master_put(xspi->bitbang.master);
  403. return 0;
  404. }
  405. /* work with hotplug and coldplug */
  406. MODULE_ALIAS("platform:" XILINX_SPI_NAME);
  407. static struct platform_driver xilinx_spi_driver = {
  408. .probe = xilinx_spi_probe,
  409. .remove = xilinx_spi_remove,
  410. .driver = {
  411. .name = XILINX_SPI_NAME,
  412. .of_match_table = xilinx_spi_of_match,
  413. },
  414. };
  415. module_platform_driver(xilinx_spi_driver);
  416. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  417. MODULE_DESCRIPTION("Xilinx SPI driver");
  418. MODULE_LICENSE("GPL");