amdgpu_vcn.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. unsigned long bo_size;
  45. const char *fw_name;
  46. const struct common_firmware_header *hdr;
  47. unsigned version_major, version_minor, family_id;
  48. int r;
  49. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  50. switch (adev->asic_type) {
  51. case CHIP_RAVEN:
  52. fw_name = FIRMWARE_RAVEN;
  53. break;
  54. default:
  55. return -EINVAL;
  56. }
  57. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  58. if (r) {
  59. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  60. fw_name);
  61. return r;
  62. }
  63. r = amdgpu_ucode_validate(adev->vcn.fw);
  64. if (r) {
  65. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  66. fw_name);
  67. release_firmware(adev->vcn.fw);
  68. adev->vcn.fw = NULL;
  69. return r;
  70. }
  71. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  72. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  73. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  74. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  75. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  76. version_major, version_minor, family_id);
  77. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  78. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  79. + AMDGPU_VCN_SESSION_SIZE * 40;
  80. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  81. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  82. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  83. if (r) {
  84. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  85. return r;
  86. }
  87. return 0;
  88. }
  89. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  90. {
  91. int i;
  92. kfree(adev->vcn.saved_bo);
  93. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  94. &adev->vcn.gpu_addr,
  95. (void **)&adev->vcn.cpu_addr);
  96. amdgpu_ring_fini(&adev->vcn.ring_dec);
  97. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  98. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  99. release_firmware(adev->vcn.fw);
  100. return 0;
  101. }
  102. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  103. {
  104. unsigned size;
  105. void *ptr;
  106. if (adev->vcn.vcpu_bo == NULL)
  107. return 0;
  108. cancel_delayed_work_sync(&adev->vcn.idle_work);
  109. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  110. ptr = adev->vcn.cpu_addr;
  111. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  112. if (!adev->vcn.saved_bo)
  113. return -ENOMEM;
  114. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  115. return 0;
  116. }
  117. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  118. {
  119. unsigned size;
  120. void *ptr;
  121. if (adev->vcn.vcpu_bo == NULL)
  122. return -EINVAL;
  123. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  124. ptr = adev->vcn.cpu_addr;
  125. if (adev->vcn.saved_bo != NULL) {
  126. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  127. kfree(adev->vcn.saved_bo);
  128. adev->vcn.saved_bo = NULL;
  129. } else {
  130. const struct common_firmware_header *hdr;
  131. unsigned offset;
  132. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  133. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  134. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  135. le32_to_cpu(hdr->ucode_size_bytes));
  136. size -= le32_to_cpu(hdr->ucode_size_bytes);
  137. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  138. memset_io(ptr, 0, size);
  139. }
  140. return 0;
  141. }
  142. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  143. {
  144. struct amdgpu_device *adev =
  145. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  146. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  147. unsigned i;
  148. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  149. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  150. }
  151. if (fences == 0) {
  152. if (adev->pm.dpm_enabled)
  153. amdgpu_dpm_enable_uvd(adev, false);
  154. else
  155. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  156. AMD_PG_STATE_GATE);
  157. } else {
  158. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  159. }
  160. }
  161. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  162. {
  163. struct amdgpu_device *adev = ring->adev;
  164. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  165. if (set_clocks && adev->pm.dpm_enabled) {
  166. if (adev->pm.dpm_enabled)
  167. amdgpu_dpm_enable_uvd(adev, true);
  168. else
  169. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  170. AMD_PG_STATE_UNGATE);
  171. }
  172. }
  173. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  174. {
  175. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  176. }
  177. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  178. {
  179. struct amdgpu_device *adev = ring->adev;
  180. uint32_t tmp = 0;
  181. unsigned i;
  182. int r;
  183. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  184. r = amdgpu_ring_alloc(ring, 3);
  185. if (r) {
  186. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  187. ring->idx, r);
  188. return r;
  189. }
  190. amdgpu_ring_write(ring,
  191. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  192. amdgpu_ring_write(ring, 0xDEADBEEF);
  193. amdgpu_ring_commit(ring);
  194. for (i = 0; i < adev->usec_timeout; i++) {
  195. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  196. if (tmp == 0xDEADBEEF)
  197. break;
  198. DRM_UDELAY(1);
  199. }
  200. if (i < adev->usec_timeout) {
  201. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  202. ring->idx, i);
  203. } else {
  204. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  205. ring->idx, tmp);
  206. r = -EINVAL;
  207. }
  208. return r;
  209. }
  210. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  211. struct amdgpu_bo *bo,
  212. struct dma_fence **fence)
  213. {
  214. struct amdgpu_device *adev = ring->adev;
  215. struct dma_fence *f = NULL;
  216. struct amdgpu_job *job;
  217. struct amdgpu_ib *ib;
  218. uint64_t addr;
  219. int i, r;
  220. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  221. if (r)
  222. goto err;
  223. ib = &job->ibs[0];
  224. addr = amdgpu_bo_gpu_offset(bo);
  225. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  226. ib->ptr[1] = addr;
  227. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  228. ib->ptr[3] = addr >> 32;
  229. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  230. ib->ptr[5] = 0;
  231. for (i = 6; i < 16; i += 2) {
  232. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  233. ib->ptr[i+1] = 0;
  234. }
  235. ib->length_dw = 16;
  236. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  237. job->fence = dma_fence_get(f);
  238. if (r)
  239. goto err_free;
  240. amdgpu_job_free(job);
  241. amdgpu_bo_fence(bo, f, false);
  242. amdgpu_bo_unreserve(bo);
  243. amdgpu_bo_unref(&bo);
  244. if (fence)
  245. *fence = dma_fence_get(f);
  246. dma_fence_put(f);
  247. return 0;
  248. err_free:
  249. amdgpu_job_free(job);
  250. err:
  251. amdgpu_bo_unreserve(bo);
  252. amdgpu_bo_unref(&bo);
  253. return r;
  254. }
  255. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  256. struct dma_fence **fence)
  257. {
  258. struct amdgpu_device *adev = ring->adev;
  259. struct amdgpu_bo *bo = NULL;
  260. uint32_t *msg;
  261. int r, i;
  262. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  263. AMDGPU_GEM_DOMAIN_VRAM,
  264. &bo, NULL, (void **)&msg);
  265. if (r)
  266. return r;
  267. msg[0] = cpu_to_le32(0x00000028);
  268. msg[1] = cpu_to_le32(0x00000038);
  269. msg[2] = cpu_to_le32(0x00000001);
  270. msg[3] = cpu_to_le32(0x00000000);
  271. msg[4] = cpu_to_le32(handle);
  272. msg[5] = cpu_to_le32(0x00000000);
  273. msg[6] = cpu_to_le32(0x00000001);
  274. msg[7] = cpu_to_le32(0x00000028);
  275. msg[8] = cpu_to_le32(0x00000010);
  276. msg[9] = cpu_to_le32(0x00000000);
  277. msg[10] = cpu_to_le32(0x00000007);
  278. msg[11] = cpu_to_le32(0x00000000);
  279. msg[12] = cpu_to_le32(0x00000780);
  280. msg[13] = cpu_to_le32(0x00000440);
  281. for (i = 14; i < 1024; ++i)
  282. msg[i] = cpu_to_le32(0x0);
  283. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  284. }
  285. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  286. struct dma_fence **fence)
  287. {
  288. struct amdgpu_device *adev = ring->adev;
  289. struct amdgpu_bo *bo = NULL;
  290. uint32_t *msg;
  291. int r, i;
  292. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  293. AMDGPU_GEM_DOMAIN_VRAM,
  294. &bo, NULL, (void **)&msg);
  295. if (r)
  296. return r;
  297. msg[0] = cpu_to_le32(0x00000028);
  298. msg[1] = cpu_to_le32(0x00000018);
  299. msg[2] = cpu_to_le32(0x00000000);
  300. msg[3] = cpu_to_le32(0x00000002);
  301. msg[4] = cpu_to_le32(handle);
  302. msg[5] = cpu_to_le32(0x00000000);
  303. for (i = 6; i < 1024; ++i)
  304. msg[i] = cpu_to_le32(0x0);
  305. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  306. }
  307. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  308. {
  309. struct dma_fence *fence;
  310. long r;
  311. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  312. if (r) {
  313. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  314. goto error;
  315. }
  316. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  317. if (r) {
  318. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  319. goto error;
  320. }
  321. r = dma_fence_wait_timeout(fence, false, timeout);
  322. if (r == 0) {
  323. DRM_ERROR("amdgpu: IB test timed out.\n");
  324. r = -ETIMEDOUT;
  325. } else if (r < 0) {
  326. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  327. } else {
  328. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  329. r = 0;
  330. }
  331. dma_fence_put(fence);
  332. error:
  333. return r;
  334. }
  335. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  336. {
  337. struct amdgpu_device *adev = ring->adev;
  338. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  339. unsigned i;
  340. int r;
  341. r = amdgpu_ring_alloc(ring, 16);
  342. if (r) {
  343. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  344. ring->idx, r);
  345. return r;
  346. }
  347. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  348. amdgpu_ring_commit(ring);
  349. for (i = 0; i < adev->usec_timeout; i++) {
  350. if (amdgpu_ring_get_rptr(ring) != rptr)
  351. break;
  352. DRM_UDELAY(1);
  353. }
  354. if (i < adev->usec_timeout) {
  355. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  356. ring->idx, i);
  357. } else {
  358. DRM_ERROR("amdgpu: ring %d test failed\n",
  359. ring->idx);
  360. r = -ETIMEDOUT;
  361. }
  362. return r;
  363. }
  364. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  365. struct dma_fence **fence)
  366. {
  367. const unsigned ib_size_dw = 16;
  368. struct amdgpu_job *job;
  369. struct amdgpu_ib *ib;
  370. struct dma_fence *f = NULL;
  371. uint64_t dummy;
  372. int i, r;
  373. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  374. if (r)
  375. return r;
  376. ib = &job->ibs[0];
  377. dummy = ib->gpu_addr + 1024;
  378. ib->length_dw = 0;
  379. ib->ptr[ib->length_dw++] = 0x00000018;
  380. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  381. ib->ptr[ib->length_dw++] = handle;
  382. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  383. ib->ptr[ib->length_dw++] = dummy;
  384. ib->ptr[ib->length_dw++] = 0x0000000b;
  385. ib->ptr[ib->length_dw++] = 0x00000014;
  386. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  387. ib->ptr[ib->length_dw++] = 0x0000001c;
  388. ib->ptr[ib->length_dw++] = 0x00000000;
  389. ib->ptr[ib->length_dw++] = 0x00000000;
  390. ib->ptr[ib->length_dw++] = 0x00000008;
  391. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  392. for (i = ib->length_dw; i < ib_size_dw; ++i)
  393. ib->ptr[i] = 0x0;
  394. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  395. job->fence = dma_fence_get(f);
  396. if (r)
  397. goto err;
  398. amdgpu_job_free(job);
  399. if (fence)
  400. *fence = dma_fence_get(f);
  401. dma_fence_put(f);
  402. return 0;
  403. err:
  404. amdgpu_job_free(job);
  405. return r;
  406. }
  407. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  408. struct dma_fence **fence)
  409. {
  410. const unsigned ib_size_dw = 16;
  411. struct amdgpu_job *job;
  412. struct amdgpu_ib *ib;
  413. struct dma_fence *f = NULL;
  414. uint64_t dummy;
  415. int i, r;
  416. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  417. if (r)
  418. return r;
  419. ib = &job->ibs[0];
  420. dummy = ib->gpu_addr + 1024;
  421. ib->length_dw = 0;
  422. ib->ptr[ib->length_dw++] = 0x00000018;
  423. ib->ptr[ib->length_dw++] = 0x00000001;
  424. ib->ptr[ib->length_dw++] = handle;
  425. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  426. ib->ptr[ib->length_dw++] = dummy;
  427. ib->ptr[ib->length_dw++] = 0x0000000b;
  428. ib->ptr[ib->length_dw++] = 0x00000014;
  429. ib->ptr[ib->length_dw++] = 0x00000002;
  430. ib->ptr[ib->length_dw++] = 0x0000001c;
  431. ib->ptr[ib->length_dw++] = 0x00000000;
  432. ib->ptr[ib->length_dw++] = 0x00000000;
  433. ib->ptr[ib->length_dw++] = 0x00000008;
  434. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  435. for (i = ib->length_dw; i < ib_size_dw; ++i)
  436. ib->ptr[i] = 0x0;
  437. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  438. job->fence = dma_fence_get(f);
  439. if (r)
  440. goto err;
  441. amdgpu_job_free(job);
  442. if (fence)
  443. *fence = dma_fence_get(f);
  444. dma_fence_put(f);
  445. return 0;
  446. err:
  447. amdgpu_job_free(job);
  448. return r;
  449. }
  450. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  451. {
  452. struct dma_fence *fence = NULL;
  453. long r;
  454. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  455. if (r) {
  456. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  457. goto error;
  458. }
  459. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  460. if (r) {
  461. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  462. goto error;
  463. }
  464. r = dma_fence_wait_timeout(fence, false, timeout);
  465. if (r == 0) {
  466. DRM_ERROR("amdgpu: IB test timed out.\n");
  467. r = -ETIMEDOUT;
  468. } else if (r < 0) {
  469. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  470. } else {
  471. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  472. r = 0;
  473. }
  474. error:
  475. dma_fence_put(fence);
  476. return r;
  477. }