intel_i2c.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. int reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bxt[] = {
  50. [GMBUS_PIN_1_BXT] = { "dpb", PCH_GPIOB },
  51. [GMBUS_PIN_2_BXT] = { "dpc", PCH_GPIOC },
  52. [GMBUS_PIN_3_BXT] = { "misc", PCH_GPIOD },
  53. };
  54. /* pin is expected to be valid */
  55. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  56. unsigned int pin)
  57. {
  58. if (IS_BROXTON(dev_priv))
  59. return &gmbus_pins_bxt[pin];
  60. else
  61. return &gmbus_pins[pin];
  62. }
  63. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  64. unsigned int pin)
  65. {
  66. unsigned int size;
  67. if (IS_BROXTON(dev_priv))
  68. size = ARRAY_SIZE(gmbus_pins_bxt);
  69. else
  70. size = ARRAY_SIZE(gmbus_pins);
  71. return pin < size && get_gmbus_pin(dev_priv, pin)->reg;
  72. }
  73. /* Intel GPIO access functions */
  74. #define I2C_RISEFALL_TIME 10
  75. static inline struct intel_gmbus *
  76. to_intel_gmbus(struct i2c_adapter *i2c)
  77. {
  78. return container_of(i2c, struct intel_gmbus, adapter);
  79. }
  80. void
  81. intel_i2c_reset(struct drm_device *dev)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  85. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  86. }
  87. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  88. {
  89. u32 val;
  90. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  91. if (!IS_PINEVIEW(dev_priv->dev))
  92. return;
  93. val = I915_READ(DSPCLK_GATE_D);
  94. if (enable)
  95. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  96. else
  97. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  98. I915_WRITE(DSPCLK_GATE_D, val);
  99. }
  100. static u32 get_reserved(struct intel_gmbus *bus)
  101. {
  102. struct drm_i915_private *dev_priv = bus->dev_priv;
  103. struct drm_device *dev = dev_priv->dev;
  104. u32 reserved = 0;
  105. /* On most chips, these bits must be preserved in software. */
  106. if (!IS_I830(dev) && !IS_845G(dev))
  107. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  108. (GPIO_DATA_PULLUP_DISABLE |
  109. GPIO_CLOCK_PULLUP_DISABLE);
  110. return reserved;
  111. }
  112. static int get_clock(void *data)
  113. {
  114. struct intel_gmbus *bus = data;
  115. struct drm_i915_private *dev_priv = bus->dev_priv;
  116. u32 reserved = get_reserved(bus);
  117. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  118. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  119. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  120. }
  121. static int get_data(void *data)
  122. {
  123. struct intel_gmbus *bus = data;
  124. struct drm_i915_private *dev_priv = bus->dev_priv;
  125. u32 reserved = get_reserved(bus);
  126. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  127. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  128. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  129. }
  130. static void set_clock(void *data, int state_high)
  131. {
  132. struct intel_gmbus *bus = data;
  133. struct drm_i915_private *dev_priv = bus->dev_priv;
  134. u32 reserved = get_reserved(bus);
  135. u32 clock_bits;
  136. if (state_high)
  137. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  138. else
  139. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  140. GPIO_CLOCK_VAL_MASK;
  141. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  142. POSTING_READ(bus->gpio_reg);
  143. }
  144. static void set_data(void *data, int state_high)
  145. {
  146. struct intel_gmbus *bus = data;
  147. struct drm_i915_private *dev_priv = bus->dev_priv;
  148. u32 reserved = get_reserved(bus);
  149. u32 data_bits;
  150. if (state_high)
  151. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  152. else
  153. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  154. GPIO_DATA_VAL_MASK;
  155. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  156. POSTING_READ(bus->gpio_reg);
  157. }
  158. static int
  159. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  160. {
  161. struct intel_gmbus *bus = container_of(adapter,
  162. struct intel_gmbus,
  163. adapter);
  164. struct drm_i915_private *dev_priv = bus->dev_priv;
  165. intel_i2c_reset(dev_priv->dev);
  166. intel_i2c_quirk_set(dev_priv, true);
  167. set_data(bus, 1);
  168. set_clock(bus, 1);
  169. udelay(I2C_RISEFALL_TIME);
  170. return 0;
  171. }
  172. static void
  173. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  174. {
  175. struct intel_gmbus *bus = container_of(adapter,
  176. struct intel_gmbus,
  177. adapter);
  178. struct drm_i915_private *dev_priv = bus->dev_priv;
  179. set_data(bus, 1);
  180. set_clock(bus, 1);
  181. intel_i2c_quirk_set(dev_priv, false);
  182. }
  183. static void
  184. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  185. {
  186. struct drm_i915_private *dev_priv = bus->dev_priv;
  187. struct i2c_algo_bit_data *algo;
  188. algo = &bus->bit_algo;
  189. bus->gpio_reg = dev_priv->gpio_mmio_base +
  190. get_gmbus_pin(dev_priv, pin)->reg;
  191. bus->adapter.algo_data = algo;
  192. algo->setsda = set_data;
  193. algo->setscl = set_clock;
  194. algo->getsda = get_data;
  195. algo->getscl = get_clock;
  196. algo->pre_xfer = intel_gpio_pre_xfer;
  197. algo->post_xfer = intel_gpio_post_xfer;
  198. algo->udelay = I2C_RISEFALL_TIME;
  199. algo->timeout = usecs_to_jiffies(2200);
  200. algo->data = bus;
  201. }
  202. static int
  203. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  204. u32 gmbus2_status,
  205. u32 gmbus4_irq_en)
  206. {
  207. int i;
  208. int reg_offset = dev_priv->gpio_mmio_base;
  209. u32 gmbus2 = 0;
  210. DEFINE_WAIT(wait);
  211. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  212. gmbus4_irq_en = 0;
  213. /* Important: The hw handles only the first bit, so set only one! Since
  214. * we also need to check for NAKs besides the hw ready/idle signal, we
  215. * need to wake up periodically and check that ourselves. */
  216. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  217. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  218. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  219. TASK_UNINTERRUPTIBLE);
  220. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  221. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  222. break;
  223. schedule_timeout(1);
  224. }
  225. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  226. I915_WRITE(GMBUS4 + reg_offset, 0);
  227. if (gmbus2 & GMBUS_SATOER)
  228. return -ENXIO;
  229. if (gmbus2 & gmbus2_status)
  230. return 0;
  231. return -ETIMEDOUT;
  232. }
  233. static int
  234. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  235. {
  236. int ret;
  237. int reg_offset = dev_priv->gpio_mmio_base;
  238. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  239. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  240. return wait_for(C, 10);
  241. /* Important: The hw handles only the first bit, so set only one! */
  242. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  243. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  244. msecs_to_jiffies_timeout(10));
  245. I915_WRITE(GMBUS4 + reg_offset, 0);
  246. if (ret)
  247. return 0;
  248. else
  249. return -ETIMEDOUT;
  250. #undef C
  251. }
  252. static int
  253. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  254. u32 gmbus1_index)
  255. {
  256. int reg_offset = dev_priv->gpio_mmio_base;
  257. u16 len = msg->len;
  258. u8 *buf = msg->buf;
  259. I915_WRITE(GMBUS1 + reg_offset,
  260. gmbus1_index |
  261. GMBUS_CYCLE_WAIT |
  262. (len << GMBUS_BYTE_COUNT_SHIFT) |
  263. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  264. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  265. while (len) {
  266. int ret;
  267. u32 val, loop = 0;
  268. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  269. GMBUS_HW_RDY_EN);
  270. if (ret)
  271. return ret;
  272. val = I915_READ(GMBUS3 + reg_offset);
  273. do {
  274. *buf++ = val & 0xff;
  275. val >>= 8;
  276. } while (--len && ++loop < 4);
  277. }
  278. return 0;
  279. }
  280. static int
  281. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  282. {
  283. int reg_offset = dev_priv->gpio_mmio_base;
  284. u16 len = msg->len;
  285. u8 *buf = msg->buf;
  286. u32 val, loop;
  287. val = loop = 0;
  288. while (len && loop < 4) {
  289. val |= *buf++ << (8 * loop++);
  290. len -= 1;
  291. }
  292. I915_WRITE(GMBUS3 + reg_offset, val);
  293. I915_WRITE(GMBUS1 + reg_offset,
  294. GMBUS_CYCLE_WAIT |
  295. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  296. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  297. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  298. while (len) {
  299. int ret;
  300. val = loop = 0;
  301. do {
  302. val |= *buf++ << (8 * loop);
  303. } while (--len && ++loop < 4);
  304. I915_WRITE(GMBUS3 + reg_offset, val);
  305. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  306. GMBUS_HW_RDY_EN);
  307. if (ret)
  308. return ret;
  309. }
  310. return 0;
  311. }
  312. /*
  313. * The gmbus controller can combine a 1 or 2 byte write with a read that
  314. * immediately follows it by using an "INDEX" cycle.
  315. */
  316. static bool
  317. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  318. {
  319. return (i + 1 < num &&
  320. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  321. (msgs[i + 1].flags & I2C_M_RD));
  322. }
  323. static int
  324. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  325. {
  326. int reg_offset = dev_priv->gpio_mmio_base;
  327. u32 gmbus1_index = 0;
  328. u32 gmbus5 = 0;
  329. int ret;
  330. if (msgs[0].len == 2)
  331. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  332. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  333. if (msgs[0].len == 1)
  334. gmbus1_index = GMBUS_CYCLE_INDEX |
  335. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  336. /* GMBUS5 holds 16-bit index */
  337. if (gmbus5)
  338. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  339. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  340. /* Clear GMBUS5 after each index transfer */
  341. if (gmbus5)
  342. I915_WRITE(GMBUS5 + reg_offset, 0);
  343. return ret;
  344. }
  345. static int
  346. gmbus_xfer(struct i2c_adapter *adapter,
  347. struct i2c_msg *msgs,
  348. int num)
  349. {
  350. struct intel_gmbus *bus = container_of(adapter,
  351. struct intel_gmbus,
  352. adapter);
  353. struct drm_i915_private *dev_priv = bus->dev_priv;
  354. int i, reg_offset;
  355. int ret = 0;
  356. intel_aux_display_runtime_get(dev_priv);
  357. mutex_lock(&dev_priv->gmbus_mutex);
  358. if (bus->force_bit) {
  359. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  360. goto out;
  361. }
  362. reg_offset = dev_priv->gpio_mmio_base;
  363. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  364. for (i = 0; i < num; i++) {
  365. if (gmbus_is_index_read(msgs, i, num)) {
  366. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  367. i += 1; /* set i to the index of the read xfer */
  368. } else if (msgs[i].flags & I2C_M_RD) {
  369. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  370. } else {
  371. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  372. }
  373. if (ret == -ETIMEDOUT)
  374. goto timeout;
  375. if (ret == -ENXIO)
  376. goto clear_err;
  377. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  378. GMBUS_HW_WAIT_EN);
  379. if (ret == -ENXIO)
  380. goto clear_err;
  381. if (ret)
  382. goto timeout;
  383. }
  384. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  385. * a STOP on the very first cycle. To simplify the code we
  386. * unconditionally generate the STOP condition with an additional gmbus
  387. * cycle. */
  388. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  389. /* Mark the GMBUS interface as disabled after waiting for idle.
  390. * We will re-enable it at the start of the next xfer,
  391. * till then let it sleep.
  392. */
  393. if (gmbus_wait_idle(dev_priv)) {
  394. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  395. adapter->name);
  396. ret = -ETIMEDOUT;
  397. }
  398. I915_WRITE(GMBUS0 + reg_offset, 0);
  399. ret = ret ?: i;
  400. goto out;
  401. clear_err:
  402. /*
  403. * Wait for bus to IDLE before clearing NAK.
  404. * If we clear the NAK while bus is still active, then it will stay
  405. * active and the next transaction may fail.
  406. *
  407. * If no ACK is received during the address phase of a transaction, the
  408. * adapter must report -ENXIO. It is not clear what to return if no ACK
  409. * is received at other times. But we have to be careful to not return
  410. * spurious -ENXIO because that will prevent i2c and drm edid functions
  411. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  412. * timing out seems to happen when there _is_ a ddc chip present, but
  413. * it's slow responding and only answers on the 2nd retry.
  414. */
  415. ret = -ENXIO;
  416. if (gmbus_wait_idle(dev_priv)) {
  417. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  418. adapter->name);
  419. ret = -ETIMEDOUT;
  420. }
  421. /* Toggle the Software Clear Interrupt bit. This has the effect
  422. * of resetting the GMBUS controller and so clearing the
  423. * BUS_ERROR raised by the slave's NAK.
  424. */
  425. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  426. I915_WRITE(GMBUS1 + reg_offset, 0);
  427. I915_WRITE(GMBUS0 + reg_offset, 0);
  428. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  429. adapter->name, msgs[i].addr,
  430. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  431. goto out;
  432. timeout:
  433. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  434. bus->adapter.name, bus->reg0 & 0xff);
  435. I915_WRITE(GMBUS0 + reg_offset, 0);
  436. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  437. bus->force_bit = 1;
  438. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  439. out:
  440. mutex_unlock(&dev_priv->gmbus_mutex);
  441. intel_aux_display_runtime_put(dev_priv);
  442. return ret;
  443. }
  444. static u32 gmbus_func(struct i2c_adapter *adapter)
  445. {
  446. return i2c_bit_algo.functionality(adapter) &
  447. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  448. /* I2C_FUNC_10BIT_ADDR | */
  449. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  450. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  451. }
  452. static const struct i2c_algorithm gmbus_algorithm = {
  453. .master_xfer = gmbus_xfer,
  454. .functionality = gmbus_func
  455. };
  456. /**
  457. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  458. * @dev: DRM device
  459. */
  460. int intel_setup_gmbus(struct drm_device *dev)
  461. {
  462. struct drm_i915_private *dev_priv = dev->dev_private;
  463. struct intel_gmbus *bus;
  464. unsigned int pin;
  465. int ret;
  466. if (HAS_PCH_NOP(dev))
  467. return 0;
  468. else if (HAS_PCH_SPLIT(dev))
  469. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  470. else if (IS_VALLEYVIEW(dev))
  471. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  472. else
  473. dev_priv->gpio_mmio_base = 0;
  474. mutex_init(&dev_priv->gmbus_mutex);
  475. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  476. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  477. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  478. continue;
  479. bus = &dev_priv->gmbus[pin];
  480. bus->adapter.owner = THIS_MODULE;
  481. bus->adapter.class = I2C_CLASS_DDC;
  482. snprintf(bus->adapter.name,
  483. sizeof(bus->adapter.name),
  484. "i915 gmbus %s",
  485. get_gmbus_pin(dev_priv, pin)->name);
  486. bus->adapter.dev.parent = &dev->pdev->dev;
  487. bus->dev_priv = dev_priv;
  488. bus->adapter.algo = &gmbus_algorithm;
  489. /* By default use a conservative clock rate */
  490. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  491. /* gmbus seems to be broken on i830 */
  492. if (IS_I830(dev))
  493. bus->force_bit = 1;
  494. intel_gpio_setup(bus, pin);
  495. ret = i2c_add_adapter(&bus->adapter);
  496. if (ret)
  497. goto err;
  498. }
  499. intel_i2c_reset(dev_priv->dev);
  500. return 0;
  501. err:
  502. while (--pin) {
  503. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  504. continue;
  505. bus = &dev_priv->gmbus[pin];
  506. i2c_del_adapter(&bus->adapter);
  507. }
  508. return ret;
  509. }
  510. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  511. unsigned int pin)
  512. {
  513. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  514. return NULL;
  515. return &dev_priv->gmbus[pin].adapter;
  516. }
  517. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  518. {
  519. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  520. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  521. }
  522. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  523. {
  524. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  525. bus->force_bit += force_bit ? 1 : -1;
  526. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  527. force_bit ? "en" : "dis", adapter->name,
  528. bus->force_bit);
  529. }
  530. void intel_teardown_gmbus(struct drm_device *dev)
  531. {
  532. struct drm_i915_private *dev_priv = dev->dev_private;
  533. struct intel_gmbus *bus;
  534. unsigned int pin;
  535. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  536. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  537. continue;
  538. bus = &dev_priv->gmbus[pin];
  539. i2c_del_adapter(&bus->adapter);
  540. }
  541. }