r8152.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860
  1. /*
  2. * Copyright (c) 2013 Realtek Semiconductor Corp. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * version 2 as published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/init.h>
  10. #include <linux/signal.h>
  11. #include <linux/slab.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/mii.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/usb.h>
  18. #include <linux/crc32.h>
  19. #include <linux/if_vlan.h>
  20. #include <linux/uaccess.h>
  21. #include <linux/list.h>
  22. #include <linux/ip.h>
  23. #include <linux/ipv6.h>
  24. /* Version Information */
  25. #define DRIVER_VERSION "v1.03.0 (2013/12/26)"
  26. #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
  27. #define DRIVER_DESC "Realtek RTL8152 Based USB 2.0 Ethernet Adapters"
  28. #define MODULENAME "r8152"
  29. #define R8152_PHY_ID 32
  30. #define PLA_IDR 0xc000
  31. #define PLA_RCR 0xc010
  32. #define PLA_RMS 0xc016
  33. #define PLA_RXFIFO_CTRL0 0xc0a0
  34. #define PLA_RXFIFO_CTRL1 0xc0a4
  35. #define PLA_RXFIFO_CTRL2 0xc0a8
  36. #define PLA_FMC 0xc0b4
  37. #define PLA_CFG_WOL 0xc0b6
  38. #define PLA_TEREDO_CFG 0xc0bc
  39. #define PLA_MAR 0xcd00
  40. #define PLA_BACKUP 0xd000
  41. #define PAL_BDC_CR 0xd1a0
  42. #define PLA_TEREDO_TIMER 0xd2cc
  43. #define PLA_REALWOW_TIMER 0xd2e8
  44. #define PLA_LEDSEL 0xdd90
  45. #define PLA_LED_FEATURE 0xdd92
  46. #define PLA_PHYAR 0xde00
  47. #define PLA_BOOT_CTRL 0xe004
  48. #define PLA_GPHY_INTR_IMR 0xe022
  49. #define PLA_EEE_CR 0xe040
  50. #define PLA_EEEP_CR 0xe080
  51. #define PLA_MAC_PWR_CTRL 0xe0c0
  52. #define PLA_MAC_PWR_CTRL2 0xe0ca
  53. #define PLA_MAC_PWR_CTRL3 0xe0cc
  54. #define PLA_MAC_PWR_CTRL4 0xe0ce
  55. #define PLA_WDT6_CTRL 0xe428
  56. #define PLA_TCR0 0xe610
  57. #define PLA_TCR1 0xe612
  58. #define PLA_TXFIFO_CTRL 0xe618
  59. #define PLA_RSTTELLY 0xe800
  60. #define PLA_CR 0xe813
  61. #define PLA_CRWECR 0xe81c
  62. #define PLA_CONFIG5 0xe822
  63. #define PLA_PHY_PWR 0xe84c
  64. #define PLA_OOB_CTRL 0xe84f
  65. #define PLA_CPCR 0xe854
  66. #define PLA_MISC_0 0xe858
  67. #define PLA_MISC_1 0xe85a
  68. #define PLA_OCP_GPHY_BASE 0xe86c
  69. #define PLA_TELLYCNT 0xe890
  70. #define PLA_SFF_STS_7 0xe8de
  71. #define PLA_PHYSTATUS 0xe908
  72. #define PLA_BP_BA 0xfc26
  73. #define PLA_BP_0 0xfc28
  74. #define PLA_BP_1 0xfc2a
  75. #define PLA_BP_2 0xfc2c
  76. #define PLA_BP_3 0xfc2e
  77. #define PLA_BP_4 0xfc30
  78. #define PLA_BP_5 0xfc32
  79. #define PLA_BP_6 0xfc34
  80. #define PLA_BP_7 0xfc36
  81. #define PLA_BP_EN 0xfc38
  82. #define USB_U2P3_CTRL 0xb460
  83. #define USB_DEV_STAT 0xb808
  84. #define USB_USB_CTRL 0xd406
  85. #define USB_PHY_CTRL 0xd408
  86. #define USB_TX_AGG 0xd40a
  87. #define USB_RX_BUF_TH 0xd40c
  88. #define USB_USB_TIMER 0xd428
  89. #define USB_RX_EARLY_AGG 0xd42c
  90. #define USB_PM_CTRL_STATUS 0xd432
  91. #define USB_TX_DMA 0xd434
  92. #define USB_TOLERANCE 0xd490
  93. #define USB_LPM_CTRL 0xd41a
  94. #define USB_UPS_CTRL 0xd800
  95. #define USB_MISC_0 0xd81a
  96. #define USB_POWER_CUT 0xd80a
  97. #define USB_AFE_CTRL2 0xd824
  98. #define USB_WDT11_CTRL 0xe43c
  99. #define USB_BP_BA 0xfc26
  100. #define USB_BP_0 0xfc28
  101. #define USB_BP_1 0xfc2a
  102. #define USB_BP_2 0xfc2c
  103. #define USB_BP_3 0xfc2e
  104. #define USB_BP_4 0xfc30
  105. #define USB_BP_5 0xfc32
  106. #define USB_BP_6 0xfc34
  107. #define USB_BP_7 0xfc36
  108. #define USB_BP_EN 0xfc38
  109. /* OCP Registers */
  110. #define OCP_ALDPS_CONFIG 0x2010
  111. #define OCP_EEE_CONFIG1 0x2080
  112. #define OCP_EEE_CONFIG2 0x2092
  113. #define OCP_EEE_CONFIG3 0x2094
  114. #define OCP_BASE_MII 0xa400
  115. #define OCP_EEE_AR 0xa41a
  116. #define OCP_EEE_DATA 0xa41c
  117. #define OCP_PHY_STATUS 0xa420
  118. #define OCP_POWER_CFG 0xa430
  119. #define OCP_EEE_CFG 0xa432
  120. #define OCP_SRAM_ADDR 0xa436
  121. #define OCP_SRAM_DATA 0xa438
  122. #define OCP_DOWN_SPEED 0xa442
  123. #define OCP_EEE_CFG2 0xa5d0
  124. #define OCP_ADC_CFG 0xbc06
  125. /* SRAM Register */
  126. #define SRAM_LPF_CFG 0x8012
  127. #define SRAM_10M_AMP1 0x8080
  128. #define SRAM_10M_AMP2 0x8082
  129. #define SRAM_IMPEDANCE 0x8084
  130. /* PLA_RCR */
  131. #define RCR_AAP 0x00000001
  132. #define RCR_APM 0x00000002
  133. #define RCR_AM 0x00000004
  134. #define RCR_AB 0x00000008
  135. #define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
  136. /* PLA_RXFIFO_CTRL0 */
  137. #define RXFIFO_THR1_NORMAL 0x00080002
  138. #define RXFIFO_THR1_OOB 0x01800003
  139. /* PLA_RXFIFO_CTRL1 */
  140. #define RXFIFO_THR2_FULL 0x00000060
  141. #define RXFIFO_THR2_HIGH 0x00000038
  142. #define RXFIFO_THR2_OOB 0x0000004a
  143. #define RXFIFO_THR2_NORMAL 0x00a0
  144. /* PLA_RXFIFO_CTRL2 */
  145. #define RXFIFO_THR3_FULL 0x00000078
  146. #define RXFIFO_THR3_HIGH 0x00000048
  147. #define RXFIFO_THR3_OOB 0x0000005a
  148. #define RXFIFO_THR3_NORMAL 0x0110
  149. /* PLA_TXFIFO_CTRL */
  150. #define TXFIFO_THR_NORMAL 0x00400008
  151. #define TXFIFO_THR_NORMAL2 0x01000008
  152. /* PLA_FMC */
  153. #define FMC_FCR_MCU_EN 0x0001
  154. /* PLA_EEEP_CR */
  155. #define EEEP_CR_EEEP_TX 0x0002
  156. /* PLA_WDT6_CTRL */
  157. #define WDT6_SET_MODE 0x0010
  158. /* PLA_TCR0 */
  159. #define TCR0_TX_EMPTY 0x0800
  160. #define TCR0_AUTO_FIFO 0x0080
  161. /* PLA_TCR1 */
  162. #define VERSION_MASK 0x7cf0
  163. /* PLA_CR */
  164. #define CR_RST 0x10
  165. #define CR_RE 0x08
  166. #define CR_TE 0x04
  167. /* PLA_CRWECR */
  168. #define CRWECR_NORAML 0x00
  169. #define CRWECR_CONFIG 0xc0
  170. /* PLA_OOB_CTRL */
  171. #define NOW_IS_OOB 0x80
  172. #define TXFIFO_EMPTY 0x20
  173. #define RXFIFO_EMPTY 0x10
  174. #define LINK_LIST_READY 0x02
  175. #define DIS_MCU_CLROOB 0x01
  176. #define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
  177. /* PLA_MISC_1 */
  178. #define RXDY_GATED_EN 0x0008
  179. /* PLA_SFF_STS_7 */
  180. #define RE_INIT_LL 0x8000
  181. #define MCU_BORW_EN 0x4000
  182. /* PLA_CPCR */
  183. #define CPCR_RX_VLAN 0x0040
  184. /* PLA_CFG_WOL */
  185. #define MAGIC_EN 0x0001
  186. /* PLA_TEREDO_CFG */
  187. #define TEREDO_SEL 0x8000
  188. #define TEREDO_WAKE_MASK 0x7f00
  189. #define TEREDO_RS_EVENT_MASK 0x00fe
  190. #define OOB_TEREDO_EN 0x0001
  191. /* PAL_BDC_CR */
  192. #define ALDPS_PROXY_MODE 0x0001
  193. /* PLA_CONFIG5 */
  194. #define LAN_WAKE_EN 0x0002
  195. /* PLA_LED_FEATURE */
  196. #define LED_MODE_MASK 0x0700
  197. /* PLA_PHY_PWR */
  198. #define TX_10M_IDLE_EN 0x0080
  199. #define PFM_PWM_SWITCH 0x0040
  200. /* PLA_MAC_PWR_CTRL */
  201. #define D3_CLK_GATED_EN 0x00004000
  202. #define MCU_CLK_RATIO 0x07010f07
  203. #define MCU_CLK_RATIO_MASK 0x0f0f0f0f
  204. #define ALDPS_SPDWN_RATIO 0x0f87
  205. /* PLA_MAC_PWR_CTRL2 */
  206. #define EEE_SPDWN_RATIO 0x8007
  207. /* PLA_MAC_PWR_CTRL3 */
  208. #define PKT_AVAIL_SPDWN_EN 0x0100
  209. #define SUSPEND_SPDWN_EN 0x0004
  210. #define U1U2_SPDWN_EN 0x0002
  211. #define L1_SPDWN_EN 0x0001
  212. /* PLA_MAC_PWR_CTRL4 */
  213. #define PWRSAVE_SPDWN_EN 0x1000
  214. #define RXDV_SPDWN_EN 0x0800
  215. #define TX10MIDLE_EN 0x0100
  216. #define TP100_SPDWN_EN 0x0020
  217. #define TP500_SPDWN_EN 0x0010
  218. #define TP1000_SPDWN_EN 0x0008
  219. #define EEE_SPDWN_EN 0x0001
  220. /* PLA_GPHY_INTR_IMR */
  221. #define GPHY_STS_MSK 0x0001
  222. #define SPEED_DOWN_MSK 0x0002
  223. #define SPDWN_RXDV_MSK 0x0004
  224. #define SPDWN_LINKCHG_MSK 0x0008
  225. /* PLA_PHYAR */
  226. #define PHYAR_FLAG 0x80000000
  227. /* PLA_EEE_CR */
  228. #define EEE_RX_EN 0x0001
  229. #define EEE_TX_EN 0x0002
  230. /* PLA_BOOT_CTRL */
  231. #define AUTOLOAD_DONE 0x0002
  232. /* USB_DEV_STAT */
  233. #define STAT_SPEED_MASK 0x0006
  234. #define STAT_SPEED_HIGH 0x0000
  235. #define STAT_SPEED_FULL 0x0001
  236. /* USB_TX_AGG */
  237. #define TX_AGG_MAX_THRESHOLD 0x03
  238. /* USB_RX_BUF_TH */
  239. #define RX_THR_SUPPER 0x0c350180
  240. #define RX_THR_HIGH 0x7a120180
  241. #define RX_THR_SLOW 0xffff0180
  242. /* USB_TX_DMA */
  243. #define TEST_MODE_DISABLE 0x00000001
  244. #define TX_SIZE_ADJUST1 0x00000100
  245. /* USB_UPS_CTRL */
  246. #define POWER_CUT 0x0100
  247. /* USB_PM_CTRL_STATUS */
  248. #define RESUME_INDICATE 0x0001
  249. /* USB_USB_CTRL */
  250. #define RX_AGG_DISABLE 0x0010
  251. /* USB_U2P3_CTRL */
  252. #define U2P3_ENABLE 0x0001
  253. /* USB_POWER_CUT */
  254. #define PWR_EN 0x0001
  255. #define PHASE2_EN 0x0008
  256. /* USB_MISC_0 */
  257. #define PCUT_STATUS 0x0001
  258. /* USB_RX_EARLY_AGG */
  259. #define EARLY_AGG_SUPPER 0x0e832981
  260. #define EARLY_AGG_HIGH 0x0e837a12
  261. #define EARLY_AGG_SLOW 0x0e83ffff
  262. /* USB_WDT11_CTRL */
  263. #define TIMER11_EN 0x0001
  264. /* USB_LPM_CTRL */
  265. #define LPM_TIMER_MASK 0x0c
  266. #define LPM_TIMER_500MS 0x04 /* 500 ms */
  267. #define LPM_TIMER_500US 0x0c /* 500 us */
  268. /* USB_AFE_CTRL2 */
  269. #define SEN_VAL_MASK 0xf800
  270. #define SEN_VAL_NORMAL 0xa000
  271. #define SEL_RXIDLE 0x0100
  272. /* OCP_ALDPS_CONFIG */
  273. #define ENPWRSAVE 0x8000
  274. #define ENPDNPS 0x0200
  275. #define LINKENA 0x0100
  276. #define DIS_SDSAVE 0x0010
  277. /* OCP_PHY_STATUS */
  278. #define PHY_STAT_MASK 0x0007
  279. #define PHY_STAT_LAN_ON 3
  280. #define PHY_STAT_PWRDN 5
  281. /* OCP_POWER_CFG */
  282. #define EEE_CLKDIV_EN 0x8000
  283. #define EN_ALDPS 0x0004
  284. #define EN_10M_PLLOFF 0x0001
  285. /* OCP_EEE_CONFIG1 */
  286. #define RG_TXLPI_MSK_HFDUP 0x8000
  287. #define RG_MATCLR_EN 0x4000
  288. #define EEE_10_CAP 0x2000
  289. #define EEE_NWAY_EN 0x1000
  290. #define TX_QUIET_EN 0x0200
  291. #define RX_QUIET_EN 0x0100
  292. #define SDRISETIME 0x0010 /* bit 4 ~ 6 */
  293. #define RG_RXLPI_MSK_HFDUP 0x0008
  294. #define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
  295. /* OCP_EEE_CONFIG2 */
  296. #define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
  297. #define RG_DACQUIET_EN 0x0400
  298. #define RG_LDVQUIET_EN 0x0200
  299. #define RG_CKRSEL 0x0020
  300. #define RG_EEEPRG_EN 0x0010
  301. /* OCP_EEE_CONFIG3 */
  302. #define FST_SNR_EYE_R 0x1500 /* bit 7 ~ 15 */
  303. #define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
  304. #define MSK_PH 0x0006 /* bit 0 ~ 3 */
  305. /* OCP_EEE_AR */
  306. /* bit[15:14] function */
  307. #define FUN_ADDR 0x0000
  308. #define FUN_DATA 0x4000
  309. /* bit[4:0] device addr */
  310. #define DEVICE_ADDR 0x0007
  311. /* OCP_EEE_DATA */
  312. #define EEE_ADDR 0x003C
  313. #define EEE_DATA 0x0002
  314. /* OCP_EEE_CFG */
  315. #define CTAP_SHORT_EN 0x0040
  316. #define EEE10_EN 0x0010
  317. /* OCP_DOWN_SPEED */
  318. #define EN_10M_BGOFF 0x0080
  319. /* OCP_EEE_CFG2 */
  320. #define MY1000_EEE 0x0004
  321. #define MY100_EEE 0x0002
  322. /* OCP_ADC_CFG */
  323. #define CKADSEL_L 0x0100
  324. #define ADC_EN 0x0080
  325. #define EN_EMI_L 0x0040
  326. /* SRAM_LPF_CFG */
  327. #define LPF_AUTO_TUNE 0x8000
  328. /* SRAM_10M_AMP1 */
  329. #define GDAC_IB_UPALL 0x0008
  330. /* SRAM_10M_AMP2 */
  331. #define AMP_DN 0x0200
  332. /* SRAM_IMPEDANCE */
  333. #define RX_DRIVING_MASK 0x6000
  334. enum rtl_register_content {
  335. _1000bps = 0x10,
  336. _100bps = 0x08,
  337. _10bps = 0x04,
  338. LINK_STATUS = 0x02,
  339. FULL_DUP = 0x01,
  340. };
  341. #define RTL8152_MAX_TX 10
  342. #define RTL8152_MAX_RX 10
  343. #define INTBUFSIZE 2
  344. #define CRC_SIZE 4
  345. #define TX_ALIGN 4
  346. #define RX_ALIGN 8
  347. #define INTR_LINK 0x0004
  348. #define RTL8152_REQT_READ 0xc0
  349. #define RTL8152_REQT_WRITE 0x40
  350. #define RTL8152_REQ_GET_REGS 0x05
  351. #define RTL8152_REQ_SET_REGS 0x05
  352. #define BYTE_EN_DWORD 0xff
  353. #define BYTE_EN_WORD 0x33
  354. #define BYTE_EN_BYTE 0x11
  355. #define BYTE_EN_SIX_BYTES 0x3f
  356. #define BYTE_EN_START_MASK 0x0f
  357. #define BYTE_EN_END_MASK 0xf0
  358. #define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
  359. #define RTL8152_TX_TIMEOUT (HZ)
  360. /* rtl8152 flags */
  361. enum rtl8152_flags {
  362. RTL8152_UNPLUG = 0,
  363. RTL8152_SET_RX_MODE,
  364. WORK_ENABLE,
  365. RTL8152_LINK_CHG,
  366. };
  367. /* Define these values to match your device */
  368. #define VENDOR_ID_REALTEK 0x0bda
  369. #define PRODUCT_ID_RTL8152 0x8152
  370. #define PRODUCT_ID_RTL8153 0x8153
  371. #define VENDOR_ID_SAMSUNG 0x04e8
  372. #define PRODUCT_ID_SAMSUNG 0xa101
  373. #define MCU_TYPE_PLA 0x0100
  374. #define MCU_TYPE_USB 0x0000
  375. struct rx_desc {
  376. __le32 opts1;
  377. #define RX_LEN_MASK 0x7fff
  378. __le32 opts2;
  379. __le32 opts3;
  380. __le32 opts4;
  381. __le32 opts5;
  382. __le32 opts6;
  383. };
  384. struct tx_desc {
  385. __le32 opts1;
  386. #define TX_FS (1 << 31) /* First segment of a packet */
  387. #define TX_LS (1 << 30) /* Final segment of a packet */
  388. #define TX_LEN_MASK 0x3ffff
  389. __le32 opts2;
  390. #define UDP_CS (1 << 31) /* Calculate UDP/IP checksum */
  391. #define TCP_CS (1 << 30) /* Calculate TCP/IP checksum */
  392. #define IPV4_CS (1 << 29) /* Calculate IPv4 checksum */
  393. #define IPV6_CS (1 << 28) /* Calculate IPv6 checksum */
  394. };
  395. struct r8152;
  396. struct rx_agg {
  397. struct list_head list;
  398. struct urb *urb;
  399. struct r8152 *context;
  400. void *buffer;
  401. void *head;
  402. };
  403. struct tx_agg {
  404. struct list_head list;
  405. struct urb *urb;
  406. struct r8152 *context;
  407. void *buffer;
  408. void *head;
  409. u32 skb_num;
  410. u32 skb_len;
  411. };
  412. struct r8152 {
  413. unsigned long flags;
  414. struct usb_device *udev;
  415. struct tasklet_struct tl;
  416. struct usb_interface *intf;
  417. struct net_device *netdev;
  418. struct urb *intr_urb;
  419. struct tx_agg tx_info[RTL8152_MAX_TX];
  420. struct rx_agg rx_info[RTL8152_MAX_RX];
  421. struct list_head rx_done, tx_free;
  422. struct sk_buff_head tx_queue;
  423. spinlock_t rx_lock, tx_lock;
  424. struct delayed_work schedule;
  425. struct mii_if_info mii;
  426. struct rtl_ops {
  427. void (*init)(struct r8152 *);
  428. int (*enable)(struct r8152 *);
  429. void (*disable)(struct r8152 *);
  430. void (*down)(struct r8152 *);
  431. void (*unload)(struct r8152 *);
  432. } rtl_ops;
  433. int intr_interval;
  434. u32 msg_enable;
  435. u32 tx_qlen;
  436. u16 ocp_base;
  437. u8 *intr_buff;
  438. u8 version;
  439. u8 speed;
  440. };
  441. enum rtl_version {
  442. RTL_VER_UNKNOWN = 0,
  443. RTL_VER_01,
  444. RTL_VER_02,
  445. RTL_VER_03,
  446. RTL_VER_04,
  447. RTL_VER_05,
  448. RTL_VER_MAX
  449. };
  450. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  451. * The RTL chips use a 64 element hash table based on the Ethernet CRC.
  452. */
  453. static const int multicast_filter_limit = 32;
  454. static unsigned int rx_buf_sz = 16384;
  455. static
  456. int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
  457. {
  458. int ret;
  459. void *tmp;
  460. tmp = kmalloc(size, GFP_KERNEL);
  461. if (!tmp)
  462. return -ENOMEM;
  463. ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
  464. RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
  465. value, index, tmp, size, 500);
  466. memcpy(data, tmp, size);
  467. kfree(tmp);
  468. return ret;
  469. }
  470. static
  471. int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
  472. {
  473. int ret;
  474. void *tmp;
  475. tmp = kmalloc(size, GFP_KERNEL);
  476. if (!tmp)
  477. return -ENOMEM;
  478. memcpy(tmp, data, size);
  479. ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
  480. RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
  481. value, index, tmp, size, 500);
  482. kfree(tmp);
  483. return ret;
  484. }
  485. static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
  486. void *data, u16 type)
  487. {
  488. u16 limit = 64;
  489. int ret = 0;
  490. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  491. return -ENODEV;
  492. /* both size and indix must be 4 bytes align */
  493. if ((size & 3) || !size || (index & 3) || !data)
  494. return -EPERM;
  495. if ((u32)index + (u32)size > 0xffff)
  496. return -EPERM;
  497. while (size) {
  498. if (size > limit) {
  499. ret = get_registers(tp, index, type, limit, data);
  500. if (ret < 0)
  501. break;
  502. index += limit;
  503. data += limit;
  504. size -= limit;
  505. } else {
  506. ret = get_registers(tp, index, type, size, data);
  507. if (ret < 0)
  508. break;
  509. index += size;
  510. data += size;
  511. size = 0;
  512. break;
  513. }
  514. }
  515. return ret;
  516. }
  517. static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
  518. u16 size, void *data, u16 type)
  519. {
  520. int ret;
  521. u16 byteen_start, byteen_end, byen;
  522. u16 limit = 512;
  523. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  524. return -ENODEV;
  525. /* both size and indix must be 4 bytes align */
  526. if ((size & 3) || !size || (index & 3) || !data)
  527. return -EPERM;
  528. if ((u32)index + (u32)size > 0xffff)
  529. return -EPERM;
  530. byteen_start = byteen & BYTE_EN_START_MASK;
  531. byteen_end = byteen & BYTE_EN_END_MASK;
  532. byen = byteen_start | (byteen_start << 4);
  533. ret = set_registers(tp, index, type | byen, 4, data);
  534. if (ret < 0)
  535. goto error1;
  536. index += 4;
  537. data += 4;
  538. size -= 4;
  539. if (size) {
  540. size -= 4;
  541. while (size) {
  542. if (size > limit) {
  543. ret = set_registers(tp, index,
  544. type | BYTE_EN_DWORD,
  545. limit, data);
  546. if (ret < 0)
  547. goto error1;
  548. index += limit;
  549. data += limit;
  550. size -= limit;
  551. } else {
  552. ret = set_registers(tp, index,
  553. type | BYTE_EN_DWORD,
  554. size, data);
  555. if (ret < 0)
  556. goto error1;
  557. index += size;
  558. data += size;
  559. size = 0;
  560. break;
  561. }
  562. }
  563. byen = byteen_end | (byteen_end >> 4);
  564. ret = set_registers(tp, index, type | byen, 4, data);
  565. if (ret < 0)
  566. goto error1;
  567. }
  568. error1:
  569. return ret;
  570. }
  571. static inline
  572. int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
  573. {
  574. return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
  575. }
  576. static inline
  577. int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
  578. {
  579. return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
  580. }
  581. static inline
  582. int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
  583. {
  584. return generic_ocp_read(tp, index, size, data, MCU_TYPE_USB);
  585. }
  586. static inline
  587. int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
  588. {
  589. return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
  590. }
  591. static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
  592. {
  593. __le32 data;
  594. generic_ocp_read(tp, index, sizeof(data), &data, type);
  595. return __le32_to_cpu(data);
  596. }
  597. static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
  598. {
  599. __le32 tmp = __cpu_to_le32(data);
  600. generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
  601. }
  602. static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
  603. {
  604. u32 data;
  605. __le32 tmp;
  606. u8 shift = index & 2;
  607. index &= ~3;
  608. generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
  609. data = __le32_to_cpu(tmp);
  610. data >>= (shift * 8);
  611. data &= 0xffff;
  612. return (u16)data;
  613. }
  614. static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
  615. {
  616. u32 mask = 0xffff;
  617. __le32 tmp;
  618. u16 byen = BYTE_EN_WORD;
  619. u8 shift = index & 2;
  620. data &= mask;
  621. if (index & 2) {
  622. byen <<= shift;
  623. mask <<= (shift * 8);
  624. data <<= (shift * 8);
  625. index &= ~3;
  626. }
  627. generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
  628. data |= __le32_to_cpu(tmp) & ~mask;
  629. tmp = __cpu_to_le32(data);
  630. generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
  631. }
  632. static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
  633. {
  634. u32 data;
  635. __le32 tmp;
  636. u8 shift = index & 3;
  637. index &= ~3;
  638. generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
  639. data = __le32_to_cpu(tmp);
  640. data >>= (shift * 8);
  641. data &= 0xff;
  642. return (u8)data;
  643. }
  644. static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
  645. {
  646. u32 mask = 0xff;
  647. __le32 tmp;
  648. u16 byen = BYTE_EN_BYTE;
  649. u8 shift = index & 3;
  650. data &= mask;
  651. if (index & 3) {
  652. byen <<= shift;
  653. mask <<= (shift * 8);
  654. data <<= (shift * 8);
  655. index &= ~3;
  656. }
  657. generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
  658. data |= __le32_to_cpu(tmp) & ~mask;
  659. tmp = __cpu_to_le32(data);
  660. generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
  661. }
  662. static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
  663. {
  664. u16 ocp_base, ocp_index;
  665. ocp_base = addr & 0xf000;
  666. if (ocp_base != tp->ocp_base) {
  667. ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
  668. tp->ocp_base = ocp_base;
  669. }
  670. ocp_index = (addr & 0x0fff) | 0xb000;
  671. return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
  672. }
  673. static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
  674. {
  675. u16 ocp_base, ocp_index;
  676. ocp_base = addr & 0xf000;
  677. if (ocp_base != tp->ocp_base) {
  678. ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
  679. tp->ocp_base = ocp_base;
  680. }
  681. ocp_index = (addr & 0x0fff) | 0xb000;
  682. ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
  683. }
  684. static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
  685. {
  686. ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
  687. }
  688. static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
  689. {
  690. return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
  691. }
  692. static void sram_write(struct r8152 *tp, u16 addr, u16 data)
  693. {
  694. ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
  695. ocp_reg_write(tp, OCP_SRAM_DATA, data);
  696. }
  697. static u16 sram_read(struct r8152 *tp, u16 addr)
  698. {
  699. ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
  700. return ocp_reg_read(tp, OCP_SRAM_DATA);
  701. }
  702. static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
  703. {
  704. struct r8152 *tp = netdev_priv(netdev);
  705. if (phy_id != R8152_PHY_ID)
  706. return -EINVAL;
  707. return r8152_mdio_read(tp, reg);
  708. }
  709. static
  710. void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
  711. {
  712. struct r8152 *tp = netdev_priv(netdev);
  713. if (phy_id != R8152_PHY_ID)
  714. return;
  715. r8152_mdio_write(tp, reg, val);
  716. }
  717. static
  718. int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
  719. static inline void set_ethernet_addr(struct r8152 *tp)
  720. {
  721. struct net_device *dev = tp->netdev;
  722. u8 node_id[8] = {0};
  723. if (pla_ocp_read(tp, PLA_IDR, sizeof(node_id), node_id) < 0)
  724. netif_notice(tp, probe, dev, "inet addr fail\n");
  725. else {
  726. memcpy(dev->dev_addr, node_id, dev->addr_len);
  727. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  728. }
  729. }
  730. static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
  731. {
  732. struct r8152 *tp = netdev_priv(netdev);
  733. struct sockaddr *addr = p;
  734. if (!is_valid_ether_addr(addr->sa_data))
  735. return -EADDRNOTAVAIL;
  736. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  737. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
  738. pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
  739. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
  740. return 0;
  741. }
  742. static struct net_device_stats *rtl8152_get_stats(struct net_device *dev)
  743. {
  744. return &dev->stats;
  745. }
  746. static void read_bulk_callback(struct urb *urb)
  747. {
  748. struct net_device *netdev;
  749. unsigned long flags;
  750. int status = urb->status;
  751. struct rx_agg *agg;
  752. struct r8152 *tp;
  753. int result;
  754. agg = urb->context;
  755. if (!agg)
  756. return;
  757. tp = agg->context;
  758. if (!tp)
  759. return;
  760. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  761. return;
  762. if (!test_bit(WORK_ENABLE, &tp->flags))
  763. return;
  764. netdev = tp->netdev;
  765. /* When link down, the driver would cancel all bulks. */
  766. /* This avoid the re-submitting bulk */
  767. if (!netif_carrier_ok(netdev))
  768. return;
  769. switch (status) {
  770. case 0:
  771. if (urb->actual_length < ETH_ZLEN)
  772. break;
  773. spin_lock_irqsave(&tp->rx_lock, flags);
  774. list_add_tail(&agg->list, &tp->rx_done);
  775. spin_unlock_irqrestore(&tp->rx_lock, flags);
  776. tasklet_schedule(&tp->tl);
  777. return;
  778. case -ESHUTDOWN:
  779. set_bit(RTL8152_UNPLUG, &tp->flags);
  780. netif_device_detach(tp->netdev);
  781. return;
  782. case -ENOENT:
  783. return; /* the urb is in unlink state */
  784. case -ETIME:
  785. if (net_ratelimit())
  786. netdev_warn(netdev, "maybe reset is needed?\n");
  787. break;
  788. default:
  789. if (net_ratelimit())
  790. netdev_warn(netdev, "Rx status %d\n", status);
  791. break;
  792. }
  793. result = r8152_submit_rx(tp, agg, GFP_ATOMIC);
  794. if (result == -ENODEV) {
  795. netif_device_detach(tp->netdev);
  796. } else if (result) {
  797. spin_lock_irqsave(&tp->rx_lock, flags);
  798. list_add_tail(&agg->list, &tp->rx_done);
  799. spin_unlock_irqrestore(&tp->rx_lock, flags);
  800. tasklet_schedule(&tp->tl);
  801. }
  802. }
  803. static void write_bulk_callback(struct urb *urb)
  804. {
  805. struct net_device_stats *stats;
  806. unsigned long flags;
  807. struct tx_agg *agg;
  808. struct r8152 *tp;
  809. int status = urb->status;
  810. agg = urb->context;
  811. if (!agg)
  812. return;
  813. tp = agg->context;
  814. if (!tp)
  815. return;
  816. stats = rtl8152_get_stats(tp->netdev);
  817. if (status) {
  818. if (net_ratelimit())
  819. netdev_warn(tp->netdev, "Tx status %d\n", status);
  820. stats->tx_errors += agg->skb_num;
  821. } else {
  822. stats->tx_packets += agg->skb_num;
  823. stats->tx_bytes += agg->skb_len;
  824. }
  825. spin_lock_irqsave(&tp->tx_lock, flags);
  826. list_add_tail(&agg->list, &tp->tx_free);
  827. spin_unlock_irqrestore(&tp->tx_lock, flags);
  828. if (!netif_carrier_ok(tp->netdev))
  829. return;
  830. if (!test_bit(WORK_ENABLE, &tp->flags))
  831. return;
  832. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  833. return;
  834. if (!skb_queue_empty(&tp->tx_queue))
  835. tasklet_schedule(&tp->tl);
  836. }
  837. static void intr_callback(struct urb *urb)
  838. {
  839. struct r8152 *tp;
  840. __le16 *d;
  841. int status = urb->status;
  842. int res;
  843. tp = urb->context;
  844. if (!tp)
  845. return;
  846. if (!test_bit(WORK_ENABLE, &tp->flags))
  847. return;
  848. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  849. return;
  850. switch (status) {
  851. case 0: /* success */
  852. break;
  853. case -ECONNRESET: /* unlink */
  854. case -ESHUTDOWN:
  855. netif_device_detach(tp->netdev);
  856. case -ENOENT:
  857. return;
  858. case -EOVERFLOW:
  859. netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
  860. goto resubmit;
  861. /* -EPIPE: should clear the halt */
  862. default:
  863. netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
  864. goto resubmit;
  865. }
  866. d = urb->transfer_buffer;
  867. if (INTR_LINK & __le16_to_cpu(d[0])) {
  868. if (!(tp->speed & LINK_STATUS)) {
  869. set_bit(RTL8152_LINK_CHG, &tp->flags);
  870. schedule_delayed_work(&tp->schedule, 0);
  871. }
  872. } else {
  873. if (tp->speed & LINK_STATUS) {
  874. set_bit(RTL8152_LINK_CHG, &tp->flags);
  875. schedule_delayed_work(&tp->schedule, 0);
  876. }
  877. }
  878. resubmit:
  879. res = usb_submit_urb(urb, GFP_ATOMIC);
  880. if (res == -ENODEV)
  881. netif_device_detach(tp->netdev);
  882. else if (res)
  883. netif_err(tp, intr, tp->netdev,
  884. "can't resubmit intr, status %d\n", res);
  885. }
  886. static inline void *rx_agg_align(void *data)
  887. {
  888. return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
  889. }
  890. static inline void *tx_agg_align(void *data)
  891. {
  892. return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
  893. }
  894. static void free_all_mem(struct r8152 *tp)
  895. {
  896. int i;
  897. for (i = 0; i < RTL8152_MAX_RX; i++) {
  898. if (tp->rx_info[i].urb) {
  899. usb_free_urb(tp->rx_info[i].urb);
  900. tp->rx_info[i].urb = NULL;
  901. }
  902. if (tp->rx_info[i].buffer) {
  903. kfree(tp->rx_info[i].buffer);
  904. tp->rx_info[i].buffer = NULL;
  905. tp->rx_info[i].head = NULL;
  906. }
  907. }
  908. for (i = 0; i < RTL8152_MAX_TX; i++) {
  909. if (tp->tx_info[i].urb) {
  910. usb_free_urb(tp->tx_info[i].urb);
  911. tp->tx_info[i].urb = NULL;
  912. }
  913. if (tp->tx_info[i].buffer) {
  914. kfree(tp->tx_info[i].buffer);
  915. tp->tx_info[i].buffer = NULL;
  916. tp->tx_info[i].head = NULL;
  917. }
  918. }
  919. if (tp->intr_urb) {
  920. usb_free_urb(tp->intr_urb);
  921. tp->intr_urb = NULL;
  922. }
  923. if (tp->intr_buff) {
  924. kfree(tp->intr_buff);
  925. tp->intr_buff = NULL;
  926. }
  927. }
  928. static int alloc_all_mem(struct r8152 *tp)
  929. {
  930. struct net_device *netdev = tp->netdev;
  931. struct usb_interface *intf = tp->intf;
  932. struct usb_host_interface *alt = intf->cur_altsetting;
  933. struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
  934. struct urb *urb;
  935. int node, i;
  936. u8 *buf;
  937. node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
  938. spin_lock_init(&tp->rx_lock);
  939. spin_lock_init(&tp->tx_lock);
  940. INIT_LIST_HEAD(&tp->rx_done);
  941. INIT_LIST_HEAD(&tp->tx_free);
  942. skb_queue_head_init(&tp->tx_queue);
  943. for (i = 0; i < RTL8152_MAX_RX; i++) {
  944. buf = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
  945. if (!buf)
  946. goto err1;
  947. if (buf != rx_agg_align(buf)) {
  948. kfree(buf);
  949. buf = kmalloc_node(rx_buf_sz + RX_ALIGN, GFP_KERNEL,
  950. node);
  951. if (!buf)
  952. goto err1;
  953. }
  954. urb = usb_alloc_urb(0, GFP_KERNEL);
  955. if (!urb) {
  956. kfree(buf);
  957. goto err1;
  958. }
  959. INIT_LIST_HEAD(&tp->rx_info[i].list);
  960. tp->rx_info[i].context = tp;
  961. tp->rx_info[i].urb = urb;
  962. tp->rx_info[i].buffer = buf;
  963. tp->rx_info[i].head = rx_agg_align(buf);
  964. }
  965. for (i = 0; i < RTL8152_MAX_TX; i++) {
  966. buf = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
  967. if (!buf)
  968. goto err1;
  969. if (buf != tx_agg_align(buf)) {
  970. kfree(buf);
  971. buf = kmalloc_node(rx_buf_sz + TX_ALIGN, GFP_KERNEL,
  972. node);
  973. if (!buf)
  974. goto err1;
  975. }
  976. urb = usb_alloc_urb(0, GFP_KERNEL);
  977. if (!urb) {
  978. kfree(buf);
  979. goto err1;
  980. }
  981. INIT_LIST_HEAD(&tp->tx_info[i].list);
  982. tp->tx_info[i].context = tp;
  983. tp->tx_info[i].urb = urb;
  984. tp->tx_info[i].buffer = buf;
  985. tp->tx_info[i].head = tx_agg_align(buf);
  986. list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
  987. }
  988. tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
  989. if (!tp->intr_urb)
  990. goto err1;
  991. tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
  992. if (!tp->intr_buff)
  993. goto err1;
  994. tp->intr_interval = (int)ep_intr->desc.bInterval;
  995. usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
  996. tp->intr_buff, INTBUFSIZE, intr_callback,
  997. tp, tp->intr_interval);
  998. return 0;
  999. err1:
  1000. free_all_mem(tp);
  1001. return -ENOMEM;
  1002. }
  1003. static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
  1004. {
  1005. struct tx_agg *agg = NULL;
  1006. unsigned long flags;
  1007. spin_lock_irqsave(&tp->tx_lock, flags);
  1008. if (!list_empty(&tp->tx_free)) {
  1009. struct list_head *cursor;
  1010. cursor = tp->tx_free.next;
  1011. list_del_init(cursor);
  1012. agg = list_entry(cursor, struct tx_agg, list);
  1013. }
  1014. spin_unlock_irqrestore(&tp->tx_lock, flags);
  1015. return agg;
  1016. }
  1017. static void
  1018. r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc, struct sk_buff *skb)
  1019. {
  1020. memset(desc, 0, sizeof(*desc));
  1021. desc->opts1 = cpu_to_le32((skb->len & TX_LEN_MASK) | TX_FS | TX_LS);
  1022. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1023. __be16 protocol;
  1024. u8 ip_protocol;
  1025. u32 opts2 = 0;
  1026. if (skb->protocol == htons(ETH_P_8021Q))
  1027. protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
  1028. else
  1029. protocol = skb->protocol;
  1030. switch (protocol) {
  1031. case htons(ETH_P_IP):
  1032. opts2 |= IPV4_CS;
  1033. ip_protocol = ip_hdr(skb)->protocol;
  1034. break;
  1035. case htons(ETH_P_IPV6):
  1036. opts2 |= IPV6_CS;
  1037. ip_protocol = ipv6_hdr(skb)->nexthdr;
  1038. break;
  1039. default:
  1040. ip_protocol = IPPROTO_RAW;
  1041. break;
  1042. }
  1043. if (ip_protocol == IPPROTO_TCP) {
  1044. opts2 |= TCP_CS;
  1045. opts2 |= (skb_transport_offset(skb) & 0x7fff) << 17;
  1046. } else if (ip_protocol == IPPROTO_UDP) {
  1047. opts2 |= UDP_CS;
  1048. } else {
  1049. WARN_ON_ONCE(1);
  1050. }
  1051. desc->opts2 = cpu_to_le32(opts2);
  1052. }
  1053. }
  1054. static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
  1055. {
  1056. int remain;
  1057. u8 *tx_data;
  1058. tx_data = agg->head;
  1059. agg->skb_num = agg->skb_len = 0;
  1060. remain = rx_buf_sz;
  1061. while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
  1062. struct tx_desc *tx_desc;
  1063. struct sk_buff *skb;
  1064. unsigned int len;
  1065. skb = skb_dequeue(&tp->tx_queue);
  1066. if (!skb)
  1067. break;
  1068. remain -= sizeof(*tx_desc);
  1069. len = skb->len;
  1070. if (remain < len) {
  1071. skb_queue_head(&tp->tx_queue, skb);
  1072. break;
  1073. }
  1074. tx_data = tx_agg_align(tx_data);
  1075. tx_desc = (struct tx_desc *)tx_data;
  1076. tx_data += sizeof(*tx_desc);
  1077. r8152_tx_csum(tp, tx_desc, skb);
  1078. memcpy(tx_data, skb->data, len);
  1079. agg->skb_num++;
  1080. agg->skb_len += len;
  1081. dev_kfree_skb_any(skb);
  1082. tx_data += len;
  1083. remain = rx_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
  1084. }
  1085. netif_tx_lock(tp->netdev);
  1086. if (netif_queue_stopped(tp->netdev) &&
  1087. skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
  1088. netif_wake_queue(tp->netdev);
  1089. netif_tx_unlock(tp->netdev);
  1090. usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
  1091. agg->head, (int)(tx_data - (u8 *)agg->head),
  1092. (usb_complete_t)write_bulk_callback, agg);
  1093. return usb_submit_urb(agg->urb, GFP_ATOMIC);
  1094. }
  1095. static void rx_bottom(struct r8152 *tp)
  1096. {
  1097. unsigned long flags;
  1098. struct list_head *cursor, *next;
  1099. spin_lock_irqsave(&tp->rx_lock, flags);
  1100. list_for_each_safe(cursor, next, &tp->rx_done) {
  1101. struct rx_desc *rx_desc;
  1102. struct rx_agg *agg;
  1103. int len_used = 0;
  1104. struct urb *urb;
  1105. u8 *rx_data;
  1106. int ret;
  1107. list_del_init(cursor);
  1108. spin_unlock_irqrestore(&tp->rx_lock, flags);
  1109. agg = list_entry(cursor, struct rx_agg, list);
  1110. urb = agg->urb;
  1111. if (urb->actual_length < ETH_ZLEN)
  1112. goto submit;
  1113. rx_desc = agg->head;
  1114. rx_data = agg->head;
  1115. len_used += sizeof(struct rx_desc);
  1116. while (urb->actual_length > len_used) {
  1117. struct net_device *netdev = tp->netdev;
  1118. struct net_device_stats *stats;
  1119. unsigned int pkt_len;
  1120. struct sk_buff *skb;
  1121. pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
  1122. if (pkt_len < ETH_ZLEN)
  1123. break;
  1124. len_used += pkt_len;
  1125. if (urb->actual_length < len_used)
  1126. break;
  1127. stats = rtl8152_get_stats(netdev);
  1128. pkt_len -= CRC_SIZE;
  1129. rx_data += sizeof(struct rx_desc);
  1130. skb = netdev_alloc_skb_ip_align(netdev, pkt_len);
  1131. if (!skb) {
  1132. stats->rx_dropped++;
  1133. break;
  1134. }
  1135. memcpy(skb->data, rx_data, pkt_len);
  1136. skb_put(skb, pkt_len);
  1137. skb->protocol = eth_type_trans(skb, netdev);
  1138. netif_rx(skb);
  1139. stats->rx_packets++;
  1140. stats->rx_bytes += pkt_len;
  1141. rx_data = rx_agg_align(rx_data + pkt_len + CRC_SIZE);
  1142. rx_desc = (struct rx_desc *)rx_data;
  1143. len_used = (int)(rx_data - (u8 *)agg->head);
  1144. len_used += sizeof(struct rx_desc);
  1145. }
  1146. submit:
  1147. ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
  1148. spin_lock_irqsave(&tp->rx_lock, flags);
  1149. if (ret && ret != -ENODEV) {
  1150. list_add_tail(&agg->list, next);
  1151. tasklet_schedule(&tp->tl);
  1152. }
  1153. }
  1154. spin_unlock_irqrestore(&tp->rx_lock, flags);
  1155. }
  1156. static void tx_bottom(struct r8152 *tp)
  1157. {
  1158. int res;
  1159. do {
  1160. struct tx_agg *agg;
  1161. if (skb_queue_empty(&tp->tx_queue))
  1162. break;
  1163. agg = r8152_get_tx_agg(tp);
  1164. if (!agg)
  1165. break;
  1166. res = r8152_tx_agg_fill(tp, agg);
  1167. if (res) {
  1168. struct net_device_stats *stats;
  1169. struct net_device *netdev;
  1170. unsigned long flags;
  1171. netdev = tp->netdev;
  1172. stats = rtl8152_get_stats(netdev);
  1173. if (res == -ENODEV) {
  1174. netif_device_detach(netdev);
  1175. } else {
  1176. netif_warn(tp, tx_err, netdev,
  1177. "failed tx_urb %d\n", res);
  1178. stats->tx_dropped += agg->skb_num;
  1179. spin_lock_irqsave(&tp->tx_lock, flags);
  1180. list_add_tail(&agg->list, &tp->tx_free);
  1181. spin_unlock_irqrestore(&tp->tx_lock, flags);
  1182. }
  1183. }
  1184. } while (res == 0);
  1185. }
  1186. static void bottom_half(unsigned long data)
  1187. {
  1188. struct r8152 *tp;
  1189. tp = (struct r8152 *)data;
  1190. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  1191. return;
  1192. if (!test_bit(WORK_ENABLE, &tp->flags))
  1193. return;
  1194. /* When link down, the driver would cancel all bulks. */
  1195. /* This avoid the re-submitting bulk */
  1196. if (!netif_carrier_ok(tp->netdev))
  1197. return;
  1198. rx_bottom(tp);
  1199. tx_bottom(tp);
  1200. }
  1201. static
  1202. int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
  1203. {
  1204. usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
  1205. agg->head, rx_buf_sz,
  1206. (usb_complete_t)read_bulk_callback, agg);
  1207. return usb_submit_urb(agg->urb, mem_flags);
  1208. }
  1209. static void rtl8152_tx_timeout(struct net_device *netdev)
  1210. {
  1211. struct r8152 *tp = netdev_priv(netdev);
  1212. int i;
  1213. netif_warn(tp, tx_err, netdev, "Tx timeout\n");
  1214. for (i = 0; i < RTL8152_MAX_TX; i++)
  1215. usb_unlink_urb(tp->tx_info[i].urb);
  1216. }
  1217. static void rtl8152_set_rx_mode(struct net_device *netdev)
  1218. {
  1219. struct r8152 *tp = netdev_priv(netdev);
  1220. if (tp->speed & LINK_STATUS) {
  1221. set_bit(RTL8152_SET_RX_MODE, &tp->flags);
  1222. schedule_delayed_work(&tp->schedule, 0);
  1223. }
  1224. }
  1225. static void _rtl8152_set_rx_mode(struct net_device *netdev)
  1226. {
  1227. struct r8152 *tp = netdev_priv(netdev);
  1228. u32 mc_filter[2]; /* Multicast hash filter */
  1229. __le32 tmp[2];
  1230. u32 ocp_data;
  1231. clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
  1232. netif_stop_queue(netdev);
  1233. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1234. ocp_data &= ~RCR_ACPT_ALL;
  1235. ocp_data |= RCR_AB | RCR_APM;
  1236. if (netdev->flags & IFF_PROMISC) {
  1237. /* Unconditionally log net taps. */
  1238. netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
  1239. ocp_data |= RCR_AM | RCR_AAP;
  1240. mc_filter[1] = mc_filter[0] = 0xffffffff;
  1241. } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
  1242. (netdev->flags & IFF_ALLMULTI)) {
  1243. /* Too many to filter perfectly -- accept all multicasts. */
  1244. ocp_data |= RCR_AM;
  1245. mc_filter[1] = mc_filter[0] = 0xffffffff;
  1246. } else {
  1247. struct netdev_hw_addr *ha;
  1248. mc_filter[1] = mc_filter[0] = 0;
  1249. netdev_for_each_mc_addr(ha, netdev) {
  1250. int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
  1251. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1252. ocp_data |= RCR_AM;
  1253. }
  1254. }
  1255. tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
  1256. tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
  1257. pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
  1258. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1259. netif_wake_queue(netdev);
  1260. }
  1261. static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
  1262. struct net_device *netdev)
  1263. {
  1264. struct r8152 *tp = netdev_priv(netdev);
  1265. skb_tx_timestamp(skb);
  1266. skb_queue_tail(&tp->tx_queue, skb);
  1267. if (list_empty(&tp->tx_free) &&
  1268. skb_queue_len(&tp->tx_queue) > tp->tx_qlen)
  1269. netif_stop_queue(netdev);
  1270. if (!list_empty(&tp->tx_free))
  1271. tasklet_schedule(&tp->tl);
  1272. return NETDEV_TX_OK;
  1273. }
  1274. static void r8152b_reset_packet_filter(struct r8152 *tp)
  1275. {
  1276. u32 ocp_data;
  1277. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
  1278. ocp_data &= ~FMC_FCR_MCU_EN;
  1279. ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
  1280. ocp_data |= FMC_FCR_MCU_EN;
  1281. ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
  1282. }
  1283. static void rtl8152_nic_reset(struct r8152 *tp)
  1284. {
  1285. int i;
  1286. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
  1287. for (i = 0; i < 1000; i++) {
  1288. if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
  1289. break;
  1290. udelay(100);
  1291. }
  1292. }
  1293. static void set_tx_qlen(struct r8152 *tp)
  1294. {
  1295. struct net_device *netdev = tp->netdev;
  1296. tp->tx_qlen = rx_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + VLAN_HLEN +
  1297. sizeof(struct tx_desc));
  1298. }
  1299. static inline u8 rtl8152_get_speed(struct r8152 *tp)
  1300. {
  1301. return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
  1302. }
  1303. static void rtl_set_eee_plus(struct r8152 *tp)
  1304. {
  1305. u32 ocp_data;
  1306. u8 speed;
  1307. speed = rtl8152_get_speed(tp);
  1308. if (speed & _10bps) {
  1309. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
  1310. ocp_data |= EEEP_CR_EEEP_TX;
  1311. ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
  1312. } else {
  1313. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
  1314. ocp_data &= ~EEEP_CR_EEEP_TX;
  1315. ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
  1316. }
  1317. }
  1318. static int rtl_enable(struct r8152 *tp)
  1319. {
  1320. u32 ocp_data;
  1321. int i, ret;
  1322. r8152b_reset_packet_filter(tp);
  1323. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
  1324. ocp_data |= CR_RE | CR_TE;
  1325. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
  1326. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1327. ocp_data &= ~RXDY_GATED_EN;
  1328. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1329. INIT_LIST_HEAD(&tp->rx_done);
  1330. ret = 0;
  1331. for (i = 0; i < RTL8152_MAX_RX; i++) {
  1332. INIT_LIST_HEAD(&tp->rx_info[i].list);
  1333. ret |= r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
  1334. }
  1335. return ret;
  1336. }
  1337. static int rtl8152_enable(struct r8152 *tp)
  1338. {
  1339. set_tx_qlen(tp);
  1340. rtl_set_eee_plus(tp);
  1341. return rtl_enable(tp);
  1342. }
  1343. static void r8153_set_rx_agg(struct r8152 *tp)
  1344. {
  1345. u8 speed;
  1346. speed = rtl8152_get_speed(tp);
  1347. if (speed & _1000bps) {
  1348. if (tp->udev->speed == USB_SPEED_SUPER) {
  1349. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
  1350. RX_THR_SUPPER);
  1351. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
  1352. EARLY_AGG_SUPPER);
  1353. } else {
  1354. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
  1355. RX_THR_HIGH);
  1356. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
  1357. EARLY_AGG_HIGH);
  1358. }
  1359. } else {
  1360. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_SLOW);
  1361. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
  1362. EARLY_AGG_SLOW);
  1363. }
  1364. }
  1365. static int rtl8153_enable(struct r8152 *tp)
  1366. {
  1367. set_tx_qlen(tp);
  1368. rtl_set_eee_plus(tp);
  1369. r8153_set_rx_agg(tp);
  1370. return rtl_enable(tp);
  1371. }
  1372. static void rtl8152_disable(struct r8152 *tp)
  1373. {
  1374. struct net_device_stats *stats = rtl8152_get_stats(tp->netdev);
  1375. struct sk_buff *skb;
  1376. u32 ocp_data;
  1377. int i;
  1378. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1379. ocp_data &= ~RCR_ACPT_ALL;
  1380. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1381. while ((skb = skb_dequeue(&tp->tx_queue))) {
  1382. dev_kfree_skb(skb);
  1383. stats->tx_dropped++;
  1384. }
  1385. for (i = 0; i < RTL8152_MAX_TX; i++)
  1386. usb_kill_urb(tp->tx_info[i].urb);
  1387. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1388. ocp_data |= RXDY_GATED_EN;
  1389. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1390. for (i = 0; i < 1000; i++) {
  1391. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1392. if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
  1393. break;
  1394. mdelay(1);
  1395. }
  1396. for (i = 0; i < 1000; i++) {
  1397. if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
  1398. break;
  1399. mdelay(1);
  1400. }
  1401. for (i = 0; i < RTL8152_MAX_RX; i++)
  1402. usb_kill_urb(tp->rx_info[i].urb);
  1403. rtl8152_nic_reset(tp);
  1404. }
  1405. static void r8152b_exit_oob(struct r8152 *tp)
  1406. {
  1407. u32 ocp_data;
  1408. int i;
  1409. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1410. ocp_data &= ~RCR_ACPT_ALL;
  1411. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1412. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1413. ocp_data |= RXDY_GATED_EN;
  1414. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1415. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
  1416. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
  1417. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1418. ocp_data &= ~NOW_IS_OOB;
  1419. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1420. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1421. ocp_data &= ~MCU_BORW_EN;
  1422. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1423. for (i = 0; i < 1000; i++) {
  1424. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1425. if (ocp_data & LINK_LIST_READY)
  1426. break;
  1427. mdelay(1);
  1428. }
  1429. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1430. ocp_data |= RE_INIT_LL;
  1431. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1432. for (i = 0; i < 1000; i++) {
  1433. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1434. if (ocp_data & LINK_LIST_READY)
  1435. break;
  1436. mdelay(1);
  1437. }
  1438. rtl8152_nic_reset(tp);
  1439. /* rx share fifo credit full threshold */
  1440. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
  1441. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_DEV_STAT);
  1442. ocp_data &= STAT_SPEED_MASK;
  1443. if (ocp_data == STAT_SPEED_FULL) {
  1444. /* rx share fifo credit near full threshold */
  1445. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
  1446. RXFIFO_THR2_FULL);
  1447. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
  1448. RXFIFO_THR3_FULL);
  1449. } else {
  1450. /* rx share fifo credit near full threshold */
  1451. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
  1452. RXFIFO_THR2_HIGH);
  1453. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
  1454. RXFIFO_THR3_HIGH);
  1455. }
  1456. /* TX share fifo free credit full threshold */
  1457. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
  1458. ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
  1459. ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
  1460. ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
  1461. TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
  1462. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
  1463. ocp_data &= ~CPCR_RX_VLAN;
  1464. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
  1465. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
  1466. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
  1467. ocp_data |= TCR0_AUTO_FIFO;
  1468. ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
  1469. }
  1470. static void r8152b_enter_oob(struct r8152 *tp)
  1471. {
  1472. u32 ocp_data;
  1473. int i;
  1474. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1475. ocp_data &= ~NOW_IS_OOB;
  1476. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1477. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
  1478. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
  1479. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
  1480. rtl8152_disable(tp);
  1481. for (i = 0; i < 1000; i++) {
  1482. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1483. if (ocp_data & LINK_LIST_READY)
  1484. break;
  1485. mdelay(1);
  1486. }
  1487. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1488. ocp_data |= RE_INIT_LL;
  1489. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1490. for (i = 0; i < 1000; i++) {
  1491. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1492. if (ocp_data & LINK_LIST_READY)
  1493. break;
  1494. mdelay(1);
  1495. }
  1496. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
  1497. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
  1498. ocp_data |= MAGIC_EN;
  1499. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
  1500. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
  1501. ocp_data |= CPCR_RX_VLAN;
  1502. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
  1503. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
  1504. ocp_data |= ALDPS_PROXY_MODE;
  1505. ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
  1506. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1507. ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
  1508. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1509. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5, LAN_WAKE_EN);
  1510. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1511. ocp_data &= ~RXDY_GATED_EN;
  1512. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1513. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1514. ocp_data |= RCR_APM | RCR_AM | RCR_AB;
  1515. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1516. }
  1517. static void r8152b_disable_aldps(struct r8152 *tp)
  1518. {
  1519. ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA | DIS_SDSAVE);
  1520. msleep(20);
  1521. }
  1522. static inline void r8152b_enable_aldps(struct r8152 *tp)
  1523. {
  1524. ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
  1525. LINKENA | DIS_SDSAVE);
  1526. }
  1527. static void r8153_hw_phy_cfg(struct r8152 *tp)
  1528. {
  1529. u32 ocp_data;
  1530. u16 data;
  1531. ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
  1532. r8152_mdio_write(tp, MII_BMCR, BMCR_ANENABLE);
  1533. if (tp->version == RTL_VER_03) {
  1534. data = ocp_reg_read(tp, OCP_EEE_CFG);
  1535. data &= ~CTAP_SHORT_EN;
  1536. ocp_reg_write(tp, OCP_EEE_CFG, data);
  1537. }
  1538. data = ocp_reg_read(tp, OCP_POWER_CFG);
  1539. data |= EEE_CLKDIV_EN;
  1540. ocp_reg_write(tp, OCP_POWER_CFG, data);
  1541. data = ocp_reg_read(tp, OCP_DOWN_SPEED);
  1542. data |= EN_10M_BGOFF;
  1543. ocp_reg_write(tp, OCP_DOWN_SPEED, data);
  1544. data = ocp_reg_read(tp, OCP_POWER_CFG);
  1545. data |= EN_10M_PLLOFF;
  1546. ocp_reg_write(tp, OCP_POWER_CFG, data);
  1547. data = sram_read(tp, SRAM_IMPEDANCE);
  1548. data &= ~RX_DRIVING_MASK;
  1549. sram_write(tp, SRAM_IMPEDANCE, data);
  1550. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
  1551. ocp_data |= PFM_PWM_SWITCH;
  1552. ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
  1553. data = sram_read(tp, SRAM_LPF_CFG);
  1554. data |= LPF_AUTO_TUNE;
  1555. sram_write(tp, SRAM_LPF_CFG, data);
  1556. data = sram_read(tp, SRAM_10M_AMP1);
  1557. data |= GDAC_IB_UPALL;
  1558. sram_write(tp, SRAM_10M_AMP1, data);
  1559. data = sram_read(tp, SRAM_10M_AMP2);
  1560. data |= AMP_DN;
  1561. sram_write(tp, SRAM_10M_AMP2, data);
  1562. }
  1563. static void r8153_u1u2en(struct r8152 *tp, int enable)
  1564. {
  1565. u8 u1u2[8];
  1566. if (enable)
  1567. memset(u1u2, 0xff, sizeof(u1u2));
  1568. else
  1569. memset(u1u2, 0x00, sizeof(u1u2));
  1570. usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
  1571. }
  1572. static void r8153_u2p3en(struct r8152 *tp, int enable)
  1573. {
  1574. u32 ocp_data;
  1575. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
  1576. if (enable)
  1577. ocp_data |= U2P3_ENABLE;
  1578. else
  1579. ocp_data &= ~U2P3_ENABLE;
  1580. ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
  1581. }
  1582. static void r8153_power_cut_en(struct r8152 *tp, int enable)
  1583. {
  1584. u32 ocp_data;
  1585. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
  1586. if (enable)
  1587. ocp_data |= PWR_EN | PHASE2_EN;
  1588. else
  1589. ocp_data &= ~(PWR_EN | PHASE2_EN);
  1590. ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
  1591. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
  1592. ocp_data &= ~PCUT_STATUS;
  1593. ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
  1594. }
  1595. static void r8153_teredo_off(struct r8152 *tp)
  1596. {
  1597. u32 ocp_data;
  1598. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
  1599. ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK | OOB_TEREDO_EN);
  1600. ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
  1601. ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
  1602. ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
  1603. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
  1604. }
  1605. static void r8153_first_init(struct r8152 *tp)
  1606. {
  1607. u32 ocp_data;
  1608. int i;
  1609. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1610. ocp_data |= RXDY_GATED_EN;
  1611. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1612. r8153_teredo_off(tp);
  1613. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1614. ocp_data &= ~RCR_ACPT_ALL;
  1615. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1616. r8153_hw_phy_cfg(tp);
  1617. rtl8152_nic_reset(tp);
  1618. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1619. ocp_data &= ~NOW_IS_OOB;
  1620. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1621. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1622. ocp_data &= ~MCU_BORW_EN;
  1623. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1624. for (i = 0; i < 1000; i++) {
  1625. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1626. if (ocp_data & LINK_LIST_READY)
  1627. break;
  1628. mdelay(1);
  1629. }
  1630. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1631. ocp_data |= RE_INIT_LL;
  1632. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1633. for (i = 0; i < 1000; i++) {
  1634. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1635. if (ocp_data & LINK_LIST_READY)
  1636. break;
  1637. mdelay(1);
  1638. }
  1639. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
  1640. ocp_data &= ~CPCR_RX_VLAN;
  1641. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
  1642. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
  1643. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
  1644. ocp_data |= TCR0_AUTO_FIFO;
  1645. ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
  1646. rtl8152_nic_reset(tp);
  1647. /* rx share fifo credit full threshold */
  1648. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
  1649. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
  1650. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
  1651. /* TX share fifo free credit full threshold */
  1652. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
  1653. // rx aggregation
  1654. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
  1655. ocp_data &= ~RX_AGG_DISABLE;
  1656. ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
  1657. }
  1658. static void r8153_enter_oob(struct r8152 *tp)
  1659. {
  1660. u32 ocp_data;
  1661. int i;
  1662. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1663. ocp_data &= ~NOW_IS_OOB;
  1664. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1665. rtl8152_disable(tp);
  1666. for (i = 0; i < 1000; i++) {
  1667. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1668. if (ocp_data & LINK_LIST_READY)
  1669. break;
  1670. mdelay(1);
  1671. }
  1672. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
  1673. ocp_data |= RE_INIT_LL;
  1674. ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
  1675. for (i = 0; i < 1000; i++) {
  1676. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1677. if (ocp_data & LINK_LIST_READY)
  1678. break;
  1679. mdelay(1);
  1680. }
  1681. ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
  1682. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
  1683. ocp_data |= MAGIC_EN;
  1684. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
  1685. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
  1686. ocp_data &= ~TEREDO_WAKE_MASK;
  1687. ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
  1688. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
  1689. ocp_data |= CPCR_RX_VLAN;
  1690. ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
  1691. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
  1692. ocp_data |= ALDPS_PROXY_MODE;
  1693. ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
  1694. ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
  1695. ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
  1696. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
  1697. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5, LAN_WAKE_EN);
  1698. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
  1699. ocp_data &= ~RXDY_GATED_EN;
  1700. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
  1701. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
  1702. ocp_data |= RCR_APM | RCR_AM | RCR_AB;
  1703. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
  1704. }
  1705. static void r8153_disable_aldps(struct r8152 *tp)
  1706. {
  1707. u16 data;
  1708. data = ocp_reg_read(tp, OCP_POWER_CFG);
  1709. data &= ~EN_ALDPS;
  1710. ocp_reg_write(tp, OCP_POWER_CFG, data);
  1711. msleep(20);
  1712. }
  1713. static void r8153_enable_aldps(struct r8152 *tp)
  1714. {
  1715. u16 data;
  1716. data = ocp_reg_read(tp, OCP_POWER_CFG);
  1717. data |= EN_ALDPS;
  1718. ocp_reg_write(tp, OCP_POWER_CFG, data);
  1719. }
  1720. static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
  1721. {
  1722. u16 bmcr, anar, gbcr;
  1723. int ret = 0;
  1724. cancel_delayed_work_sync(&tp->schedule);
  1725. anar = r8152_mdio_read(tp, MII_ADVERTISE);
  1726. anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  1727. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1728. if (tp->mii.supports_gmii) {
  1729. gbcr = r8152_mdio_read(tp, MII_CTRL1000);
  1730. gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  1731. } else {
  1732. gbcr = 0;
  1733. }
  1734. if (autoneg == AUTONEG_DISABLE) {
  1735. if (speed == SPEED_10) {
  1736. bmcr = 0;
  1737. anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  1738. } else if (speed == SPEED_100) {
  1739. bmcr = BMCR_SPEED100;
  1740. anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  1741. } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
  1742. bmcr = BMCR_SPEED1000;
  1743. gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  1744. } else {
  1745. ret = -EINVAL;
  1746. goto out;
  1747. }
  1748. if (duplex == DUPLEX_FULL)
  1749. bmcr |= BMCR_FULLDPLX;
  1750. } else {
  1751. if (speed == SPEED_10) {
  1752. if (duplex == DUPLEX_FULL)
  1753. anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  1754. else
  1755. anar |= ADVERTISE_10HALF;
  1756. } else if (speed == SPEED_100) {
  1757. if (duplex == DUPLEX_FULL) {
  1758. anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  1759. anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  1760. } else {
  1761. anar |= ADVERTISE_10HALF;
  1762. anar |= ADVERTISE_100HALF;
  1763. }
  1764. } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
  1765. if (duplex == DUPLEX_FULL) {
  1766. anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  1767. anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  1768. gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  1769. } else {
  1770. anar |= ADVERTISE_10HALF;
  1771. anar |= ADVERTISE_100HALF;
  1772. gbcr |= ADVERTISE_1000HALF;
  1773. }
  1774. } else {
  1775. ret = -EINVAL;
  1776. goto out;
  1777. }
  1778. bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
  1779. }
  1780. if (tp->mii.supports_gmii)
  1781. r8152_mdio_write(tp, MII_CTRL1000, gbcr);
  1782. r8152_mdio_write(tp, MII_ADVERTISE, anar);
  1783. r8152_mdio_write(tp, MII_BMCR, bmcr);
  1784. out:
  1785. return ret;
  1786. }
  1787. static void rtl8152_down(struct r8152 *tp)
  1788. {
  1789. u32 ocp_data;
  1790. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
  1791. ocp_data &= ~POWER_CUT;
  1792. ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
  1793. r8152b_disable_aldps(tp);
  1794. r8152b_enter_oob(tp);
  1795. r8152b_enable_aldps(tp);
  1796. }
  1797. static void rtl8153_down(struct r8152 *tp)
  1798. {
  1799. r8153_u1u2en(tp, 0);
  1800. r8153_power_cut_en(tp, 0);
  1801. r8153_disable_aldps(tp);
  1802. r8153_enter_oob(tp);
  1803. r8153_enable_aldps(tp);
  1804. }
  1805. static void set_carrier(struct r8152 *tp)
  1806. {
  1807. struct net_device *netdev = tp->netdev;
  1808. u8 speed;
  1809. clear_bit(RTL8152_LINK_CHG, &tp->flags);
  1810. speed = rtl8152_get_speed(tp);
  1811. if (speed & LINK_STATUS) {
  1812. if (!(tp->speed & LINK_STATUS)) {
  1813. tp->rtl_ops.enable(tp);
  1814. set_bit(RTL8152_SET_RX_MODE, &tp->flags);
  1815. netif_carrier_on(netdev);
  1816. }
  1817. } else {
  1818. if (tp->speed & LINK_STATUS) {
  1819. netif_carrier_off(netdev);
  1820. tasklet_disable(&tp->tl);
  1821. tp->rtl_ops.disable(tp);
  1822. tasklet_enable(&tp->tl);
  1823. }
  1824. }
  1825. tp->speed = speed;
  1826. }
  1827. static void rtl_work_func_t(struct work_struct *work)
  1828. {
  1829. struct r8152 *tp = container_of(work, struct r8152, schedule.work);
  1830. if (!test_bit(WORK_ENABLE, &tp->flags))
  1831. goto out1;
  1832. if (test_bit(RTL8152_UNPLUG, &tp->flags))
  1833. goto out1;
  1834. if (test_bit(RTL8152_LINK_CHG, &tp->flags))
  1835. set_carrier(tp);
  1836. if (test_bit(RTL8152_SET_RX_MODE, &tp->flags))
  1837. _rtl8152_set_rx_mode(tp->netdev);
  1838. out1:
  1839. return;
  1840. }
  1841. static int rtl8152_open(struct net_device *netdev)
  1842. {
  1843. struct r8152 *tp = netdev_priv(netdev);
  1844. int res = 0;
  1845. res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
  1846. if (res) {
  1847. if (res == -ENODEV)
  1848. netif_device_detach(tp->netdev);
  1849. netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
  1850. res);
  1851. return res;
  1852. }
  1853. rtl8152_set_speed(tp, AUTONEG_ENABLE,
  1854. tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
  1855. DUPLEX_FULL);
  1856. tp->speed = 0;
  1857. netif_carrier_off(netdev);
  1858. netif_start_queue(netdev);
  1859. set_bit(WORK_ENABLE, &tp->flags);
  1860. return res;
  1861. }
  1862. static int rtl8152_close(struct net_device *netdev)
  1863. {
  1864. struct r8152 *tp = netdev_priv(netdev);
  1865. int res = 0;
  1866. usb_kill_urb(tp->intr_urb);
  1867. clear_bit(WORK_ENABLE, &tp->flags);
  1868. cancel_delayed_work_sync(&tp->schedule);
  1869. netif_stop_queue(netdev);
  1870. tasklet_disable(&tp->tl);
  1871. tp->rtl_ops.disable(tp);
  1872. tasklet_enable(&tp->tl);
  1873. return res;
  1874. }
  1875. static void rtl_clear_bp(struct r8152 *tp)
  1876. {
  1877. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_0, 0);
  1878. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_2, 0);
  1879. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_4, 0);
  1880. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_6, 0);
  1881. ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_0, 0);
  1882. ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_2, 0);
  1883. ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_4, 0);
  1884. ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_6, 0);
  1885. mdelay(3);
  1886. ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_BA, 0);
  1887. ocp_write_word(tp, MCU_TYPE_USB, USB_BP_BA, 0);
  1888. }
  1889. static void r8153_clear_bp(struct r8152 *tp)
  1890. {
  1891. ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
  1892. ocp_write_byte(tp, MCU_TYPE_USB, USB_BP_EN, 0);
  1893. rtl_clear_bp(tp);
  1894. }
  1895. static void r8152b_enable_eee(struct r8152 *tp)
  1896. {
  1897. u32 ocp_data;
  1898. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
  1899. ocp_data |= EEE_RX_EN | EEE_TX_EN;
  1900. ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
  1901. ocp_reg_write(tp, OCP_EEE_CONFIG1, RG_TXLPI_MSK_HFDUP | RG_MATCLR_EN |
  1902. EEE_10_CAP | EEE_NWAY_EN |
  1903. TX_QUIET_EN | RX_QUIET_EN |
  1904. SDRISETIME | RG_RXLPI_MSK_HFDUP |
  1905. SDFALLTIME);
  1906. ocp_reg_write(tp, OCP_EEE_CONFIG2, RG_LPIHYS_NUM | RG_DACQUIET_EN |
  1907. RG_LDVQUIET_EN | RG_CKRSEL |
  1908. RG_EEEPRG_EN);
  1909. ocp_reg_write(tp, OCP_EEE_CONFIG3, FST_SNR_EYE_R | RG_LFS_SEL | MSK_PH);
  1910. ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | DEVICE_ADDR);
  1911. ocp_reg_write(tp, OCP_EEE_DATA, EEE_ADDR);
  1912. ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | DEVICE_ADDR);
  1913. ocp_reg_write(tp, OCP_EEE_DATA, EEE_DATA);
  1914. ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
  1915. }
  1916. static void r8153_enable_eee(struct r8152 *tp)
  1917. {
  1918. u32 ocp_data;
  1919. u16 data;
  1920. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
  1921. ocp_data |= EEE_RX_EN | EEE_TX_EN;
  1922. ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
  1923. data = ocp_reg_read(tp, OCP_EEE_CFG);
  1924. data |= EEE10_EN;
  1925. ocp_reg_write(tp, OCP_EEE_CFG, data);
  1926. data = ocp_reg_read(tp, OCP_EEE_CFG2);
  1927. data |= MY1000_EEE | MY100_EEE;
  1928. ocp_reg_write(tp, OCP_EEE_CFG2, data);
  1929. }
  1930. static void r8152b_enable_fc(struct r8152 *tp)
  1931. {
  1932. u16 anar;
  1933. anar = r8152_mdio_read(tp, MII_ADVERTISE);
  1934. anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1935. r8152_mdio_write(tp, MII_ADVERTISE, anar);
  1936. }
  1937. static void r8152b_hw_phy_cfg(struct r8152 *tp)
  1938. {
  1939. r8152_mdio_write(tp, MII_BMCR, BMCR_ANENABLE);
  1940. r8152b_disable_aldps(tp);
  1941. }
  1942. static void r8152b_init(struct r8152 *tp)
  1943. {
  1944. u32 ocp_data;
  1945. int i;
  1946. rtl_clear_bp(tp);
  1947. if (tp->version == RTL_VER_01) {
  1948. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
  1949. ocp_data &= ~LED_MODE_MASK;
  1950. ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
  1951. }
  1952. r8152b_hw_phy_cfg(tp);
  1953. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
  1954. ocp_data &= ~POWER_CUT;
  1955. ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
  1956. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
  1957. ocp_data &= ~RESUME_INDICATE;
  1958. ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
  1959. r8152b_exit_oob(tp);
  1960. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
  1961. ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
  1962. ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
  1963. ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
  1964. ocp_data &= ~MCU_CLK_RATIO_MASK;
  1965. ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
  1966. ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
  1967. ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
  1968. SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
  1969. ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
  1970. r8152b_enable_eee(tp);
  1971. r8152b_enable_aldps(tp);
  1972. r8152b_enable_fc(tp);
  1973. r8152_mdio_write(tp, MII_BMCR, BMCR_RESET | BMCR_ANENABLE |
  1974. BMCR_ANRESTART);
  1975. for (i = 0; i < 100; i++) {
  1976. udelay(100);
  1977. if (!(r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET))
  1978. break;
  1979. }
  1980. /* enable rx aggregation */
  1981. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
  1982. ocp_data &= ~RX_AGG_DISABLE;
  1983. ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
  1984. }
  1985. static void r8153_init(struct r8152 *tp)
  1986. {
  1987. u32 ocp_data;
  1988. int i;
  1989. r8153_u1u2en(tp, 0);
  1990. for (i = 0; i < 500; i++) {
  1991. if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
  1992. AUTOLOAD_DONE)
  1993. break;
  1994. msleep(20);
  1995. }
  1996. for (i = 0; i < 500; i++) {
  1997. ocp_data = ocp_reg_read(tp, OCP_PHY_STATUS) & PHY_STAT_MASK;
  1998. if (ocp_data == PHY_STAT_LAN_ON || ocp_data == PHY_STAT_PWRDN)
  1999. break;
  2000. msleep(20);
  2001. }
  2002. r8153_u2p3en(tp, 0);
  2003. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
  2004. ocp_data &= ~TIMER11_EN;
  2005. ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
  2006. r8153_clear_bp(tp);
  2007. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
  2008. ocp_data &= ~LED_MODE_MASK;
  2009. ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
  2010. ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL);
  2011. ocp_data &= ~LPM_TIMER_MASK;
  2012. if (tp->udev->speed == USB_SPEED_SUPER)
  2013. ocp_data |= LPM_TIMER_500US;
  2014. else
  2015. ocp_data |= LPM_TIMER_500MS;
  2016. ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
  2017. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
  2018. ocp_data &= ~SEN_VAL_MASK;
  2019. ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
  2020. ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
  2021. r8153_power_cut_en(tp, 0);
  2022. r8153_u1u2en(tp, 1);
  2023. r8153_first_init(tp);
  2024. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ALDPS_SPDWN_RATIO);
  2025. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, EEE_SPDWN_RATIO);
  2026. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
  2027. PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
  2028. U1U2_SPDWN_EN | L1_SPDWN_EN);
  2029. ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
  2030. PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
  2031. TP100_SPDWN_EN | TP500_SPDWN_EN | TP1000_SPDWN_EN |
  2032. EEE_SPDWN_EN);
  2033. r8153_enable_eee(tp);
  2034. r8153_enable_aldps(tp);
  2035. r8152b_enable_fc(tp);
  2036. r8152_mdio_write(tp, MII_BMCR, BMCR_RESET | BMCR_ANENABLE |
  2037. BMCR_ANRESTART);
  2038. }
  2039. static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
  2040. {
  2041. struct r8152 *tp = usb_get_intfdata(intf);
  2042. netif_device_detach(tp->netdev);
  2043. if (netif_running(tp->netdev)) {
  2044. clear_bit(WORK_ENABLE, &tp->flags);
  2045. usb_kill_urb(tp->intr_urb);
  2046. cancel_delayed_work_sync(&tp->schedule);
  2047. tasklet_disable(&tp->tl);
  2048. }
  2049. tp->rtl_ops.down(tp);
  2050. return 0;
  2051. }
  2052. static int rtl8152_resume(struct usb_interface *intf)
  2053. {
  2054. struct r8152 *tp = usb_get_intfdata(intf);
  2055. tp->rtl_ops.init(tp);
  2056. netif_device_attach(tp->netdev);
  2057. if (netif_running(tp->netdev)) {
  2058. rtl8152_set_speed(tp, AUTONEG_ENABLE,
  2059. tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
  2060. DUPLEX_FULL);
  2061. tp->speed = 0;
  2062. netif_carrier_off(tp->netdev);
  2063. set_bit(WORK_ENABLE, &tp->flags);
  2064. usb_submit_urb(tp->intr_urb, GFP_KERNEL);
  2065. tasklet_enable(&tp->tl);
  2066. }
  2067. return 0;
  2068. }
  2069. static void rtl8152_get_drvinfo(struct net_device *netdev,
  2070. struct ethtool_drvinfo *info)
  2071. {
  2072. struct r8152 *tp = netdev_priv(netdev);
  2073. strncpy(info->driver, MODULENAME, ETHTOOL_BUSINFO_LEN);
  2074. strncpy(info->version, DRIVER_VERSION, ETHTOOL_BUSINFO_LEN);
  2075. usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
  2076. }
  2077. static
  2078. int rtl8152_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  2079. {
  2080. struct r8152 *tp = netdev_priv(netdev);
  2081. if (!tp->mii.mdio_read)
  2082. return -EOPNOTSUPP;
  2083. return mii_ethtool_gset(&tp->mii, cmd);
  2084. }
  2085. static int rtl8152_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2086. {
  2087. struct r8152 *tp = netdev_priv(dev);
  2088. return rtl8152_set_speed(tp, cmd->autoneg, cmd->speed, cmd->duplex);
  2089. }
  2090. static struct ethtool_ops ops = {
  2091. .get_drvinfo = rtl8152_get_drvinfo,
  2092. .get_settings = rtl8152_get_settings,
  2093. .set_settings = rtl8152_set_settings,
  2094. .get_link = ethtool_op_get_link,
  2095. };
  2096. static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2097. {
  2098. struct r8152 *tp = netdev_priv(netdev);
  2099. struct mii_ioctl_data *data = if_mii(rq);
  2100. int res = 0;
  2101. switch (cmd) {
  2102. case SIOCGMIIPHY:
  2103. data->phy_id = R8152_PHY_ID; /* Internal PHY */
  2104. break;
  2105. case SIOCGMIIREG:
  2106. data->val_out = r8152_mdio_read(tp, data->reg_num);
  2107. break;
  2108. case SIOCSMIIREG:
  2109. if (!capable(CAP_NET_ADMIN)) {
  2110. res = -EPERM;
  2111. break;
  2112. }
  2113. r8152_mdio_write(tp, data->reg_num, data->val_in);
  2114. break;
  2115. default:
  2116. res = -EOPNOTSUPP;
  2117. }
  2118. return res;
  2119. }
  2120. static const struct net_device_ops rtl8152_netdev_ops = {
  2121. .ndo_open = rtl8152_open,
  2122. .ndo_stop = rtl8152_close,
  2123. .ndo_do_ioctl = rtl8152_ioctl,
  2124. .ndo_start_xmit = rtl8152_start_xmit,
  2125. .ndo_tx_timeout = rtl8152_tx_timeout,
  2126. .ndo_set_rx_mode = rtl8152_set_rx_mode,
  2127. .ndo_set_mac_address = rtl8152_set_mac_address,
  2128. .ndo_change_mtu = eth_change_mtu,
  2129. .ndo_validate_addr = eth_validate_addr,
  2130. };
  2131. static void r8152b_get_version(struct r8152 *tp)
  2132. {
  2133. u32 ocp_data;
  2134. u16 version;
  2135. ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
  2136. version = (u16)(ocp_data & VERSION_MASK);
  2137. switch (version) {
  2138. case 0x4c00:
  2139. tp->version = RTL_VER_01;
  2140. break;
  2141. case 0x4c10:
  2142. tp->version = RTL_VER_02;
  2143. break;
  2144. case 0x5c00:
  2145. tp->version = RTL_VER_03;
  2146. tp->mii.supports_gmii = 1;
  2147. break;
  2148. case 0x5c10:
  2149. tp->version = RTL_VER_04;
  2150. tp->mii.supports_gmii = 1;
  2151. break;
  2152. case 0x5c20:
  2153. tp->version = RTL_VER_05;
  2154. tp->mii.supports_gmii = 1;
  2155. break;
  2156. default:
  2157. netif_info(tp, probe, tp->netdev,
  2158. "Unknown version 0x%04x\n", version);
  2159. break;
  2160. }
  2161. }
  2162. static void rtl8152_unload(struct r8152 *tp)
  2163. {
  2164. u32 ocp_data;
  2165. if (tp->version != RTL_VER_01) {
  2166. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
  2167. ocp_data |= POWER_CUT;
  2168. ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
  2169. }
  2170. ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
  2171. ocp_data &= ~RESUME_INDICATE;
  2172. ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
  2173. }
  2174. static void rtl8153_unload(struct r8152 *tp)
  2175. {
  2176. r8153_power_cut_en(tp, 1);
  2177. }
  2178. static int rtl_ops_init(struct r8152 *tp, const struct usb_device_id *id)
  2179. {
  2180. struct rtl_ops *ops = &tp->rtl_ops;
  2181. int ret = -ENODEV;
  2182. switch (id->idVendor) {
  2183. case VENDOR_ID_REALTEK:
  2184. switch (id->idProduct) {
  2185. case PRODUCT_ID_RTL8152:
  2186. ops->init = r8152b_init;
  2187. ops->enable = rtl8152_enable;
  2188. ops->disable = rtl8152_disable;
  2189. ops->down = rtl8152_down;
  2190. ops->unload = rtl8152_unload;
  2191. ret = 0;
  2192. break;
  2193. case PRODUCT_ID_RTL8153:
  2194. ops->init = r8153_init;
  2195. ops->enable = rtl8153_enable;
  2196. ops->disable = rtl8152_disable;
  2197. ops->down = rtl8153_down;
  2198. ops->unload = rtl8153_unload;
  2199. ret = 0;
  2200. break;
  2201. default:
  2202. break;
  2203. }
  2204. break;
  2205. case VENDOR_ID_SAMSUNG:
  2206. switch (id->idProduct) {
  2207. case PRODUCT_ID_SAMSUNG:
  2208. ops->init = r8153_init;
  2209. ops->enable = rtl8153_enable;
  2210. ops->disable = rtl8152_disable;
  2211. ops->down = rtl8153_down;
  2212. ops->unload = rtl8153_unload;
  2213. ret = 0;
  2214. break;
  2215. default:
  2216. break;
  2217. }
  2218. break;
  2219. default:
  2220. break;
  2221. }
  2222. if (ret)
  2223. netif_err(tp, probe, tp->netdev, "Unknown Device\n");
  2224. return ret;
  2225. }
  2226. static int rtl8152_probe(struct usb_interface *intf,
  2227. const struct usb_device_id *id)
  2228. {
  2229. struct usb_device *udev = interface_to_usbdev(intf);
  2230. struct r8152 *tp;
  2231. struct net_device *netdev;
  2232. int ret;
  2233. if (udev->actconfig->desc.bConfigurationValue != 1) {
  2234. usb_driver_set_configuration(udev, 1);
  2235. return -ENODEV;
  2236. }
  2237. netdev = alloc_etherdev(sizeof(struct r8152));
  2238. if (!netdev) {
  2239. dev_err(&intf->dev, "Out of memory\n");
  2240. return -ENOMEM;
  2241. }
  2242. SET_NETDEV_DEV(netdev, &intf->dev);
  2243. tp = netdev_priv(netdev);
  2244. tp->msg_enable = 0x7FFF;
  2245. tp->udev = udev;
  2246. tp->netdev = netdev;
  2247. tp->intf = intf;
  2248. ret = rtl_ops_init(tp, id);
  2249. if (ret)
  2250. goto out;
  2251. tasklet_init(&tp->tl, bottom_half, (unsigned long)tp);
  2252. INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
  2253. netdev->netdev_ops = &rtl8152_netdev_ops;
  2254. netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
  2255. netdev->features |= NETIF_F_IP_CSUM;
  2256. netdev->hw_features = NETIF_F_IP_CSUM;
  2257. SET_ETHTOOL_OPS(netdev, &ops);
  2258. tp->mii.dev = netdev;
  2259. tp->mii.mdio_read = read_mii_word;
  2260. tp->mii.mdio_write = write_mii_word;
  2261. tp->mii.phy_id_mask = 0x3f;
  2262. tp->mii.reg_num_mask = 0x1f;
  2263. tp->mii.phy_id = R8152_PHY_ID;
  2264. tp->mii.supports_gmii = 0;
  2265. r8152b_get_version(tp);
  2266. tp->rtl_ops.init(tp);
  2267. set_ethernet_addr(tp);
  2268. ret = alloc_all_mem(tp);
  2269. if (ret)
  2270. goto out;
  2271. usb_set_intfdata(intf, tp);
  2272. ret = register_netdev(netdev);
  2273. if (ret != 0) {
  2274. netif_err(tp, probe, netdev, "couldn't register the device\n");
  2275. goto out1;
  2276. }
  2277. netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
  2278. return 0;
  2279. out1:
  2280. usb_set_intfdata(intf, NULL);
  2281. out:
  2282. free_netdev(netdev);
  2283. return ret;
  2284. }
  2285. static void rtl8152_disconnect(struct usb_interface *intf)
  2286. {
  2287. struct r8152 *tp = usb_get_intfdata(intf);
  2288. usb_set_intfdata(intf, NULL);
  2289. if (tp) {
  2290. set_bit(RTL8152_UNPLUG, &tp->flags);
  2291. tasklet_kill(&tp->tl);
  2292. unregister_netdev(tp->netdev);
  2293. tp->rtl_ops.unload(tp);
  2294. free_all_mem(tp);
  2295. free_netdev(tp->netdev);
  2296. }
  2297. }
  2298. /* table of devices that work with this driver */
  2299. static struct usb_device_id rtl8152_table[] = {
  2300. {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8152)},
  2301. {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8153)},
  2302. {USB_DEVICE(VENDOR_ID_SAMSUNG, PRODUCT_ID_SAMSUNG)},
  2303. {}
  2304. };
  2305. MODULE_DEVICE_TABLE(usb, rtl8152_table);
  2306. static struct usb_driver rtl8152_driver = {
  2307. .name = MODULENAME,
  2308. .id_table = rtl8152_table,
  2309. .probe = rtl8152_probe,
  2310. .disconnect = rtl8152_disconnect,
  2311. .suspend = rtl8152_suspend,
  2312. .resume = rtl8152_resume,
  2313. .reset_resume = rtl8152_resume,
  2314. };
  2315. module_usb_driver(rtl8152_driver);
  2316. MODULE_AUTHOR(DRIVER_AUTHOR);
  2317. MODULE_DESCRIPTION(DRIVER_DESC);
  2318. MODULE_LICENSE("GPL");