intel_overlay.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. bool active;
  167. bool pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key:24;
  170. u32 color_key_enabled:1;
  171. u32 brightness, contrast, saturation;
  172. u32 old_xscale, old_yscale;
  173. /* register access */
  174. u32 flip_addr;
  175. struct drm_i915_gem_object *reg_bo;
  176. /* flip handling */
  177. struct drm_i915_gem_request *last_flip_req;
  178. void (*flip_tail)(struct intel_overlay *);
  179. };
  180. static struct overlay_registers __iomem *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. struct drm_i915_private *dev_priv = overlay->dev->dev_private;
  184. struct overlay_registers __iomem *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  186. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(dev_priv->gtt.mappable,
  189. i915_gem_obj_ggtt_offset(overlay->reg_bo));
  190. return regs;
  191. }
  192. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  193. struct overlay_registers __iomem *regs)
  194. {
  195. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  196. io_mapping_unmap(regs);
  197. }
  198. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  199. struct drm_i915_gem_request *req,
  200. void (*tail)(struct intel_overlay *))
  201. {
  202. int ret;
  203. WARN_ON(overlay->last_flip_req);
  204. i915_gem_request_assign(&overlay->last_flip_req, req);
  205. i915_add_request(req);
  206. overlay->flip_tail = tail;
  207. ret = i915_wait_request(overlay->last_flip_req);
  208. if (ret)
  209. return ret;
  210. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  211. return 0;
  212. }
  213. /* overlay needs to be disable in OCMD reg */
  214. static int intel_overlay_on(struct intel_overlay *overlay)
  215. {
  216. struct drm_device *dev = overlay->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  219. struct drm_i915_gem_request *req;
  220. int ret;
  221. WARN_ON(overlay->active);
  222. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  223. req = i915_gem_request_alloc(engine, NULL);
  224. if (IS_ERR(req))
  225. return PTR_ERR(req);
  226. ret = intel_ring_begin(req, 4);
  227. if (ret) {
  228. i915_gem_request_cancel(req);
  229. return ret;
  230. }
  231. overlay->active = true;
  232. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  233. intel_ring_emit(engine, overlay->flip_addr | OFC_UPDATE);
  234. intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  235. intel_ring_emit(engine, MI_NOOP);
  236. intel_ring_advance(engine);
  237. return intel_overlay_do_wait_request(overlay, req, NULL);
  238. }
  239. /* overlay needs to be enabled in OCMD reg */
  240. static int intel_overlay_continue(struct intel_overlay *overlay,
  241. bool load_polyphase_filter)
  242. {
  243. struct drm_device *dev = overlay->dev;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  246. struct drm_i915_gem_request *req;
  247. u32 flip_addr = overlay->flip_addr;
  248. u32 tmp;
  249. int ret;
  250. WARN_ON(!overlay->active);
  251. if (load_polyphase_filter)
  252. flip_addr |= OFC_UPDATE;
  253. /* check for underruns */
  254. tmp = I915_READ(DOVSTA);
  255. if (tmp & (1 << 17))
  256. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  257. req = i915_gem_request_alloc(engine, NULL);
  258. if (IS_ERR(req))
  259. return PTR_ERR(req);
  260. ret = intel_ring_begin(req, 2);
  261. if (ret) {
  262. i915_gem_request_cancel(req);
  263. return ret;
  264. }
  265. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  266. intel_ring_emit(engine, flip_addr);
  267. intel_ring_advance(engine);
  268. WARN_ON(overlay->last_flip_req);
  269. i915_gem_request_assign(&overlay->last_flip_req, req);
  270. i915_add_request(req);
  271. return 0;
  272. }
  273. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  274. {
  275. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  276. i915_gem_object_ggtt_unpin(obj);
  277. drm_gem_object_unreference(&obj->base);
  278. overlay->old_vid_bo = NULL;
  279. }
  280. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  281. {
  282. struct drm_i915_gem_object *obj = overlay->vid_bo;
  283. /* never have the overlay hw on without showing a frame */
  284. if (WARN_ON(!obj))
  285. return;
  286. i915_gem_object_ggtt_unpin(obj);
  287. drm_gem_object_unreference(&obj->base);
  288. overlay->vid_bo = NULL;
  289. overlay->crtc->overlay = NULL;
  290. overlay->crtc = NULL;
  291. overlay->active = false;
  292. }
  293. /* overlay needs to be disabled in OCMD reg */
  294. static int intel_overlay_off(struct intel_overlay *overlay)
  295. {
  296. struct drm_device *dev = overlay->dev;
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  299. struct drm_i915_gem_request *req;
  300. u32 flip_addr = overlay->flip_addr;
  301. int ret;
  302. WARN_ON(!overlay->active);
  303. /* According to intel docs the overlay hw may hang (when switching
  304. * off) without loading the filter coeffs. It is however unclear whether
  305. * this applies to the disabling of the overlay or to the switching off
  306. * of the hw. Do it in both cases */
  307. flip_addr |= OFC_UPDATE;
  308. req = i915_gem_request_alloc(engine, NULL);
  309. if (IS_ERR(req))
  310. return PTR_ERR(req);
  311. ret = intel_ring_begin(req, 6);
  312. if (ret) {
  313. i915_gem_request_cancel(req);
  314. return ret;
  315. }
  316. /* wait for overlay to go idle */
  317. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  318. intel_ring_emit(engine, flip_addr);
  319. intel_ring_emit(engine, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  320. /* turn overlay off */
  321. if (IS_I830(dev)) {
  322. /* Workaround: Don't disable the overlay fully, since otherwise
  323. * it dies on the next OVERLAY_ON cmd. */
  324. intel_ring_emit(engine, MI_NOOP);
  325. intel_ring_emit(engine, MI_NOOP);
  326. intel_ring_emit(engine, MI_NOOP);
  327. } else {
  328. intel_ring_emit(engine, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  329. intel_ring_emit(engine, flip_addr);
  330. intel_ring_emit(engine,
  331. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  332. }
  333. intel_ring_advance(engine);
  334. return intel_overlay_do_wait_request(overlay, req, intel_overlay_off_tail);
  335. }
  336. /* recover from an interruption due to a signal
  337. * We have to be careful not to repeat work forever an make forward progess. */
  338. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  339. {
  340. int ret;
  341. if (overlay->last_flip_req == NULL)
  342. return 0;
  343. ret = i915_wait_request(overlay->last_flip_req);
  344. if (ret)
  345. return ret;
  346. if (overlay->flip_tail)
  347. overlay->flip_tail(overlay);
  348. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  349. return 0;
  350. }
  351. /* Wait for pending overlay flip and release old frame.
  352. * Needs to be called before the overlay register are changed
  353. * via intel_overlay_(un)map_regs
  354. */
  355. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  356. {
  357. struct drm_device *dev = overlay->dev;
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  360. int ret;
  361. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  362. /* Only wait if there is actually an old frame to release to
  363. * guarantee forward progress.
  364. */
  365. if (!overlay->old_vid_bo)
  366. return 0;
  367. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  368. /* synchronous slowpath */
  369. struct drm_i915_gem_request *req;
  370. req = i915_gem_request_alloc(engine, NULL);
  371. if (IS_ERR(req))
  372. return PTR_ERR(req);
  373. ret = intel_ring_begin(req, 2);
  374. if (ret) {
  375. i915_gem_request_cancel(req);
  376. return ret;
  377. }
  378. intel_ring_emit(engine,
  379. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  380. intel_ring_emit(engine, MI_NOOP);
  381. intel_ring_advance(engine);
  382. ret = intel_overlay_do_wait_request(overlay, req,
  383. intel_overlay_release_old_vid_tail);
  384. if (ret)
  385. return ret;
  386. }
  387. intel_overlay_release_old_vid_tail(overlay);
  388. i915_gem_track_fb(overlay->old_vid_bo, NULL,
  389. INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
  390. return 0;
  391. }
  392. void intel_overlay_reset(struct drm_i915_private *dev_priv)
  393. {
  394. struct intel_overlay *overlay = dev_priv->overlay;
  395. if (!overlay)
  396. return;
  397. intel_overlay_release_old_vid(overlay);
  398. overlay->last_flip_req = NULL;
  399. overlay->old_xscale = 0;
  400. overlay->old_yscale = 0;
  401. overlay->crtc = NULL;
  402. overlay->active = false;
  403. }
  404. struct put_image_params {
  405. int format;
  406. short dst_x;
  407. short dst_y;
  408. short dst_w;
  409. short dst_h;
  410. short src_w;
  411. short src_scan_h;
  412. short src_scan_w;
  413. short src_h;
  414. short stride_Y;
  415. short stride_UV;
  416. int offset_Y;
  417. int offset_U;
  418. int offset_V;
  419. };
  420. static int packed_depth_bytes(u32 format)
  421. {
  422. switch (format & I915_OVERLAY_DEPTH_MASK) {
  423. case I915_OVERLAY_YUV422:
  424. return 4;
  425. case I915_OVERLAY_YUV411:
  426. /* return 6; not implemented */
  427. default:
  428. return -EINVAL;
  429. }
  430. }
  431. static int packed_width_bytes(u32 format, short width)
  432. {
  433. switch (format & I915_OVERLAY_DEPTH_MASK) {
  434. case I915_OVERLAY_YUV422:
  435. return width << 1;
  436. default:
  437. return -EINVAL;
  438. }
  439. }
  440. static int uv_hsubsampling(u32 format)
  441. {
  442. switch (format & I915_OVERLAY_DEPTH_MASK) {
  443. case I915_OVERLAY_YUV422:
  444. case I915_OVERLAY_YUV420:
  445. return 2;
  446. case I915_OVERLAY_YUV411:
  447. case I915_OVERLAY_YUV410:
  448. return 4;
  449. default:
  450. return -EINVAL;
  451. }
  452. }
  453. static int uv_vsubsampling(u32 format)
  454. {
  455. switch (format & I915_OVERLAY_DEPTH_MASK) {
  456. case I915_OVERLAY_YUV420:
  457. case I915_OVERLAY_YUV410:
  458. return 2;
  459. case I915_OVERLAY_YUV422:
  460. case I915_OVERLAY_YUV411:
  461. return 1;
  462. default:
  463. return -EINVAL;
  464. }
  465. }
  466. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  467. {
  468. u32 mask, shift, ret;
  469. if (IS_GEN2(dev)) {
  470. mask = 0x1f;
  471. shift = 5;
  472. } else {
  473. mask = 0x3f;
  474. shift = 6;
  475. }
  476. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  477. if (!IS_GEN2(dev))
  478. ret <<= 1;
  479. ret -= 1;
  480. return ret << 2;
  481. }
  482. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  483. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  484. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  485. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  486. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  487. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  488. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  489. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  490. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  491. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  492. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  493. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  494. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  495. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  496. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  497. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  498. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  499. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  500. };
  501. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  502. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  503. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  504. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  505. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  506. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  507. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  508. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  509. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  510. 0x3000, 0x0800, 0x3000
  511. };
  512. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  513. {
  514. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  515. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  516. sizeof(uv_static_hcoeffs));
  517. }
  518. static bool update_scaling_factors(struct intel_overlay *overlay,
  519. struct overlay_registers __iomem *regs,
  520. struct put_image_params *params)
  521. {
  522. /* fixed point with a 12 bit shift */
  523. u32 xscale, yscale, xscale_UV, yscale_UV;
  524. #define FP_SHIFT 12
  525. #define FRACT_MASK 0xfff
  526. bool scale_changed = false;
  527. int uv_hscale = uv_hsubsampling(params->format);
  528. int uv_vscale = uv_vsubsampling(params->format);
  529. if (params->dst_w > 1)
  530. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  531. /(params->dst_w);
  532. else
  533. xscale = 1 << FP_SHIFT;
  534. if (params->dst_h > 1)
  535. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  536. /(params->dst_h);
  537. else
  538. yscale = 1 << FP_SHIFT;
  539. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  540. xscale_UV = xscale/uv_hscale;
  541. yscale_UV = yscale/uv_vscale;
  542. /* make the Y scale to UV scale ratio an exact multiply */
  543. xscale = xscale_UV * uv_hscale;
  544. yscale = yscale_UV * uv_vscale;
  545. /*} else {
  546. xscale_UV = 0;
  547. yscale_UV = 0;
  548. }*/
  549. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  550. scale_changed = true;
  551. overlay->old_xscale = xscale;
  552. overlay->old_yscale = yscale;
  553. iowrite32(((yscale & FRACT_MASK) << 20) |
  554. ((xscale >> FP_SHIFT) << 16) |
  555. ((xscale & FRACT_MASK) << 3),
  556. &regs->YRGBSCALE);
  557. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  558. ((xscale_UV >> FP_SHIFT) << 16) |
  559. ((xscale_UV & FRACT_MASK) << 3),
  560. &regs->UVSCALE);
  561. iowrite32((((yscale >> FP_SHIFT) << 16) |
  562. ((yscale_UV >> FP_SHIFT) << 0)),
  563. &regs->UVSCALEV);
  564. if (scale_changed)
  565. update_polyphase_filter(regs);
  566. return scale_changed;
  567. }
  568. static void update_colorkey(struct intel_overlay *overlay,
  569. struct overlay_registers __iomem *regs)
  570. {
  571. u32 key = overlay->color_key;
  572. u32 flags;
  573. flags = 0;
  574. if (overlay->color_key_enabled)
  575. flags |= DST_KEY_ENABLE;
  576. switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
  577. case 8:
  578. key = 0;
  579. flags |= CLK_RGB8I_MASK;
  580. break;
  581. case 16:
  582. if (overlay->crtc->base.primary->fb->depth == 15) {
  583. key = RGB15_TO_COLORKEY(key);
  584. flags |= CLK_RGB15_MASK;
  585. } else {
  586. key = RGB16_TO_COLORKEY(key);
  587. flags |= CLK_RGB16_MASK;
  588. }
  589. break;
  590. case 24:
  591. case 32:
  592. flags |= CLK_RGB24_MASK;
  593. break;
  594. }
  595. iowrite32(key, &regs->DCLRKV);
  596. iowrite32(flags, &regs->DCLRKM);
  597. }
  598. static u32 overlay_cmd_reg(struct put_image_params *params)
  599. {
  600. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  601. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  602. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  603. case I915_OVERLAY_YUV422:
  604. cmd |= OCMD_YUV_422_PLANAR;
  605. break;
  606. case I915_OVERLAY_YUV420:
  607. cmd |= OCMD_YUV_420_PLANAR;
  608. break;
  609. case I915_OVERLAY_YUV411:
  610. case I915_OVERLAY_YUV410:
  611. cmd |= OCMD_YUV_410_PLANAR;
  612. break;
  613. }
  614. } else { /* YUV packed */
  615. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  616. case I915_OVERLAY_YUV422:
  617. cmd |= OCMD_YUV_422_PACKED;
  618. break;
  619. case I915_OVERLAY_YUV411:
  620. cmd |= OCMD_YUV_411_PACKED;
  621. break;
  622. }
  623. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  624. case I915_OVERLAY_NO_SWAP:
  625. break;
  626. case I915_OVERLAY_UV_SWAP:
  627. cmd |= OCMD_UV_SWAP;
  628. break;
  629. case I915_OVERLAY_Y_SWAP:
  630. cmd |= OCMD_Y_SWAP;
  631. break;
  632. case I915_OVERLAY_Y_AND_UV_SWAP:
  633. cmd |= OCMD_Y_AND_UV_SWAP;
  634. break;
  635. }
  636. }
  637. return cmd;
  638. }
  639. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  640. struct drm_i915_gem_object *new_bo,
  641. struct put_image_params *params)
  642. {
  643. int ret, tmp_width;
  644. struct overlay_registers __iomem *regs;
  645. bool scale_changed = false;
  646. struct drm_device *dev = overlay->dev;
  647. u32 swidth, swidthsw, sheight, ostride;
  648. enum pipe pipe = overlay->crtc->pipe;
  649. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  650. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  651. ret = intel_overlay_release_old_vid(overlay);
  652. if (ret != 0)
  653. return ret;
  654. ret = i915_gem_object_pin_to_display_plane(new_bo, 0,
  655. &i915_ggtt_view_normal);
  656. if (ret != 0)
  657. return ret;
  658. ret = i915_gem_object_put_fence(new_bo);
  659. if (ret)
  660. goto out_unpin;
  661. if (!overlay->active) {
  662. u32 oconfig;
  663. regs = intel_overlay_map_regs(overlay);
  664. if (!regs) {
  665. ret = -ENOMEM;
  666. goto out_unpin;
  667. }
  668. oconfig = OCONF_CC_OUT_8BIT;
  669. if (IS_GEN4(overlay->dev))
  670. oconfig |= OCONF_CSC_MODE_BT709;
  671. oconfig |= pipe == 0 ?
  672. OCONF_PIPE_A : OCONF_PIPE_B;
  673. iowrite32(oconfig, &regs->OCONFIG);
  674. intel_overlay_unmap_regs(overlay, regs);
  675. ret = intel_overlay_on(overlay);
  676. if (ret != 0)
  677. goto out_unpin;
  678. }
  679. regs = intel_overlay_map_regs(overlay);
  680. if (!regs) {
  681. ret = -ENOMEM;
  682. goto out_unpin;
  683. }
  684. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  685. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  686. if (params->format & I915_OVERLAY_YUV_PACKED)
  687. tmp_width = packed_width_bytes(params->format, params->src_w);
  688. else
  689. tmp_width = params->src_w;
  690. swidth = params->src_w;
  691. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  692. sheight = params->src_h;
  693. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
  694. ostride = params->stride_Y;
  695. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  696. int uv_hscale = uv_hsubsampling(params->format);
  697. int uv_vscale = uv_vsubsampling(params->format);
  698. u32 tmp_U, tmp_V;
  699. swidth |= (params->src_w/uv_hscale) << 16;
  700. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  701. params->src_w/uv_hscale);
  702. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  703. params->src_w/uv_hscale);
  704. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  705. sheight |= (params->src_h/uv_vscale) << 16;
  706. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
  707. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
  708. ostride |= params->stride_UV << 16;
  709. }
  710. iowrite32(swidth, &regs->SWIDTH);
  711. iowrite32(swidthsw, &regs->SWIDTHSW);
  712. iowrite32(sheight, &regs->SHEIGHT);
  713. iowrite32(ostride, &regs->OSTRIDE);
  714. scale_changed = update_scaling_factors(overlay, regs, params);
  715. update_colorkey(overlay, regs);
  716. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  717. intel_overlay_unmap_regs(overlay, regs);
  718. ret = intel_overlay_continue(overlay, scale_changed);
  719. if (ret)
  720. goto out_unpin;
  721. i915_gem_track_fb(overlay->vid_bo, new_bo,
  722. INTEL_FRONTBUFFER_OVERLAY(pipe));
  723. overlay->old_vid_bo = overlay->vid_bo;
  724. overlay->vid_bo = new_bo;
  725. intel_frontbuffer_flip(dev,
  726. INTEL_FRONTBUFFER_OVERLAY(pipe));
  727. return 0;
  728. out_unpin:
  729. i915_gem_object_ggtt_unpin(new_bo);
  730. return ret;
  731. }
  732. int intel_overlay_switch_off(struct intel_overlay *overlay)
  733. {
  734. struct overlay_registers __iomem *regs;
  735. struct drm_device *dev = overlay->dev;
  736. int ret;
  737. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  738. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  739. ret = intel_overlay_recover_from_interrupt(overlay);
  740. if (ret != 0)
  741. return ret;
  742. if (!overlay->active)
  743. return 0;
  744. ret = intel_overlay_release_old_vid(overlay);
  745. if (ret != 0)
  746. return ret;
  747. regs = intel_overlay_map_regs(overlay);
  748. iowrite32(0, &regs->OCMD);
  749. intel_overlay_unmap_regs(overlay, regs);
  750. ret = intel_overlay_off(overlay);
  751. if (ret != 0)
  752. return ret;
  753. intel_overlay_off_tail(overlay);
  754. return 0;
  755. }
  756. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  757. struct intel_crtc *crtc)
  758. {
  759. if (!crtc->active)
  760. return -EINVAL;
  761. /* can't use the overlay with double wide pipe */
  762. if (crtc->config->double_wide)
  763. return -EINVAL;
  764. return 0;
  765. }
  766. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  767. {
  768. struct drm_device *dev = overlay->dev;
  769. struct drm_i915_private *dev_priv = dev->dev_private;
  770. u32 pfit_control = I915_READ(PFIT_CONTROL);
  771. u32 ratio;
  772. /* XXX: This is not the same logic as in the xorg driver, but more in
  773. * line with the intel documentation for the i965
  774. */
  775. if (INTEL_INFO(dev)->gen >= 4) {
  776. /* on i965 use the PGM reg to read out the autoscaler values */
  777. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  778. } else {
  779. if (pfit_control & VERT_AUTO_SCALE)
  780. ratio = I915_READ(PFIT_AUTO_RATIOS);
  781. else
  782. ratio = I915_READ(PFIT_PGM_RATIOS);
  783. ratio >>= PFIT_VERT_SCALE_SHIFT;
  784. }
  785. overlay->pfit_vscale_ratio = ratio;
  786. }
  787. static int check_overlay_dst(struct intel_overlay *overlay,
  788. struct drm_intel_overlay_put_image *rec)
  789. {
  790. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  791. if (rec->dst_x < mode->hdisplay &&
  792. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  793. rec->dst_y < mode->vdisplay &&
  794. rec->dst_y + rec->dst_height <= mode->vdisplay)
  795. return 0;
  796. else
  797. return -EINVAL;
  798. }
  799. static int check_overlay_scaling(struct put_image_params *rec)
  800. {
  801. u32 tmp;
  802. /* downscaling limit is 8.0 */
  803. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  804. if (tmp > 7)
  805. return -EINVAL;
  806. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  807. if (tmp > 7)
  808. return -EINVAL;
  809. return 0;
  810. }
  811. static int check_overlay_src(struct drm_device *dev,
  812. struct drm_intel_overlay_put_image *rec,
  813. struct drm_i915_gem_object *new_bo)
  814. {
  815. int uv_hscale = uv_hsubsampling(rec->flags);
  816. int uv_vscale = uv_vsubsampling(rec->flags);
  817. u32 stride_mask;
  818. int depth;
  819. u32 tmp;
  820. /* check src dimensions */
  821. if (IS_845G(dev) || IS_I830(dev)) {
  822. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  823. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  824. return -EINVAL;
  825. } else {
  826. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  827. rec->src_width > IMAGE_MAX_WIDTH)
  828. return -EINVAL;
  829. }
  830. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  831. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  832. rec->src_width < N_HORIZ_Y_TAPS*4)
  833. return -EINVAL;
  834. /* check alignment constraints */
  835. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  836. case I915_OVERLAY_RGB:
  837. /* not implemented */
  838. return -EINVAL;
  839. case I915_OVERLAY_YUV_PACKED:
  840. if (uv_vscale != 1)
  841. return -EINVAL;
  842. depth = packed_depth_bytes(rec->flags);
  843. if (depth < 0)
  844. return depth;
  845. /* ignore UV planes */
  846. rec->stride_UV = 0;
  847. rec->offset_U = 0;
  848. rec->offset_V = 0;
  849. /* check pixel alignment */
  850. if (rec->offset_Y % depth)
  851. return -EINVAL;
  852. break;
  853. case I915_OVERLAY_YUV_PLANAR:
  854. if (uv_vscale < 0 || uv_hscale < 0)
  855. return -EINVAL;
  856. /* no offset restrictions for planar formats */
  857. break;
  858. default:
  859. return -EINVAL;
  860. }
  861. if (rec->src_width % uv_hscale)
  862. return -EINVAL;
  863. /* stride checking */
  864. if (IS_I830(dev) || IS_845G(dev))
  865. stride_mask = 255;
  866. else
  867. stride_mask = 63;
  868. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  869. return -EINVAL;
  870. if (IS_GEN4(dev) && rec->stride_Y < 512)
  871. return -EINVAL;
  872. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  873. 4096 : 8192;
  874. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  875. return -EINVAL;
  876. /* check buffer dimensions */
  877. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  878. case I915_OVERLAY_RGB:
  879. case I915_OVERLAY_YUV_PACKED:
  880. /* always 4 Y values per depth pixels */
  881. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  882. return -EINVAL;
  883. tmp = rec->stride_Y*rec->src_height;
  884. if (rec->offset_Y + tmp > new_bo->base.size)
  885. return -EINVAL;
  886. break;
  887. case I915_OVERLAY_YUV_PLANAR:
  888. if (rec->src_width > rec->stride_Y)
  889. return -EINVAL;
  890. if (rec->src_width/uv_hscale > rec->stride_UV)
  891. return -EINVAL;
  892. tmp = rec->stride_Y * rec->src_height;
  893. if (rec->offset_Y + tmp > new_bo->base.size)
  894. return -EINVAL;
  895. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  896. if (rec->offset_U + tmp > new_bo->base.size ||
  897. rec->offset_V + tmp > new_bo->base.size)
  898. return -EINVAL;
  899. break;
  900. }
  901. return 0;
  902. }
  903. /**
  904. * Return the pipe currently connected to the panel fitter,
  905. * or -1 if the panel fitter is not present or not in use
  906. */
  907. static int intel_panel_fitter_pipe(struct drm_device *dev)
  908. {
  909. struct drm_i915_private *dev_priv = dev->dev_private;
  910. u32 pfit_control;
  911. /* i830 doesn't have a panel fitter */
  912. if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
  913. return -1;
  914. pfit_control = I915_READ(PFIT_CONTROL);
  915. /* See if the panel fitter is in use */
  916. if ((pfit_control & PFIT_ENABLE) == 0)
  917. return -1;
  918. /* 965 can place panel fitter on either pipe */
  919. if (IS_GEN4(dev))
  920. return (pfit_control >> 29) & 0x3;
  921. /* older chips can only use pipe 1 */
  922. return 1;
  923. }
  924. int intel_overlay_put_image(struct drm_device *dev, void *data,
  925. struct drm_file *file_priv)
  926. {
  927. struct drm_intel_overlay_put_image *put_image_rec = data;
  928. struct drm_i915_private *dev_priv = dev->dev_private;
  929. struct intel_overlay *overlay;
  930. struct drm_crtc *drmmode_crtc;
  931. struct intel_crtc *crtc;
  932. struct drm_i915_gem_object *new_bo;
  933. struct put_image_params *params;
  934. int ret;
  935. overlay = dev_priv->overlay;
  936. if (!overlay) {
  937. DRM_DEBUG("userspace bug: no overlay\n");
  938. return -ENODEV;
  939. }
  940. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  941. drm_modeset_lock_all(dev);
  942. mutex_lock(&dev->struct_mutex);
  943. ret = intel_overlay_switch_off(overlay);
  944. mutex_unlock(&dev->struct_mutex);
  945. drm_modeset_unlock_all(dev);
  946. return ret;
  947. }
  948. params = kmalloc(sizeof(*params), GFP_KERNEL);
  949. if (!params)
  950. return -ENOMEM;
  951. drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
  952. if (!drmmode_crtc) {
  953. ret = -ENOENT;
  954. goto out_free;
  955. }
  956. crtc = to_intel_crtc(drmmode_crtc);
  957. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  958. put_image_rec->bo_handle));
  959. if (&new_bo->base == NULL) {
  960. ret = -ENOENT;
  961. goto out_free;
  962. }
  963. drm_modeset_lock_all(dev);
  964. mutex_lock(&dev->struct_mutex);
  965. if (new_bo->tiling_mode) {
  966. DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
  967. ret = -EINVAL;
  968. goto out_unlock;
  969. }
  970. ret = intel_overlay_recover_from_interrupt(overlay);
  971. if (ret != 0)
  972. goto out_unlock;
  973. if (overlay->crtc != crtc) {
  974. struct drm_display_mode *mode = &crtc->base.mode;
  975. ret = intel_overlay_switch_off(overlay);
  976. if (ret != 0)
  977. goto out_unlock;
  978. ret = check_overlay_possible_on_crtc(overlay, crtc);
  979. if (ret != 0)
  980. goto out_unlock;
  981. overlay->crtc = crtc;
  982. crtc->overlay = overlay;
  983. /* line too wide, i.e. one-line-mode */
  984. if (mode->hdisplay > 1024 &&
  985. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  986. overlay->pfit_active = true;
  987. update_pfit_vscale_ratio(overlay);
  988. } else
  989. overlay->pfit_active = false;
  990. }
  991. ret = check_overlay_dst(overlay, put_image_rec);
  992. if (ret != 0)
  993. goto out_unlock;
  994. if (overlay->pfit_active) {
  995. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  996. overlay->pfit_vscale_ratio);
  997. /* shifting right rounds downwards, so add 1 */
  998. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  999. overlay->pfit_vscale_ratio) + 1;
  1000. } else {
  1001. params->dst_y = put_image_rec->dst_y;
  1002. params->dst_h = put_image_rec->dst_height;
  1003. }
  1004. params->dst_x = put_image_rec->dst_x;
  1005. params->dst_w = put_image_rec->dst_width;
  1006. params->src_w = put_image_rec->src_width;
  1007. params->src_h = put_image_rec->src_height;
  1008. params->src_scan_w = put_image_rec->src_scan_width;
  1009. params->src_scan_h = put_image_rec->src_scan_height;
  1010. if (params->src_scan_h > params->src_h ||
  1011. params->src_scan_w > params->src_w) {
  1012. ret = -EINVAL;
  1013. goto out_unlock;
  1014. }
  1015. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1016. if (ret != 0)
  1017. goto out_unlock;
  1018. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1019. params->stride_Y = put_image_rec->stride_Y;
  1020. params->stride_UV = put_image_rec->stride_UV;
  1021. params->offset_Y = put_image_rec->offset_Y;
  1022. params->offset_U = put_image_rec->offset_U;
  1023. params->offset_V = put_image_rec->offset_V;
  1024. /* Check scaling after src size to prevent a divide-by-zero. */
  1025. ret = check_overlay_scaling(params);
  1026. if (ret != 0)
  1027. goto out_unlock;
  1028. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1029. if (ret != 0)
  1030. goto out_unlock;
  1031. mutex_unlock(&dev->struct_mutex);
  1032. drm_modeset_unlock_all(dev);
  1033. kfree(params);
  1034. return 0;
  1035. out_unlock:
  1036. mutex_unlock(&dev->struct_mutex);
  1037. drm_modeset_unlock_all(dev);
  1038. drm_gem_object_unreference_unlocked(&new_bo->base);
  1039. out_free:
  1040. kfree(params);
  1041. return ret;
  1042. }
  1043. static void update_reg_attrs(struct intel_overlay *overlay,
  1044. struct overlay_registers __iomem *regs)
  1045. {
  1046. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1047. &regs->OCLRC0);
  1048. iowrite32(overlay->saturation, &regs->OCLRC1);
  1049. }
  1050. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1051. {
  1052. int i;
  1053. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1054. return false;
  1055. for (i = 0; i < 3; i++) {
  1056. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1057. return false;
  1058. }
  1059. return true;
  1060. }
  1061. static bool check_gamma5_errata(u32 gamma5)
  1062. {
  1063. int i;
  1064. for (i = 0; i < 3; i++) {
  1065. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1066. return false;
  1067. }
  1068. return true;
  1069. }
  1070. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1071. {
  1072. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1073. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1074. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1075. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1076. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1077. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1078. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1079. return -EINVAL;
  1080. if (!check_gamma5_errata(attrs->gamma5))
  1081. return -EINVAL;
  1082. return 0;
  1083. }
  1084. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1085. struct drm_file *file_priv)
  1086. {
  1087. struct drm_intel_overlay_attrs *attrs = data;
  1088. struct drm_i915_private *dev_priv = dev->dev_private;
  1089. struct intel_overlay *overlay;
  1090. struct overlay_registers __iomem *regs;
  1091. int ret;
  1092. overlay = dev_priv->overlay;
  1093. if (!overlay) {
  1094. DRM_DEBUG("userspace bug: no overlay\n");
  1095. return -ENODEV;
  1096. }
  1097. drm_modeset_lock_all(dev);
  1098. mutex_lock(&dev->struct_mutex);
  1099. ret = -EINVAL;
  1100. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1101. attrs->color_key = overlay->color_key;
  1102. attrs->brightness = overlay->brightness;
  1103. attrs->contrast = overlay->contrast;
  1104. attrs->saturation = overlay->saturation;
  1105. if (!IS_GEN2(dev)) {
  1106. attrs->gamma0 = I915_READ(OGAMC0);
  1107. attrs->gamma1 = I915_READ(OGAMC1);
  1108. attrs->gamma2 = I915_READ(OGAMC2);
  1109. attrs->gamma3 = I915_READ(OGAMC3);
  1110. attrs->gamma4 = I915_READ(OGAMC4);
  1111. attrs->gamma5 = I915_READ(OGAMC5);
  1112. }
  1113. } else {
  1114. if (attrs->brightness < -128 || attrs->brightness > 127)
  1115. goto out_unlock;
  1116. if (attrs->contrast > 255)
  1117. goto out_unlock;
  1118. if (attrs->saturation > 1023)
  1119. goto out_unlock;
  1120. overlay->color_key = attrs->color_key;
  1121. overlay->brightness = attrs->brightness;
  1122. overlay->contrast = attrs->contrast;
  1123. overlay->saturation = attrs->saturation;
  1124. regs = intel_overlay_map_regs(overlay);
  1125. if (!regs) {
  1126. ret = -ENOMEM;
  1127. goto out_unlock;
  1128. }
  1129. update_reg_attrs(overlay, regs);
  1130. intel_overlay_unmap_regs(overlay, regs);
  1131. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1132. if (IS_GEN2(dev))
  1133. goto out_unlock;
  1134. if (overlay->active) {
  1135. ret = -EBUSY;
  1136. goto out_unlock;
  1137. }
  1138. ret = check_gamma(attrs);
  1139. if (ret)
  1140. goto out_unlock;
  1141. I915_WRITE(OGAMC0, attrs->gamma0);
  1142. I915_WRITE(OGAMC1, attrs->gamma1);
  1143. I915_WRITE(OGAMC2, attrs->gamma2);
  1144. I915_WRITE(OGAMC3, attrs->gamma3);
  1145. I915_WRITE(OGAMC4, attrs->gamma4);
  1146. I915_WRITE(OGAMC5, attrs->gamma5);
  1147. }
  1148. }
  1149. overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
  1150. ret = 0;
  1151. out_unlock:
  1152. mutex_unlock(&dev->struct_mutex);
  1153. drm_modeset_unlock_all(dev);
  1154. return ret;
  1155. }
  1156. void intel_setup_overlay(struct drm_device *dev)
  1157. {
  1158. struct drm_i915_private *dev_priv = dev->dev_private;
  1159. struct intel_overlay *overlay;
  1160. struct drm_i915_gem_object *reg_bo;
  1161. struct overlay_registers __iomem *regs;
  1162. int ret;
  1163. if (!HAS_OVERLAY(dev))
  1164. return;
  1165. overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
  1166. if (!overlay)
  1167. return;
  1168. mutex_lock(&dev->struct_mutex);
  1169. if (WARN_ON(dev_priv->overlay))
  1170. goto out_free;
  1171. overlay->dev = dev;
  1172. reg_bo = NULL;
  1173. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1174. reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
  1175. if (reg_bo == NULL)
  1176. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1177. if (reg_bo == NULL)
  1178. goto out_free;
  1179. overlay->reg_bo = reg_bo;
  1180. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1181. ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
  1182. if (ret) {
  1183. DRM_ERROR("failed to attach phys overlay regs\n");
  1184. goto out_free_bo;
  1185. }
  1186. overlay->flip_addr = reg_bo->phys_handle->busaddr;
  1187. } else {
  1188. ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
  1189. if (ret) {
  1190. DRM_ERROR("failed to pin overlay register bo\n");
  1191. goto out_free_bo;
  1192. }
  1193. overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
  1194. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1195. if (ret) {
  1196. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1197. goto out_unpin_bo;
  1198. }
  1199. }
  1200. /* init all values */
  1201. overlay->color_key = 0x0101fe;
  1202. overlay->color_key_enabled = true;
  1203. overlay->brightness = -19;
  1204. overlay->contrast = 75;
  1205. overlay->saturation = 146;
  1206. regs = intel_overlay_map_regs(overlay);
  1207. if (!regs)
  1208. goto out_unpin_bo;
  1209. memset_io(regs, 0, sizeof(struct overlay_registers));
  1210. update_polyphase_filter(regs);
  1211. update_reg_attrs(overlay, regs);
  1212. intel_overlay_unmap_regs(overlay, regs);
  1213. dev_priv->overlay = overlay;
  1214. mutex_unlock(&dev->struct_mutex);
  1215. DRM_INFO("initialized overlay support\n");
  1216. return;
  1217. out_unpin_bo:
  1218. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1219. i915_gem_object_ggtt_unpin(reg_bo);
  1220. out_free_bo:
  1221. drm_gem_object_unreference(&reg_bo->base);
  1222. out_free:
  1223. mutex_unlock(&dev->struct_mutex);
  1224. kfree(overlay);
  1225. return;
  1226. }
  1227. void intel_cleanup_overlay(struct drm_device *dev)
  1228. {
  1229. struct drm_i915_private *dev_priv = dev->dev_private;
  1230. if (!dev_priv->overlay)
  1231. return;
  1232. /* The bo's should be free'd by the generic code already.
  1233. * Furthermore modesetting teardown happens beforehand so the
  1234. * hardware should be off already */
  1235. WARN_ON(dev_priv->overlay->active);
  1236. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1237. kfree(dev_priv->overlay);
  1238. }
  1239. struct intel_overlay_error_state {
  1240. struct overlay_registers regs;
  1241. unsigned long base;
  1242. u32 dovsta;
  1243. u32 isr;
  1244. };
  1245. static struct overlay_registers __iomem *
  1246. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1247. {
  1248. struct drm_i915_private *dev_priv = overlay->dev->dev_private;
  1249. struct overlay_registers __iomem *regs;
  1250. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1251. /* Cast to make sparse happy, but it's wc memory anyway, so
  1252. * equivalent to the wc io mapping on X86. */
  1253. regs = (struct overlay_registers __iomem *)
  1254. overlay->reg_bo->phys_handle->vaddr;
  1255. else
  1256. regs = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1257. i915_gem_obj_ggtt_offset(overlay->reg_bo));
  1258. return regs;
  1259. }
  1260. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1261. struct overlay_registers __iomem *regs)
  1262. {
  1263. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1264. io_mapping_unmap_atomic(regs);
  1265. }
  1266. struct intel_overlay_error_state *
  1267. intel_overlay_capture_error_state(struct drm_device *dev)
  1268. {
  1269. struct drm_i915_private *dev_priv = dev->dev_private;
  1270. struct intel_overlay *overlay = dev_priv->overlay;
  1271. struct intel_overlay_error_state *error;
  1272. struct overlay_registers __iomem *regs;
  1273. if (!overlay || !overlay->active)
  1274. return NULL;
  1275. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1276. if (error == NULL)
  1277. return NULL;
  1278. error->dovsta = I915_READ(DOVSTA);
  1279. error->isr = I915_READ(ISR);
  1280. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1281. error->base = (__force long)overlay->reg_bo->phys_handle->vaddr;
  1282. else
  1283. error->base = i915_gem_obj_ggtt_offset(overlay->reg_bo);
  1284. regs = intel_overlay_map_regs_atomic(overlay);
  1285. if (!regs)
  1286. goto err;
  1287. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1288. intel_overlay_unmap_regs_atomic(overlay, regs);
  1289. return error;
  1290. err:
  1291. kfree(error);
  1292. return NULL;
  1293. }
  1294. void
  1295. intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
  1296. struct intel_overlay_error_state *error)
  1297. {
  1298. i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1299. error->dovsta, error->isr);
  1300. i915_error_printf(m, " Register file at 0x%08lx:\n",
  1301. error->base);
  1302. #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1303. P(OBUF_0Y);
  1304. P(OBUF_1Y);
  1305. P(OBUF_0U);
  1306. P(OBUF_0V);
  1307. P(OBUF_1U);
  1308. P(OBUF_1V);
  1309. P(OSTRIDE);
  1310. P(YRGB_VPH);
  1311. P(UV_VPH);
  1312. P(HORZ_PH);
  1313. P(INIT_PHS);
  1314. P(DWINPOS);
  1315. P(DWINSZ);
  1316. P(SWIDTH);
  1317. P(SWIDTHSW);
  1318. P(SHEIGHT);
  1319. P(YRGBSCALE);
  1320. P(UVSCALE);
  1321. P(OCLRC0);
  1322. P(OCLRC1);
  1323. P(DCLRKV);
  1324. P(DCLRKM);
  1325. P(SCLRKVH);
  1326. P(SCLRKVL);
  1327. P(SCLRKEN);
  1328. P(OCONFIG);
  1329. P(OCMD);
  1330. P(OSTART_0Y);
  1331. P(OSTART_1Y);
  1332. P(OSTART_0U);
  1333. P(OSTART_0V);
  1334. P(OSTART_1U);
  1335. P(OSTART_1V);
  1336. P(OTILEOFF_0Y);
  1337. P(OTILEOFF_1Y);
  1338. P(OTILEOFF_0U);
  1339. P(OTILEOFF_0V);
  1340. P(OTILEOFF_1U);
  1341. P(OTILEOFF_1V);
  1342. P(FASTHSCALE);
  1343. P(UVSCALEV);
  1344. #undef P
  1345. }