main.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/sched/mm.h>
  44. #include <linux/sched/task.h>
  45. #include <linux/delay.h>
  46. #include <rdma/ib_user_verbs.h>
  47. #include <rdma/ib_addr.h>
  48. #include <rdma/ib_cache.h>
  49. #include <linux/mlx5/port.h>
  50. #include <linux/mlx5/vport.h>
  51. #include <linux/list.h>
  52. #include <rdma/ib_smi.h>
  53. #include <rdma/ib_umem.h>
  54. #include <linux/in.h>
  55. #include <linux/etherdevice.h>
  56. #include <linux/mlx5/fs.h>
  57. #include <linux/mlx5/vport.h>
  58. #include "mlx5_ib.h"
  59. #include "cmd.h"
  60. #include <linux/mlx5/vport.h>
  61. #define DRIVER_NAME "mlx5_ib"
  62. #define DRIVER_VERSION "5.0-0"
  63. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  64. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  65. MODULE_LICENSE("Dual BSD/GPL");
  66. MODULE_VERSION(DRIVER_VERSION);
  67. static char mlx5_version[] =
  68. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  69. DRIVER_VERSION "\n";
  70. enum {
  71. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  72. };
  73. static enum rdma_link_layer
  74. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  75. {
  76. switch (port_type_cap) {
  77. case MLX5_CAP_PORT_TYPE_IB:
  78. return IB_LINK_LAYER_INFINIBAND;
  79. case MLX5_CAP_PORT_TYPE_ETH:
  80. return IB_LINK_LAYER_ETHERNET;
  81. default:
  82. return IB_LINK_LAYER_UNSPECIFIED;
  83. }
  84. }
  85. static enum rdma_link_layer
  86. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  87. {
  88. struct mlx5_ib_dev *dev = to_mdev(device);
  89. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  90. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  91. }
  92. static int get_port_state(struct ib_device *ibdev,
  93. u8 port_num,
  94. enum ib_port_state *state)
  95. {
  96. struct ib_port_attr attr;
  97. int ret;
  98. memset(&attr, 0, sizeof(attr));
  99. ret = mlx5_ib_query_port(ibdev, port_num, &attr);
  100. if (!ret)
  101. *state = attr.state;
  102. return ret;
  103. }
  104. static int mlx5_netdev_event(struct notifier_block *this,
  105. unsigned long event, void *ptr)
  106. {
  107. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  108. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  109. roce.nb);
  110. switch (event) {
  111. case NETDEV_REGISTER:
  112. case NETDEV_UNREGISTER:
  113. write_lock(&ibdev->roce.netdev_lock);
  114. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  115. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  116. NULL : ndev;
  117. write_unlock(&ibdev->roce.netdev_lock);
  118. break;
  119. case NETDEV_CHANGE:
  120. case NETDEV_UP:
  121. case NETDEV_DOWN: {
  122. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  123. struct net_device *upper = NULL;
  124. if (lag_ndev) {
  125. upper = netdev_master_upper_dev_get(lag_ndev);
  126. dev_put(lag_ndev);
  127. }
  128. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  129. && ibdev->ib_active) {
  130. struct ib_event ibev = { };
  131. enum ib_port_state port_state;
  132. if (get_port_state(&ibdev->ib_dev, 1, &port_state))
  133. return NOTIFY_DONE;
  134. if (ibdev->roce.last_port_state == port_state)
  135. return NOTIFY_DONE;
  136. ibdev->roce.last_port_state = port_state;
  137. ibev.device = &ibdev->ib_dev;
  138. if (port_state == IB_PORT_DOWN)
  139. ibev.event = IB_EVENT_PORT_ERR;
  140. else if (port_state == IB_PORT_ACTIVE)
  141. ibev.event = IB_EVENT_PORT_ACTIVE;
  142. else
  143. return NOTIFY_DONE;
  144. ibev.element.port_num = 1;
  145. ib_dispatch_event(&ibev);
  146. }
  147. break;
  148. }
  149. default:
  150. break;
  151. }
  152. return NOTIFY_DONE;
  153. }
  154. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  155. u8 port_num)
  156. {
  157. struct mlx5_ib_dev *ibdev = to_mdev(device);
  158. struct net_device *ndev;
  159. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  160. if (ndev)
  161. return ndev;
  162. /* Ensure ndev does not disappear before we invoke dev_hold()
  163. */
  164. read_lock(&ibdev->roce.netdev_lock);
  165. ndev = ibdev->roce.netdev;
  166. if (ndev)
  167. dev_hold(ndev);
  168. read_unlock(&ibdev->roce.netdev_lock);
  169. return ndev;
  170. }
  171. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  172. u8 *active_width)
  173. {
  174. switch (eth_proto_oper) {
  175. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  176. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  177. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  178. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  179. *active_width = IB_WIDTH_1X;
  180. *active_speed = IB_SPEED_SDR;
  181. break;
  182. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  183. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  184. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  185. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  186. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  187. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  188. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  189. *active_width = IB_WIDTH_1X;
  190. *active_speed = IB_SPEED_QDR;
  191. break;
  192. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  193. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  194. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  195. *active_width = IB_WIDTH_1X;
  196. *active_speed = IB_SPEED_EDR;
  197. break;
  198. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  199. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  200. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  201. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  202. *active_width = IB_WIDTH_4X;
  203. *active_speed = IB_SPEED_QDR;
  204. break;
  205. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  206. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  207. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  208. *active_width = IB_WIDTH_1X;
  209. *active_speed = IB_SPEED_HDR;
  210. break;
  211. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  212. *active_width = IB_WIDTH_4X;
  213. *active_speed = IB_SPEED_FDR;
  214. break;
  215. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  216. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  217. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  218. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  219. *active_width = IB_WIDTH_4X;
  220. *active_speed = IB_SPEED_EDR;
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  228. struct ib_port_attr *props)
  229. {
  230. struct mlx5_ib_dev *dev = to_mdev(device);
  231. struct mlx5_core_dev *mdev = dev->mdev;
  232. struct net_device *ndev, *upper;
  233. enum ib_mtu ndev_ib_mtu;
  234. u16 qkey_viol_cntr;
  235. u32 eth_prot_oper;
  236. int err;
  237. /* Possible bad flows are checked before filling out props so in case
  238. * of an error it will still be zeroed out.
  239. */
  240. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
  241. if (err)
  242. return err;
  243. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  244. &props->active_width);
  245. props->port_cap_flags |= IB_PORT_CM_SUP;
  246. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  247. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  248. roce_address_table_size);
  249. props->max_mtu = IB_MTU_4096;
  250. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  251. props->pkey_tbl_len = 1;
  252. props->state = IB_PORT_DOWN;
  253. props->phys_state = 3;
  254. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  255. props->qkey_viol_cntr = qkey_viol_cntr;
  256. ndev = mlx5_ib_get_netdev(device, port_num);
  257. if (!ndev)
  258. return 0;
  259. if (mlx5_lag_is_active(dev->mdev)) {
  260. rcu_read_lock();
  261. upper = netdev_master_upper_dev_get_rcu(ndev);
  262. if (upper) {
  263. dev_put(ndev);
  264. ndev = upper;
  265. dev_hold(ndev);
  266. }
  267. rcu_read_unlock();
  268. }
  269. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  270. props->state = IB_PORT_ACTIVE;
  271. props->phys_state = 5;
  272. }
  273. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  274. dev_put(ndev);
  275. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  276. return 0;
  277. }
  278. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  279. unsigned int index, const union ib_gid *gid,
  280. const struct ib_gid_attr *attr)
  281. {
  282. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  283. u8 roce_version = 0;
  284. u8 roce_l3_type = 0;
  285. bool vlan = false;
  286. u8 mac[ETH_ALEN];
  287. u16 vlan_id = 0;
  288. if (gid) {
  289. gid_type = attr->gid_type;
  290. ether_addr_copy(mac, attr->ndev->dev_addr);
  291. if (is_vlan_dev(attr->ndev)) {
  292. vlan = true;
  293. vlan_id = vlan_dev_vlan_id(attr->ndev);
  294. }
  295. }
  296. switch (gid_type) {
  297. case IB_GID_TYPE_IB:
  298. roce_version = MLX5_ROCE_VERSION_1;
  299. break;
  300. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  301. roce_version = MLX5_ROCE_VERSION_2;
  302. if (ipv6_addr_v4mapped((void *)gid))
  303. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  304. else
  305. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  306. break;
  307. default:
  308. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  309. }
  310. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  311. roce_l3_type, gid->raw, mac, vlan,
  312. vlan_id);
  313. }
  314. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  315. unsigned int index, const union ib_gid *gid,
  316. const struct ib_gid_attr *attr,
  317. __always_unused void **context)
  318. {
  319. return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
  320. }
  321. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  322. unsigned int index, __always_unused void **context)
  323. {
  324. return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
  325. }
  326. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  327. int index)
  328. {
  329. struct ib_gid_attr attr;
  330. union ib_gid gid;
  331. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  332. return 0;
  333. if (!attr.ndev)
  334. return 0;
  335. dev_put(attr.ndev);
  336. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  337. return 0;
  338. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  339. }
  340. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  341. int index, enum ib_gid_type *gid_type)
  342. {
  343. struct ib_gid_attr attr;
  344. union ib_gid gid;
  345. int ret;
  346. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  347. if (ret)
  348. return ret;
  349. if (!attr.ndev)
  350. return -ENODEV;
  351. dev_put(attr.ndev);
  352. *gid_type = attr.gid_type;
  353. return 0;
  354. }
  355. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  356. {
  357. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  358. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  359. return 0;
  360. }
  361. enum {
  362. MLX5_VPORT_ACCESS_METHOD_MAD,
  363. MLX5_VPORT_ACCESS_METHOD_HCA,
  364. MLX5_VPORT_ACCESS_METHOD_NIC,
  365. };
  366. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  367. {
  368. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  369. return MLX5_VPORT_ACCESS_METHOD_MAD;
  370. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  371. IB_LINK_LAYER_ETHERNET)
  372. return MLX5_VPORT_ACCESS_METHOD_NIC;
  373. return MLX5_VPORT_ACCESS_METHOD_HCA;
  374. }
  375. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  376. struct ib_device_attr *props)
  377. {
  378. u8 tmp;
  379. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  380. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  381. u8 atomic_req_8B_endianness_mode =
  382. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  383. /* Check if HW supports 8 bytes standard atomic operations and capable
  384. * of host endianness respond
  385. */
  386. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  387. if (((atomic_operations & tmp) == tmp) &&
  388. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  389. (atomic_req_8B_endianness_mode)) {
  390. props->atomic_cap = IB_ATOMIC_HCA;
  391. } else {
  392. props->atomic_cap = IB_ATOMIC_NONE;
  393. }
  394. }
  395. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  396. __be64 *sys_image_guid)
  397. {
  398. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  399. struct mlx5_core_dev *mdev = dev->mdev;
  400. u64 tmp;
  401. int err;
  402. switch (mlx5_get_vport_access_method(ibdev)) {
  403. case MLX5_VPORT_ACCESS_METHOD_MAD:
  404. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  405. sys_image_guid);
  406. case MLX5_VPORT_ACCESS_METHOD_HCA:
  407. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  408. break;
  409. case MLX5_VPORT_ACCESS_METHOD_NIC:
  410. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  411. break;
  412. default:
  413. return -EINVAL;
  414. }
  415. if (!err)
  416. *sys_image_guid = cpu_to_be64(tmp);
  417. return err;
  418. }
  419. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  420. u16 *max_pkeys)
  421. {
  422. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  423. struct mlx5_core_dev *mdev = dev->mdev;
  424. switch (mlx5_get_vport_access_method(ibdev)) {
  425. case MLX5_VPORT_ACCESS_METHOD_MAD:
  426. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  427. case MLX5_VPORT_ACCESS_METHOD_HCA:
  428. case MLX5_VPORT_ACCESS_METHOD_NIC:
  429. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  430. pkey_table_size));
  431. return 0;
  432. default:
  433. return -EINVAL;
  434. }
  435. }
  436. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  437. u32 *vendor_id)
  438. {
  439. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  440. switch (mlx5_get_vport_access_method(ibdev)) {
  441. case MLX5_VPORT_ACCESS_METHOD_MAD:
  442. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  443. case MLX5_VPORT_ACCESS_METHOD_HCA:
  444. case MLX5_VPORT_ACCESS_METHOD_NIC:
  445. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  446. default:
  447. return -EINVAL;
  448. }
  449. }
  450. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  451. __be64 *node_guid)
  452. {
  453. u64 tmp;
  454. int err;
  455. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  456. case MLX5_VPORT_ACCESS_METHOD_MAD:
  457. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  458. case MLX5_VPORT_ACCESS_METHOD_HCA:
  459. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  460. break;
  461. case MLX5_VPORT_ACCESS_METHOD_NIC:
  462. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  463. break;
  464. default:
  465. return -EINVAL;
  466. }
  467. if (!err)
  468. *node_guid = cpu_to_be64(tmp);
  469. return err;
  470. }
  471. struct mlx5_reg_node_desc {
  472. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  473. };
  474. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  475. {
  476. struct mlx5_reg_node_desc in;
  477. if (mlx5_use_mad_ifc(dev))
  478. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  479. memset(&in, 0, sizeof(in));
  480. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  481. sizeof(struct mlx5_reg_node_desc),
  482. MLX5_REG_NODE_DESC, 0, 0);
  483. }
  484. static int mlx5_ib_query_device(struct ib_device *ibdev,
  485. struct ib_device_attr *props,
  486. struct ib_udata *uhw)
  487. {
  488. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  489. struct mlx5_core_dev *mdev = dev->mdev;
  490. int err = -ENOMEM;
  491. int max_sq_desc;
  492. int max_rq_sg;
  493. int max_sq_sg;
  494. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  495. struct mlx5_ib_query_device_resp resp = {};
  496. size_t resp_len;
  497. u64 max_tso;
  498. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  499. if (uhw->outlen && uhw->outlen < resp_len)
  500. return -EINVAL;
  501. else
  502. resp.response_length = resp_len;
  503. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  504. return -EINVAL;
  505. memset(props, 0, sizeof(*props));
  506. err = mlx5_query_system_image_guid(ibdev,
  507. &props->sys_image_guid);
  508. if (err)
  509. return err;
  510. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  511. if (err)
  512. return err;
  513. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  514. if (err)
  515. return err;
  516. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  517. (fw_rev_min(dev->mdev) << 16) |
  518. fw_rev_sub(dev->mdev);
  519. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  520. IB_DEVICE_PORT_ACTIVE_EVENT |
  521. IB_DEVICE_SYS_IMAGE_GUID |
  522. IB_DEVICE_RC_RNR_NAK_GEN;
  523. if (MLX5_CAP_GEN(mdev, pkv))
  524. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  525. if (MLX5_CAP_GEN(mdev, qkv))
  526. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  527. if (MLX5_CAP_GEN(mdev, apm))
  528. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  529. if (MLX5_CAP_GEN(mdev, xrc))
  530. props->device_cap_flags |= IB_DEVICE_XRC;
  531. if (MLX5_CAP_GEN(mdev, imaicl)) {
  532. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  533. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  534. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  535. /* We support 'Gappy' memory registration too */
  536. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  537. }
  538. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  539. if (MLX5_CAP_GEN(mdev, sho)) {
  540. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  541. /* At this stage no support for signature handover */
  542. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  543. IB_PROT_T10DIF_TYPE_2 |
  544. IB_PROT_T10DIF_TYPE_3;
  545. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  546. IB_GUARD_T10DIF_CSUM;
  547. }
  548. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  549. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  550. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  551. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  552. /* Legacy bit to support old userspace libraries */
  553. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  554. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  555. }
  556. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  557. props->raw_packet_caps |=
  558. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  559. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  560. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  561. if (max_tso) {
  562. resp.tso_caps.max_tso = 1 << max_tso;
  563. resp.tso_caps.supported_qpts |=
  564. 1 << IB_QPT_RAW_PACKET;
  565. resp.response_length += sizeof(resp.tso_caps);
  566. }
  567. }
  568. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  569. resp.rss_caps.rx_hash_function =
  570. MLX5_RX_HASH_FUNC_TOEPLITZ;
  571. resp.rss_caps.rx_hash_fields_mask =
  572. MLX5_RX_HASH_SRC_IPV4 |
  573. MLX5_RX_HASH_DST_IPV4 |
  574. MLX5_RX_HASH_SRC_IPV6 |
  575. MLX5_RX_HASH_DST_IPV6 |
  576. MLX5_RX_HASH_SRC_PORT_TCP |
  577. MLX5_RX_HASH_DST_PORT_TCP |
  578. MLX5_RX_HASH_SRC_PORT_UDP |
  579. MLX5_RX_HASH_DST_PORT_UDP;
  580. resp.response_length += sizeof(resp.rss_caps);
  581. }
  582. } else {
  583. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  584. resp.response_length += sizeof(resp.tso_caps);
  585. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  586. resp.response_length += sizeof(resp.rss_caps);
  587. }
  588. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  589. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  590. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  591. }
  592. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  593. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  594. /* Legacy bit to support old userspace libraries */
  595. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  596. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  597. }
  598. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  599. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  600. props->vendor_part_id = mdev->pdev->device;
  601. props->hw_ver = mdev->pdev->revision;
  602. props->max_mr_size = ~0ull;
  603. props->page_size_cap = ~(min_page_size - 1);
  604. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  605. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  606. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  607. sizeof(struct mlx5_wqe_data_seg);
  608. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  609. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  610. sizeof(struct mlx5_wqe_raddr_seg)) /
  611. sizeof(struct mlx5_wqe_data_seg);
  612. props->max_sge = min(max_rq_sg, max_sq_sg);
  613. props->max_sge_rd = MLX5_MAX_SGE_RD;
  614. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  615. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  616. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  617. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  618. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  619. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  620. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  621. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  622. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  623. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  624. props->max_srq_sge = max_rq_sg - 1;
  625. props->max_fast_reg_page_list_len =
  626. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  627. get_atomic_caps(dev, props);
  628. props->masked_atomic_cap = IB_ATOMIC_NONE;
  629. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  630. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  631. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  632. props->max_mcast_grp;
  633. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  634. props->max_ah = INT_MAX;
  635. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  636. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  637. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  638. if (MLX5_CAP_GEN(mdev, pg))
  639. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  640. props->odp_caps = dev->odp_caps;
  641. #endif
  642. if (MLX5_CAP_GEN(mdev, cd))
  643. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  644. if (!mlx5_core_is_pf(mdev))
  645. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  646. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  647. IB_LINK_LAYER_ETHERNET) {
  648. props->rss_caps.max_rwq_indirection_tables =
  649. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  650. props->rss_caps.max_rwq_indirection_table_size =
  651. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  652. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  653. props->max_wq_type_rq =
  654. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  655. }
  656. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  657. resp.cqe_comp_caps.max_num =
  658. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  659. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  660. resp.cqe_comp_caps.supported_format =
  661. MLX5_IB_CQE_RES_FORMAT_HASH |
  662. MLX5_IB_CQE_RES_FORMAT_CSUM;
  663. resp.response_length += sizeof(resp.cqe_comp_caps);
  664. }
  665. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  666. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  667. MLX5_CAP_GEN(mdev, qos)) {
  668. resp.packet_pacing_caps.qp_rate_limit_max =
  669. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  670. resp.packet_pacing_caps.qp_rate_limit_min =
  671. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  672. resp.packet_pacing_caps.supported_qpts |=
  673. 1 << IB_QPT_RAW_PACKET;
  674. }
  675. resp.response_length += sizeof(resp.packet_pacing_caps);
  676. }
  677. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  678. uhw->outlen)) {
  679. resp.mlx5_ib_support_multi_pkt_send_wqes =
  680. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  681. resp.response_length +=
  682. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  683. }
  684. if (field_avail(typeof(resp), reserved, uhw->outlen))
  685. resp.response_length += sizeof(resp.reserved);
  686. if (uhw->outlen) {
  687. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  688. if (err)
  689. return err;
  690. }
  691. return 0;
  692. }
  693. enum mlx5_ib_width {
  694. MLX5_IB_WIDTH_1X = 1 << 0,
  695. MLX5_IB_WIDTH_2X = 1 << 1,
  696. MLX5_IB_WIDTH_4X = 1 << 2,
  697. MLX5_IB_WIDTH_8X = 1 << 3,
  698. MLX5_IB_WIDTH_12X = 1 << 4
  699. };
  700. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  701. u8 *ib_width)
  702. {
  703. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  704. int err = 0;
  705. if (active_width & MLX5_IB_WIDTH_1X) {
  706. *ib_width = IB_WIDTH_1X;
  707. } else if (active_width & MLX5_IB_WIDTH_2X) {
  708. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  709. (int)active_width);
  710. err = -EINVAL;
  711. } else if (active_width & MLX5_IB_WIDTH_4X) {
  712. *ib_width = IB_WIDTH_4X;
  713. } else if (active_width & MLX5_IB_WIDTH_8X) {
  714. *ib_width = IB_WIDTH_8X;
  715. } else if (active_width & MLX5_IB_WIDTH_12X) {
  716. *ib_width = IB_WIDTH_12X;
  717. } else {
  718. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  719. (int)active_width);
  720. err = -EINVAL;
  721. }
  722. return err;
  723. }
  724. static int mlx5_mtu_to_ib_mtu(int mtu)
  725. {
  726. switch (mtu) {
  727. case 256: return 1;
  728. case 512: return 2;
  729. case 1024: return 3;
  730. case 2048: return 4;
  731. case 4096: return 5;
  732. default:
  733. pr_warn("invalid mtu\n");
  734. return -1;
  735. }
  736. }
  737. enum ib_max_vl_num {
  738. __IB_MAX_VL_0 = 1,
  739. __IB_MAX_VL_0_1 = 2,
  740. __IB_MAX_VL_0_3 = 3,
  741. __IB_MAX_VL_0_7 = 4,
  742. __IB_MAX_VL_0_14 = 5,
  743. };
  744. enum mlx5_vl_hw_cap {
  745. MLX5_VL_HW_0 = 1,
  746. MLX5_VL_HW_0_1 = 2,
  747. MLX5_VL_HW_0_2 = 3,
  748. MLX5_VL_HW_0_3 = 4,
  749. MLX5_VL_HW_0_4 = 5,
  750. MLX5_VL_HW_0_5 = 6,
  751. MLX5_VL_HW_0_6 = 7,
  752. MLX5_VL_HW_0_7 = 8,
  753. MLX5_VL_HW_0_14 = 15
  754. };
  755. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  756. u8 *max_vl_num)
  757. {
  758. switch (vl_hw_cap) {
  759. case MLX5_VL_HW_0:
  760. *max_vl_num = __IB_MAX_VL_0;
  761. break;
  762. case MLX5_VL_HW_0_1:
  763. *max_vl_num = __IB_MAX_VL_0_1;
  764. break;
  765. case MLX5_VL_HW_0_3:
  766. *max_vl_num = __IB_MAX_VL_0_3;
  767. break;
  768. case MLX5_VL_HW_0_7:
  769. *max_vl_num = __IB_MAX_VL_0_7;
  770. break;
  771. case MLX5_VL_HW_0_14:
  772. *max_vl_num = __IB_MAX_VL_0_14;
  773. break;
  774. default:
  775. return -EINVAL;
  776. }
  777. return 0;
  778. }
  779. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  780. struct ib_port_attr *props)
  781. {
  782. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  783. struct mlx5_core_dev *mdev = dev->mdev;
  784. struct mlx5_hca_vport_context *rep;
  785. u16 max_mtu;
  786. u16 oper_mtu;
  787. int err;
  788. u8 ib_link_width_oper;
  789. u8 vl_hw_cap;
  790. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  791. if (!rep) {
  792. err = -ENOMEM;
  793. goto out;
  794. }
  795. /* props being zeroed by the caller, avoid zeroing it here */
  796. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  797. if (err)
  798. goto out;
  799. props->lid = rep->lid;
  800. props->lmc = rep->lmc;
  801. props->sm_lid = rep->sm_lid;
  802. props->sm_sl = rep->sm_sl;
  803. props->state = rep->vport_state;
  804. props->phys_state = rep->port_physical_state;
  805. props->port_cap_flags = rep->cap_mask1;
  806. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  807. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  808. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  809. props->bad_pkey_cntr = rep->pkey_violation_counter;
  810. props->qkey_viol_cntr = rep->qkey_violation_counter;
  811. props->subnet_timeout = rep->subnet_timeout;
  812. props->init_type_reply = rep->init_type_reply;
  813. props->grh_required = rep->grh_required;
  814. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  815. if (err)
  816. goto out;
  817. err = translate_active_width(ibdev, ib_link_width_oper,
  818. &props->active_width);
  819. if (err)
  820. goto out;
  821. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  822. if (err)
  823. goto out;
  824. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  825. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  826. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  827. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  828. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  829. if (err)
  830. goto out;
  831. err = translate_max_vl_num(ibdev, vl_hw_cap,
  832. &props->max_vl_num);
  833. out:
  834. kfree(rep);
  835. return err;
  836. }
  837. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  838. struct ib_port_attr *props)
  839. {
  840. unsigned int count;
  841. int ret;
  842. switch (mlx5_get_vport_access_method(ibdev)) {
  843. case MLX5_VPORT_ACCESS_METHOD_MAD:
  844. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  845. break;
  846. case MLX5_VPORT_ACCESS_METHOD_HCA:
  847. ret = mlx5_query_hca_port(ibdev, port, props);
  848. break;
  849. case MLX5_VPORT_ACCESS_METHOD_NIC:
  850. ret = mlx5_query_port_roce(ibdev, port, props);
  851. break;
  852. default:
  853. ret = -EINVAL;
  854. }
  855. if (!ret && props) {
  856. count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
  857. props->gid_tbl_len -= count;
  858. }
  859. return ret;
  860. }
  861. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  862. union ib_gid *gid)
  863. {
  864. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  865. struct mlx5_core_dev *mdev = dev->mdev;
  866. switch (mlx5_get_vport_access_method(ibdev)) {
  867. case MLX5_VPORT_ACCESS_METHOD_MAD:
  868. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  869. case MLX5_VPORT_ACCESS_METHOD_HCA:
  870. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  871. default:
  872. return -EINVAL;
  873. }
  874. }
  875. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  876. u16 *pkey)
  877. {
  878. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  879. struct mlx5_core_dev *mdev = dev->mdev;
  880. switch (mlx5_get_vport_access_method(ibdev)) {
  881. case MLX5_VPORT_ACCESS_METHOD_MAD:
  882. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  883. case MLX5_VPORT_ACCESS_METHOD_HCA:
  884. case MLX5_VPORT_ACCESS_METHOD_NIC:
  885. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  886. pkey);
  887. default:
  888. return -EINVAL;
  889. }
  890. }
  891. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  892. struct ib_device_modify *props)
  893. {
  894. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  895. struct mlx5_reg_node_desc in;
  896. struct mlx5_reg_node_desc out;
  897. int err;
  898. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  899. return -EOPNOTSUPP;
  900. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  901. return 0;
  902. /*
  903. * If possible, pass node desc to FW, so it can generate
  904. * a 144 trap. If cmd fails, just ignore.
  905. */
  906. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  907. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  908. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  909. if (err)
  910. return err;
  911. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  912. return err;
  913. }
  914. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  915. u32 value)
  916. {
  917. struct mlx5_hca_vport_context ctx = {};
  918. int err;
  919. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  920. port_num, 0, &ctx);
  921. if (err)
  922. return err;
  923. if (~ctx.cap_mask1_perm & mask) {
  924. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  925. mask, ctx.cap_mask1_perm);
  926. return -EINVAL;
  927. }
  928. ctx.cap_mask1 = value;
  929. ctx.cap_mask1_perm = mask;
  930. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  931. port_num, 0, &ctx);
  932. return err;
  933. }
  934. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  935. struct ib_port_modify *props)
  936. {
  937. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  938. struct ib_port_attr attr;
  939. u32 tmp;
  940. int err;
  941. u32 change_mask;
  942. u32 value;
  943. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  944. IB_LINK_LAYER_INFINIBAND);
  945. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  946. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  947. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  948. return set_port_caps_atomic(dev, port, change_mask, value);
  949. }
  950. mutex_lock(&dev->cap_mask_mutex);
  951. err = ib_query_port(ibdev, port, &attr);
  952. if (err)
  953. goto out;
  954. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  955. ~props->clr_port_cap_mask;
  956. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  957. out:
  958. mutex_unlock(&dev->cap_mask_mutex);
  959. return err;
  960. }
  961. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  962. {
  963. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  964. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  965. }
  966. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  967. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  968. u32 *num_sys_pages)
  969. {
  970. int uars_per_sys_page;
  971. int bfregs_per_sys_page;
  972. int ref_bfregs = req->total_num_bfregs;
  973. if (req->total_num_bfregs == 0)
  974. return -EINVAL;
  975. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  976. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  977. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  978. return -ENOMEM;
  979. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  980. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  981. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  982. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  983. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  984. return -EINVAL;
  985. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  986. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  987. lib_uar_4k ? "yes" : "no", ref_bfregs,
  988. req->total_num_bfregs, *num_sys_pages);
  989. return 0;
  990. }
  991. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  992. {
  993. struct mlx5_bfreg_info *bfregi;
  994. int err;
  995. int i;
  996. bfregi = &context->bfregi;
  997. for (i = 0; i < bfregi->num_sys_pages; i++) {
  998. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  999. if (err)
  1000. goto error;
  1001. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1002. }
  1003. return 0;
  1004. error:
  1005. for (--i; i >= 0; i--)
  1006. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1007. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1008. return err;
  1009. }
  1010. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1011. {
  1012. struct mlx5_bfreg_info *bfregi;
  1013. int err;
  1014. int i;
  1015. bfregi = &context->bfregi;
  1016. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1017. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1018. if (err) {
  1019. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1020. return err;
  1021. }
  1022. }
  1023. return 0;
  1024. }
  1025. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1026. {
  1027. int err;
  1028. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1029. if (err)
  1030. return err;
  1031. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1032. !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
  1033. return err;
  1034. mutex_lock(&dev->lb_mutex);
  1035. dev->user_td++;
  1036. if (dev->user_td == 2)
  1037. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1038. mutex_unlock(&dev->lb_mutex);
  1039. return err;
  1040. }
  1041. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1042. {
  1043. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1044. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1045. !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
  1046. return;
  1047. mutex_lock(&dev->lb_mutex);
  1048. dev->user_td--;
  1049. if (dev->user_td < 2)
  1050. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1051. mutex_unlock(&dev->lb_mutex);
  1052. }
  1053. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1054. struct ib_udata *udata)
  1055. {
  1056. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1057. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1058. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1059. struct mlx5_ib_ucontext *context;
  1060. struct mlx5_bfreg_info *bfregi;
  1061. int ver;
  1062. int err;
  1063. size_t reqlen;
  1064. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1065. max_cqe_version);
  1066. bool lib_uar_4k;
  1067. if (!dev->ib_active)
  1068. return ERR_PTR(-EAGAIN);
  1069. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  1070. return ERR_PTR(-EINVAL);
  1071. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  1072. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1073. ver = 0;
  1074. else if (reqlen >= min_req_v2)
  1075. ver = 2;
  1076. else
  1077. return ERR_PTR(-EINVAL);
  1078. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  1079. if (err)
  1080. return ERR_PTR(err);
  1081. if (req.flags)
  1082. return ERR_PTR(-EINVAL);
  1083. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1084. return ERR_PTR(-EOPNOTSUPP);
  1085. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1086. MLX5_NON_FP_BFREGS_PER_UAR);
  1087. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1088. return ERR_PTR(-EINVAL);
  1089. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1090. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1091. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1092. resp.cache_line_size = cache_line_size();
  1093. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1094. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1095. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1096. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1097. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1098. resp.cqe_version = min_t(__u8,
  1099. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1100. req.max_cqe_version);
  1101. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1102. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1103. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1104. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1105. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1106. sizeof(resp.response_length), udata->outlen);
  1107. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1108. if (!context)
  1109. return ERR_PTR(-ENOMEM);
  1110. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1111. bfregi = &context->bfregi;
  1112. /* updates req->total_num_bfregs */
  1113. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1114. if (err)
  1115. goto out_ctx;
  1116. mutex_init(&bfregi->lock);
  1117. bfregi->lib_uar_4k = lib_uar_4k;
  1118. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1119. GFP_KERNEL);
  1120. if (!bfregi->count) {
  1121. err = -ENOMEM;
  1122. goto out_ctx;
  1123. }
  1124. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1125. sizeof(*bfregi->sys_pages),
  1126. GFP_KERNEL);
  1127. if (!bfregi->sys_pages) {
  1128. err = -ENOMEM;
  1129. goto out_count;
  1130. }
  1131. err = allocate_uars(dev, context);
  1132. if (err)
  1133. goto out_sys_pages;
  1134. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1135. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1136. #endif
  1137. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1138. if (!context->upd_xlt_page) {
  1139. err = -ENOMEM;
  1140. goto out_uars;
  1141. }
  1142. mutex_init(&context->upd_xlt_page_mutex);
  1143. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1144. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1145. if (err)
  1146. goto out_page;
  1147. }
  1148. INIT_LIST_HEAD(&context->vma_private_list);
  1149. INIT_LIST_HEAD(&context->db_page_list);
  1150. mutex_init(&context->db_page_mutex);
  1151. resp.tot_bfregs = req.total_num_bfregs;
  1152. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1153. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1154. resp.response_length += sizeof(resp.cqe_version);
  1155. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1156. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1157. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1158. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1159. }
  1160. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1161. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1162. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1163. resp.eth_min_inline++;
  1164. }
  1165. resp.response_length += sizeof(resp.eth_min_inline);
  1166. }
  1167. /*
  1168. * We don't want to expose information from the PCI bar that is located
  1169. * after 4096 bytes, so if the arch only supports larger pages, let's
  1170. * pretend we don't support reading the HCA's core clock. This is also
  1171. * forced by mmap function.
  1172. */
  1173. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1174. if (PAGE_SIZE <= 4096) {
  1175. resp.comp_mask |=
  1176. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1177. resp.hca_core_clock_offset =
  1178. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1179. }
  1180. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1181. sizeof(resp.reserved2);
  1182. }
  1183. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1184. resp.response_length += sizeof(resp.log_uar_size);
  1185. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1186. resp.response_length += sizeof(resp.num_uars_per_page);
  1187. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1188. if (err)
  1189. goto out_td;
  1190. bfregi->ver = ver;
  1191. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1192. context->cqe_version = resp.cqe_version;
  1193. context->lib_caps = req.lib_caps;
  1194. print_lib_caps(dev, context->lib_caps);
  1195. return &context->ibucontext;
  1196. out_td:
  1197. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1198. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1199. out_page:
  1200. free_page(context->upd_xlt_page);
  1201. out_uars:
  1202. deallocate_uars(dev, context);
  1203. out_sys_pages:
  1204. kfree(bfregi->sys_pages);
  1205. out_count:
  1206. kfree(bfregi->count);
  1207. out_ctx:
  1208. kfree(context);
  1209. return ERR_PTR(err);
  1210. }
  1211. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1212. {
  1213. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1214. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1215. struct mlx5_bfreg_info *bfregi;
  1216. bfregi = &context->bfregi;
  1217. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1218. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1219. free_page(context->upd_xlt_page);
  1220. deallocate_uars(dev, context);
  1221. kfree(bfregi->sys_pages);
  1222. kfree(bfregi->count);
  1223. kfree(context);
  1224. return 0;
  1225. }
  1226. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1227. struct mlx5_bfreg_info *bfregi,
  1228. int idx)
  1229. {
  1230. int fw_uars_per_page;
  1231. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1232. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1233. bfregi->sys_pages[idx] / fw_uars_per_page;
  1234. }
  1235. static int get_command(unsigned long offset)
  1236. {
  1237. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1238. }
  1239. static int get_arg(unsigned long offset)
  1240. {
  1241. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1242. }
  1243. static int get_index(unsigned long offset)
  1244. {
  1245. return get_arg(offset);
  1246. }
  1247. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1248. {
  1249. /* vma_open is called when a new VMA is created on top of our VMA. This
  1250. * is done through either mremap flow or split_vma (usually due to
  1251. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1252. * as this VMA is strongly hardware related. Therefore we set the
  1253. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1254. * calling us again and trying to do incorrect actions. We assume that
  1255. * the original VMA size is exactly a single page, and therefore all
  1256. * "splitting" operation will not happen to it.
  1257. */
  1258. area->vm_ops = NULL;
  1259. }
  1260. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1261. {
  1262. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1263. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1264. * file itself is closed, therefore no sync is needed with the regular
  1265. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1266. * However need a sync with accessing the vma as part of
  1267. * mlx5_ib_disassociate_ucontext.
  1268. * The close operation is usually called under mm->mmap_sem except when
  1269. * process is exiting.
  1270. * The exiting case is handled explicitly as part of
  1271. * mlx5_ib_disassociate_ucontext.
  1272. */
  1273. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1274. /* setting the vma context pointer to null in the mlx5_ib driver's
  1275. * private data, to protect a race condition in
  1276. * mlx5_ib_disassociate_ucontext().
  1277. */
  1278. mlx5_ib_vma_priv_data->vma = NULL;
  1279. list_del(&mlx5_ib_vma_priv_data->list);
  1280. kfree(mlx5_ib_vma_priv_data);
  1281. }
  1282. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1283. .open = mlx5_ib_vma_open,
  1284. .close = mlx5_ib_vma_close
  1285. };
  1286. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1287. struct mlx5_ib_ucontext *ctx)
  1288. {
  1289. struct mlx5_ib_vma_private_data *vma_prv;
  1290. struct list_head *vma_head = &ctx->vma_private_list;
  1291. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1292. if (!vma_prv)
  1293. return -ENOMEM;
  1294. vma_prv->vma = vma;
  1295. vma->vm_private_data = vma_prv;
  1296. vma->vm_ops = &mlx5_ib_vm_ops;
  1297. list_add(&vma_prv->list, vma_head);
  1298. return 0;
  1299. }
  1300. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1301. {
  1302. int ret;
  1303. struct vm_area_struct *vma;
  1304. struct mlx5_ib_vma_private_data *vma_private, *n;
  1305. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1306. struct task_struct *owning_process = NULL;
  1307. struct mm_struct *owning_mm = NULL;
  1308. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1309. if (!owning_process)
  1310. return;
  1311. owning_mm = get_task_mm(owning_process);
  1312. if (!owning_mm) {
  1313. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1314. while (1) {
  1315. put_task_struct(owning_process);
  1316. usleep_range(1000, 2000);
  1317. owning_process = get_pid_task(ibcontext->tgid,
  1318. PIDTYPE_PID);
  1319. if (!owning_process ||
  1320. owning_process->state == TASK_DEAD) {
  1321. pr_info("disassociate ucontext done, task was terminated\n");
  1322. /* in case task was dead need to release the
  1323. * task struct.
  1324. */
  1325. if (owning_process)
  1326. put_task_struct(owning_process);
  1327. return;
  1328. }
  1329. }
  1330. }
  1331. /* need to protect from a race on closing the vma as part of
  1332. * mlx5_ib_vma_close.
  1333. */
  1334. down_write(&owning_mm->mmap_sem);
  1335. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1336. list) {
  1337. vma = vma_private->vma;
  1338. ret = zap_vma_ptes(vma, vma->vm_start,
  1339. PAGE_SIZE);
  1340. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1341. /* context going to be destroyed, should
  1342. * not access ops any more.
  1343. */
  1344. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1345. vma->vm_ops = NULL;
  1346. list_del(&vma_private->list);
  1347. kfree(vma_private);
  1348. }
  1349. up_write(&owning_mm->mmap_sem);
  1350. mmput(owning_mm);
  1351. put_task_struct(owning_process);
  1352. }
  1353. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1354. {
  1355. switch (cmd) {
  1356. case MLX5_IB_MMAP_WC_PAGE:
  1357. return "WC";
  1358. case MLX5_IB_MMAP_REGULAR_PAGE:
  1359. return "best effort WC";
  1360. case MLX5_IB_MMAP_NC_PAGE:
  1361. return "NC";
  1362. default:
  1363. return NULL;
  1364. }
  1365. }
  1366. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1367. struct vm_area_struct *vma,
  1368. struct mlx5_ib_ucontext *context)
  1369. {
  1370. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1371. int err;
  1372. unsigned long idx;
  1373. phys_addr_t pfn, pa;
  1374. pgprot_t prot;
  1375. int uars_per_page;
  1376. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1377. return -EINVAL;
  1378. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1379. idx = get_index(vma->vm_pgoff);
  1380. if (idx % uars_per_page ||
  1381. idx * uars_per_page >= bfregi->num_sys_pages) {
  1382. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1383. return -EINVAL;
  1384. }
  1385. switch (cmd) {
  1386. case MLX5_IB_MMAP_WC_PAGE:
  1387. /* Some architectures don't support WC memory */
  1388. #if defined(CONFIG_X86)
  1389. if (!pat_enabled())
  1390. return -EPERM;
  1391. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1392. return -EPERM;
  1393. #endif
  1394. /* fall through */
  1395. case MLX5_IB_MMAP_REGULAR_PAGE:
  1396. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1397. prot = pgprot_writecombine(vma->vm_page_prot);
  1398. break;
  1399. case MLX5_IB_MMAP_NC_PAGE:
  1400. prot = pgprot_noncached(vma->vm_page_prot);
  1401. break;
  1402. default:
  1403. return -EINVAL;
  1404. }
  1405. pfn = uar_index2pfn(dev, bfregi, idx);
  1406. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1407. vma->vm_page_prot = prot;
  1408. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1409. PAGE_SIZE, vma->vm_page_prot);
  1410. if (err) {
  1411. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1412. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1413. return -EAGAIN;
  1414. }
  1415. pa = pfn << PAGE_SHIFT;
  1416. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1417. vma->vm_start, &pa);
  1418. return mlx5_ib_set_vma_data(vma, context);
  1419. }
  1420. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1421. {
  1422. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1423. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1424. unsigned long command;
  1425. phys_addr_t pfn;
  1426. command = get_command(vma->vm_pgoff);
  1427. switch (command) {
  1428. case MLX5_IB_MMAP_WC_PAGE:
  1429. case MLX5_IB_MMAP_NC_PAGE:
  1430. case MLX5_IB_MMAP_REGULAR_PAGE:
  1431. return uar_mmap(dev, command, vma, context);
  1432. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1433. return -ENOSYS;
  1434. case MLX5_IB_MMAP_CORE_CLOCK:
  1435. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1436. return -EINVAL;
  1437. if (vma->vm_flags & VM_WRITE)
  1438. return -EPERM;
  1439. /* Don't expose to user-space information it shouldn't have */
  1440. if (PAGE_SIZE > 4096)
  1441. return -EOPNOTSUPP;
  1442. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1443. pfn = (dev->mdev->iseg_base +
  1444. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1445. PAGE_SHIFT;
  1446. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1447. PAGE_SIZE, vma->vm_page_prot))
  1448. return -EAGAIN;
  1449. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1450. vma->vm_start,
  1451. (unsigned long long)pfn << PAGE_SHIFT);
  1452. break;
  1453. default:
  1454. return -EINVAL;
  1455. }
  1456. return 0;
  1457. }
  1458. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1459. struct ib_ucontext *context,
  1460. struct ib_udata *udata)
  1461. {
  1462. struct mlx5_ib_alloc_pd_resp resp;
  1463. struct mlx5_ib_pd *pd;
  1464. int err;
  1465. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1466. if (!pd)
  1467. return ERR_PTR(-ENOMEM);
  1468. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1469. if (err) {
  1470. kfree(pd);
  1471. return ERR_PTR(err);
  1472. }
  1473. if (context) {
  1474. resp.pdn = pd->pdn;
  1475. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1476. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1477. kfree(pd);
  1478. return ERR_PTR(-EFAULT);
  1479. }
  1480. }
  1481. return &pd->ibpd;
  1482. }
  1483. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1484. {
  1485. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1486. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1487. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1488. kfree(mpd);
  1489. return 0;
  1490. }
  1491. enum {
  1492. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1493. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1494. MATCH_CRITERIA_ENABLE_INNER_BIT
  1495. };
  1496. #define HEADER_IS_ZERO(match_criteria, headers) \
  1497. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1498. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1499. static u8 get_match_criteria_enable(u32 *match_criteria)
  1500. {
  1501. u8 match_criteria_enable;
  1502. match_criteria_enable =
  1503. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1504. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1505. match_criteria_enable |=
  1506. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1507. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1508. match_criteria_enable |=
  1509. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1510. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1511. return match_criteria_enable;
  1512. }
  1513. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1514. {
  1515. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1516. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1517. }
  1518. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1519. bool inner)
  1520. {
  1521. if (inner) {
  1522. MLX5_SET(fte_match_set_misc,
  1523. misc_c, inner_ipv6_flow_label, mask);
  1524. MLX5_SET(fte_match_set_misc,
  1525. misc_v, inner_ipv6_flow_label, val);
  1526. } else {
  1527. MLX5_SET(fte_match_set_misc,
  1528. misc_c, outer_ipv6_flow_label, mask);
  1529. MLX5_SET(fte_match_set_misc,
  1530. misc_v, outer_ipv6_flow_label, val);
  1531. }
  1532. }
  1533. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1534. {
  1535. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1536. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1537. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1538. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1539. }
  1540. #define LAST_ETH_FIELD vlan_tag
  1541. #define LAST_IB_FIELD sl
  1542. #define LAST_IPV4_FIELD tos
  1543. #define LAST_IPV6_FIELD traffic_class
  1544. #define LAST_TCP_UDP_FIELD src_port
  1545. #define LAST_TUNNEL_FIELD tunnel_id
  1546. #define LAST_FLOW_TAG_FIELD tag_id
  1547. #define LAST_DROP_FIELD size
  1548. /* Field is the last supported field */
  1549. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1550. memchr_inv((void *)&filter.field +\
  1551. sizeof(filter.field), 0,\
  1552. sizeof(filter) -\
  1553. offsetof(typeof(filter), field) -\
  1554. sizeof(filter.field))
  1555. #define IPV4_VERSION 4
  1556. #define IPV6_VERSION 6
  1557. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  1558. u32 *match_v, const union ib_flow_spec *ib_spec,
  1559. u32 *tag_id, bool *is_drop)
  1560. {
  1561. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1562. misc_parameters);
  1563. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1564. misc_parameters);
  1565. void *headers_c;
  1566. void *headers_v;
  1567. int match_ipv;
  1568. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1569. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1570. inner_headers);
  1571. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1572. inner_headers);
  1573. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1574. ft_field_support.inner_ip_version);
  1575. } else {
  1576. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1577. outer_headers);
  1578. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1579. outer_headers);
  1580. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1581. ft_field_support.outer_ip_version);
  1582. }
  1583. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1584. case IB_FLOW_SPEC_ETH:
  1585. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1586. return -EOPNOTSUPP;
  1587. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1588. dmac_47_16),
  1589. ib_spec->eth.mask.dst_mac);
  1590. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1591. dmac_47_16),
  1592. ib_spec->eth.val.dst_mac);
  1593. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1594. smac_47_16),
  1595. ib_spec->eth.mask.src_mac);
  1596. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1597. smac_47_16),
  1598. ib_spec->eth.val.src_mac);
  1599. if (ib_spec->eth.mask.vlan_tag) {
  1600. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1601. cvlan_tag, 1);
  1602. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1603. cvlan_tag, 1);
  1604. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1605. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1606. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1607. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1608. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1609. first_cfi,
  1610. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1611. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1612. first_cfi,
  1613. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1614. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1615. first_prio,
  1616. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1617. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1618. first_prio,
  1619. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1620. }
  1621. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1622. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1623. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1624. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1625. break;
  1626. case IB_FLOW_SPEC_IPV4:
  1627. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1628. return -EOPNOTSUPP;
  1629. if (match_ipv) {
  1630. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1631. ip_version, 0xf);
  1632. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1633. ip_version, IPV4_VERSION);
  1634. } else {
  1635. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1636. ethertype, 0xffff);
  1637. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1638. ethertype, ETH_P_IP);
  1639. }
  1640. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1641. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1642. &ib_spec->ipv4.mask.src_ip,
  1643. sizeof(ib_spec->ipv4.mask.src_ip));
  1644. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1645. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1646. &ib_spec->ipv4.val.src_ip,
  1647. sizeof(ib_spec->ipv4.val.src_ip));
  1648. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1649. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1650. &ib_spec->ipv4.mask.dst_ip,
  1651. sizeof(ib_spec->ipv4.mask.dst_ip));
  1652. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1653. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1654. &ib_spec->ipv4.val.dst_ip,
  1655. sizeof(ib_spec->ipv4.val.dst_ip));
  1656. set_tos(headers_c, headers_v,
  1657. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1658. set_proto(headers_c, headers_v,
  1659. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1660. break;
  1661. case IB_FLOW_SPEC_IPV6:
  1662. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1663. return -EOPNOTSUPP;
  1664. if (match_ipv) {
  1665. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1666. ip_version, 0xf);
  1667. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1668. ip_version, IPV6_VERSION);
  1669. } else {
  1670. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1671. ethertype, 0xffff);
  1672. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1673. ethertype, ETH_P_IPV6);
  1674. }
  1675. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1676. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1677. &ib_spec->ipv6.mask.src_ip,
  1678. sizeof(ib_spec->ipv6.mask.src_ip));
  1679. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1680. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1681. &ib_spec->ipv6.val.src_ip,
  1682. sizeof(ib_spec->ipv6.val.src_ip));
  1683. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1684. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1685. &ib_spec->ipv6.mask.dst_ip,
  1686. sizeof(ib_spec->ipv6.mask.dst_ip));
  1687. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1688. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1689. &ib_spec->ipv6.val.dst_ip,
  1690. sizeof(ib_spec->ipv6.val.dst_ip));
  1691. set_tos(headers_c, headers_v,
  1692. ib_spec->ipv6.mask.traffic_class,
  1693. ib_spec->ipv6.val.traffic_class);
  1694. set_proto(headers_c, headers_v,
  1695. ib_spec->ipv6.mask.next_hdr,
  1696. ib_spec->ipv6.val.next_hdr);
  1697. set_flow_label(misc_params_c, misc_params_v,
  1698. ntohl(ib_spec->ipv6.mask.flow_label),
  1699. ntohl(ib_spec->ipv6.val.flow_label),
  1700. ib_spec->type & IB_FLOW_SPEC_INNER);
  1701. break;
  1702. case IB_FLOW_SPEC_TCP:
  1703. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1704. LAST_TCP_UDP_FIELD))
  1705. return -EOPNOTSUPP;
  1706. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1707. 0xff);
  1708. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1709. IPPROTO_TCP);
  1710. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1711. ntohs(ib_spec->tcp_udp.mask.src_port));
  1712. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1713. ntohs(ib_spec->tcp_udp.val.src_port));
  1714. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1715. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1716. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1717. ntohs(ib_spec->tcp_udp.val.dst_port));
  1718. break;
  1719. case IB_FLOW_SPEC_UDP:
  1720. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1721. LAST_TCP_UDP_FIELD))
  1722. return -EOPNOTSUPP;
  1723. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1724. 0xff);
  1725. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1726. IPPROTO_UDP);
  1727. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1728. ntohs(ib_spec->tcp_udp.mask.src_port));
  1729. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1730. ntohs(ib_spec->tcp_udp.val.src_port));
  1731. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1732. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1733. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1734. ntohs(ib_spec->tcp_udp.val.dst_port));
  1735. break;
  1736. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1737. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1738. LAST_TUNNEL_FIELD))
  1739. return -EOPNOTSUPP;
  1740. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1741. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1742. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1743. ntohl(ib_spec->tunnel.val.tunnel_id));
  1744. break;
  1745. case IB_FLOW_SPEC_ACTION_TAG:
  1746. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1747. LAST_FLOW_TAG_FIELD))
  1748. return -EOPNOTSUPP;
  1749. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1750. return -EINVAL;
  1751. *tag_id = ib_spec->flow_tag.tag_id;
  1752. break;
  1753. case IB_FLOW_SPEC_ACTION_DROP:
  1754. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  1755. LAST_DROP_FIELD))
  1756. return -EOPNOTSUPP;
  1757. *is_drop = true;
  1758. break;
  1759. default:
  1760. return -EINVAL;
  1761. }
  1762. return 0;
  1763. }
  1764. /* If a flow could catch both multicast and unicast packets,
  1765. * it won't fall into the multicast flow steering table and this rule
  1766. * could steal other multicast packets.
  1767. */
  1768. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1769. {
  1770. struct ib_flow_spec_eth *eth_spec;
  1771. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1772. ib_attr->size < sizeof(struct ib_flow_attr) +
  1773. sizeof(struct ib_flow_spec_eth) ||
  1774. ib_attr->num_of_specs < 1)
  1775. return false;
  1776. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1777. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1778. eth_spec->size != sizeof(*eth_spec))
  1779. return false;
  1780. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1781. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1782. }
  1783. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  1784. const struct ib_flow_attr *flow_attr,
  1785. bool check_inner)
  1786. {
  1787. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1788. int match_ipv = check_inner ?
  1789. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1790. ft_field_support.inner_ip_version) :
  1791. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1792. ft_field_support.outer_ip_version);
  1793. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  1794. bool ipv4_spec_valid, ipv6_spec_valid;
  1795. unsigned int ip_spec_type = 0;
  1796. bool has_ethertype = false;
  1797. unsigned int spec_index;
  1798. bool mask_valid = true;
  1799. u16 eth_type = 0;
  1800. bool type_valid;
  1801. /* Validate that ethertype is correct */
  1802. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1803. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  1804. ib_spec->eth.mask.ether_type) {
  1805. mask_valid = (ib_spec->eth.mask.ether_type ==
  1806. htons(0xffff));
  1807. has_ethertype = true;
  1808. eth_type = ntohs(ib_spec->eth.val.ether_type);
  1809. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  1810. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  1811. ip_spec_type = ib_spec->type;
  1812. }
  1813. ib_spec = (void *)ib_spec + ib_spec->size;
  1814. }
  1815. type_valid = (!has_ethertype) || (!ip_spec_type);
  1816. if (!type_valid && mask_valid) {
  1817. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  1818. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  1819. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  1820. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  1821. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  1822. (((eth_type == ETH_P_MPLS_UC) ||
  1823. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  1824. }
  1825. return type_valid;
  1826. }
  1827. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  1828. const struct ib_flow_attr *flow_attr)
  1829. {
  1830. return is_valid_ethertype(mdev, flow_attr, false) &&
  1831. is_valid_ethertype(mdev, flow_attr, true);
  1832. }
  1833. static void put_flow_table(struct mlx5_ib_dev *dev,
  1834. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1835. {
  1836. prio->refcount -= !!ft_added;
  1837. if (!prio->refcount) {
  1838. mlx5_destroy_flow_table(prio->flow_table);
  1839. prio->flow_table = NULL;
  1840. }
  1841. }
  1842. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1843. {
  1844. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1845. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1846. struct mlx5_ib_flow_handler,
  1847. ibflow);
  1848. struct mlx5_ib_flow_handler *iter, *tmp;
  1849. mutex_lock(&dev->flow_db.lock);
  1850. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1851. mlx5_del_flow_rules(iter->rule);
  1852. put_flow_table(dev, iter->prio, true);
  1853. list_del(&iter->list);
  1854. kfree(iter);
  1855. }
  1856. mlx5_del_flow_rules(handler->rule);
  1857. put_flow_table(dev, handler->prio, true);
  1858. mutex_unlock(&dev->flow_db.lock);
  1859. kfree(handler);
  1860. return 0;
  1861. }
  1862. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1863. {
  1864. priority *= 2;
  1865. if (!dont_trap)
  1866. priority++;
  1867. return priority;
  1868. }
  1869. enum flow_table_type {
  1870. MLX5_IB_FT_RX,
  1871. MLX5_IB_FT_TX
  1872. };
  1873. #define MLX5_FS_MAX_TYPES 6
  1874. #define MLX5_FS_MAX_ENTRIES BIT(16)
  1875. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1876. struct ib_flow_attr *flow_attr,
  1877. enum flow_table_type ft_type)
  1878. {
  1879. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1880. struct mlx5_flow_namespace *ns = NULL;
  1881. struct mlx5_ib_flow_prio *prio;
  1882. struct mlx5_flow_table *ft;
  1883. int max_table_size;
  1884. int num_entries;
  1885. int num_groups;
  1886. int priority;
  1887. int err = 0;
  1888. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  1889. log_max_ft_size));
  1890. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1891. if (flow_is_multicast_only(flow_attr) &&
  1892. !dont_trap)
  1893. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1894. else
  1895. priority = ib_prio_to_core_prio(flow_attr->priority,
  1896. dont_trap);
  1897. ns = mlx5_get_flow_namespace(dev->mdev,
  1898. MLX5_FLOW_NAMESPACE_BYPASS);
  1899. num_entries = MLX5_FS_MAX_ENTRIES;
  1900. num_groups = MLX5_FS_MAX_TYPES;
  1901. prio = &dev->flow_db.prios[priority];
  1902. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1903. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1904. ns = mlx5_get_flow_namespace(dev->mdev,
  1905. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1906. build_leftovers_ft_param(&priority,
  1907. &num_entries,
  1908. &num_groups);
  1909. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1910. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1911. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1912. allow_sniffer_and_nic_rx_shared_tir))
  1913. return ERR_PTR(-ENOTSUPP);
  1914. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1915. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1916. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1917. prio = &dev->flow_db.sniffer[ft_type];
  1918. priority = 0;
  1919. num_entries = 1;
  1920. num_groups = 1;
  1921. }
  1922. if (!ns)
  1923. return ERR_PTR(-ENOTSUPP);
  1924. if (num_entries > max_table_size)
  1925. return ERR_PTR(-ENOMEM);
  1926. ft = prio->flow_table;
  1927. if (!ft) {
  1928. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1929. num_entries,
  1930. num_groups,
  1931. 0, 0);
  1932. if (!IS_ERR(ft)) {
  1933. prio->refcount = 0;
  1934. prio->flow_table = ft;
  1935. } else {
  1936. err = PTR_ERR(ft);
  1937. }
  1938. }
  1939. return err ? ERR_PTR(err) : prio;
  1940. }
  1941. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1942. struct mlx5_ib_flow_prio *ft_prio,
  1943. const struct ib_flow_attr *flow_attr,
  1944. struct mlx5_flow_destination *dst)
  1945. {
  1946. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1947. struct mlx5_ib_flow_handler *handler;
  1948. struct mlx5_flow_act flow_act = {0};
  1949. struct mlx5_flow_spec *spec;
  1950. struct mlx5_flow_destination *rule_dst = dst;
  1951. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1952. unsigned int spec_index;
  1953. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1954. bool is_drop = false;
  1955. int err = 0;
  1956. int dest_num = 1;
  1957. if (!is_valid_attr(dev->mdev, flow_attr))
  1958. return ERR_PTR(-EINVAL);
  1959. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  1960. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1961. if (!handler || !spec) {
  1962. err = -ENOMEM;
  1963. goto free;
  1964. }
  1965. INIT_LIST_HEAD(&handler->list);
  1966. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1967. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  1968. spec->match_value,
  1969. ib_flow, &flow_tag, &is_drop);
  1970. if (err < 0)
  1971. goto free;
  1972. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1973. }
  1974. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1975. if (is_drop) {
  1976. flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
  1977. rule_dst = NULL;
  1978. dest_num = 0;
  1979. } else {
  1980. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1981. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1982. }
  1983. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1984. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1985. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1986. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1987. flow_tag, flow_attr->type);
  1988. err = -EINVAL;
  1989. goto free;
  1990. }
  1991. flow_act.flow_tag = flow_tag;
  1992. handler->rule = mlx5_add_flow_rules(ft, spec,
  1993. &flow_act,
  1994. rule_dst, dest_num);
  1995. if (IS_ERR(handler->rule)) {
  1996. err = PTR_ERR(handler->rule);
  1997. goto free;
  1998. }
  1999. ft_prio->refcount++;
  2000. handler->prio = ft_prio;
  2001. ft_prio->flow_table = ft;
  2002. free:
  2003. if (err)
  2004. kfree(handler);
  2005. kvfree(spec);
  2006. return err ? ERR_PTR(err) : handler;
  2007. }
  2008. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2009. struct mlx5_ib_flow_prio *ft_prio,
  2010. struct ib_flow_attr *flow_attr,
  2011. struct mlx5_flow_destination *dst)
  2012. {
  2013. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2014. struct mlx5_ib_flow_handler *handler = NULL;
  2015. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2016. if (!IS_ERR(handler)) {
  2017. handler_dst = create_flow_rule(dev, ft_prio,
  2018. flow_attr, dst);
  2019. if (IS_ERR(handler_dst)) {
  2020. mlx5_del_flow_rules(handler->rule);
  2021. ft_prio->refcount--;
  2022. kfree(handler);
  2023. handler = handler_dst;
  2024. } else {
  2025. list_add(&handler_dst->list, &handler->list);
  2026. }
  2027. }
  2028. return handler;
  2029. }
  2030. enum {
  2031. LEFTOVERS_MC,
  2032. LEFTOVERS_UC,
  2033. };
  2034. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2035. struct mlx5_ib_flow_prio *ft_prio,
  2036. struct ib_flow_attr *flow_attr,
  2037. struct mlx5_flow_destination *dst)
  2038. {
  2039. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2040. struct mlx5_ib_flow_handler *handler = NULL;
  2041. static struct {
  2042. struct ib_flow_attr flow_attr;
  2043. struct ib_flow_spec_eth eth_flow;
  2044. } leftovers_specs[] = {
  2045. [LEFTOVERS_MC] = {
  2046. .flow_attr = {
  2047. .num_of_specs = 1,
  2048. .size = sizeof(leftovers_specs[0])
  2049. },
  2050. .eth_flow = {
  2051. .type = IB_FLOW_SPEC_ETH,
  2052. .size = sizeof(struct ib_flow_spec_eth),
  2053. .mask = {.dst_mac = {0x1} },
  2054. .val = {.dst_mac = {0x1} }
  2055. }
  2056. },
  2057. [LEFTOVERS_UC] = {
  2058. .flow_attr = {
  2059. .num_of_specs = 1,
  2060. .size = sizeof(leftovers_specs[0])
  2061. },
  2062. .eth_flow = {
  2063. .type = IB_FLOW_SPEC_ETH,
  2064. .size = sizeof(struct ib_flow_spec_eth),
  2065. .mask = {.dst_mac = {0x1} },
  2066. .val = {.dst_mac = {} }
  2067. }
  2068. }
  2069. };
  2070. handler = create_flow_rule(dev, ft_prio,
  2071. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2072. dst);
  2073. if (!IS_ERR(handler) &&
  2074. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2075. handler_ucast = create_flow_rule(dev, ft_prio,
  2076. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2077. dst);
  2078. if (IS_ERR(handler_ucast)) {
  2079. mlx5_del_flow_rules(handler->rule);
  2080. ft_prio->refcount--;
  2081. kfree(handler);
  2082. handler = handler_ucast;
  2083. } else {
  2084. list_add(&handler_ucast->list, &handler->list);
  2085. }
  2086. }
  2087. return handler;
  2088. }
  2089. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2090. struct mlx5_ib_flow_prio *ft_rx,
  2091. struct mlx5_ib_flow_prio *ft_tx,
  2092. struct mlx5_flow_destination *dst)
  2093. {
  2094. struct mlx5_ib_flow_handler *handler_rx;
  2095. struct mlx5_ib_flow_handler *handler_tx;
  2096. int err;
  2097. static const struct ib_flow_attr flow_attr = {
  2098. .num_of_specs = 0,
  2099. .size = sizeof(flow_attr)
  2100. };
  2101. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2102. if (IS_ERR(handler_rx)) {
  2103. err = PTR_ERR(handler_rx);
  2104. goto err;
  2105. }
  2106. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2107. if (IS_ERR(handler_tx)) {
  2108. err = PTR_ERR(handler_tx);
  2109. goto err_tx;
  2110. }
  2111. list_add(&handler_tx->list, &handler_rx->list);
  2112. return handler_rx;
  2113. err_tx:
  2114. mlx5_del_flow_rules(handler_rx->rule);
  2115. ft_rx->refcount--;
  2116. kfree(handler_rx);
  2117. err:
  2118. return ERR_PTR(err);
  2119. }
  2120. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2121. struct ib_flow_attr *flow_attr,
  2122. int domain)
  2123. {
  2124. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2125. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2126. struct mlx5_ib_flow_handler *handler = NULL;
  2127. struct mlx5_flow_destination *dst = NULL;
  2128. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2129. struct mlx5_ib_flow_prio *ft_prio;
  2130. int err;
  2131. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2132. return ERR_PTR(-ENOMEM);
  2133. if (domain != IB_FLOW_DOMAIN_USER ||
  2134. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  2135. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  2136. return ERR_PTR(-EINVAL);
  2137. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2138. if (!dst)
  2139. return ERR_PTR(-ENOMEM);
  2140. mutex_lock(&dev->flow_db.lock);
  2141. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  2142. if (IS_ERR(ft_prio)) {
  2143. err = PTR_ERR(ft_prio);
  2144. goto unlock;
  2145. }
  2146. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2147. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2148. if (IS_ERR(ft_prio_tx)) {
  2149. err = PTR_ERR(ft_prio_tx);
  2150. ft_prio_tx = NULL;
  2151. goto destroy_ft;
  2152. }
  2153. }
  2154. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2155. if (mqp->flags & MLX5_IB_QP_RSS)
  2156. dst->tir_num = mqp->rss_qp.tirn;
  2157. else
  2158. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2159. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2160. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2161. handler = create_dont_trap_rule(dev, ft_prio,
  2162. flow_attr, dst);
  2163. } else {
  2164. handler = create_flow_rule(dev, ft_prio, flow_attr,
  2165. dst);
  2166. }
  2167. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2168. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2169. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2170. dst);
  2171. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2172. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2173. } else {
  2174. err = -EINVAL;
  2175. goto destroy_ft;
  2176. }
  2177. if (IS_ERR(handler)) {
  2178. err = PTR_ERR(handler);
  2179. handler = NULL;
  2180. goto destroy_ft;
  2181. }
  2182. mutex_unlock(&dev->flow_db.lock);
  2183. kfree(dst);
  2184. return &handler->ibflow;
  2185. destroy_ft:
  2186. put_flow_table(dev, ft_prio, false);
  2187. if (ft_prio_tx)
  2188. put_flow_table(dev, ft_prio_tx, false);
  2189. unlock:
  2190. mutex_unlock(&dev->flow_db.lock);
  2191. kfree(dst);
  2192. kfree(handler);
  2193. return ERR_PTR(err);
  2194. }
  2195. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2196. {
  2197. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2198. int err;
  2199. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2200. if (err)
  2201. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2202. ibqp->qp_num, gid->raw);
  2203. return err;
  2204. }
  2205. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2206. {
  2207. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2208. int err;
  2209. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2210. if (err)
  2211. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2212. ibqp->qp_num, gid->raw);
  2213. return err;
  2214. }
  2215. static int init_node_data(struct mlx5_ib_dev *dev)
  2216. {
  2217. int err;
  2218. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2219. if (err)
  2220. return err;
  2221. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2222. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2223. }
  2224. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2225. char *buf)
  2226. {
  2227. struct mlx5_ib_dev *dev =
  2228. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2229. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2230. }
  2231. static ssize_t show_reg_pages(struct device *device,
  2232. struct device_attribute *attr, char *buf)
  2233. {
  2234. struct mlx5_ib_dev *dev =
  2235. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2236. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2237. }
  2238. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2239. char *buf)
  2240. {
  2241. struct mlx5_ib_dev *dev =
  2242. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2243. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2244. }
  2245. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2246. char *buf)
  2247. {
  2248. struct mlx5_ib_dev *dev =
  2249. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2250. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2251. }
  2252. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2253. char *buf)
  2254. {
  2255. struct mlx5_ib_dev *dev =
  2256. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2257. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2258. dev->mdev->board_id);
  2259. }
  2260. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2261. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2262. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2263. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2264. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2265. static struct device_attribute *mlx5_class_attributes[] = {
  2266. &dev_attr_hw_rev,
  2267. &dev_attr_hca_type,
  2268. &dev_attr_board_id,
  2269. &dev_attr_fw_pages,
  2270. &dev_attr_reg_pages,
  2271. };
  2272. static void pkey_change_handler(struct work_struct *work)
  2273. {
  2274. struct mlx5_ib_port_resources *ports =
  2275. container_of(work, struct mlx5_ib_port_resources,
  2276. pkey_change_work);
  2277. mutex_lock(&ports->devr->mutex);
  2278. mlx5_ib_gsi_pkey_change(ports->gsi);
  2279. mutex_unlock(&ports->devr->mutex);
  2280. }
  2281. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2282. {
  2283. struct mlx5_ib_qp *mqp;
  2284. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2285. struct mlx5_core_cq *mcq;
  2286. struct list_head cq_armed_list;
  2287. unsigned long flags_qp;
  2288. unsigned long flags_cq;
  2289. unsigned long flags;
  2290. INIT_LIST_HEAD(&cq_armed_list);
  2291. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2292. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2293. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2294. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2295. if (mqp->sq.tail != mqp->sq.head) {
  2296. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2297. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2298. if (send_mcq->mcq.comp &&
  2299. mqp->ibqp.send_cq->comp_handler) {
  2300. if (!send_mcq->mcq.reset_notify_added) {
  2301. send_mcq->mcq.reset_notify_added = 1;
  2302. list_add_tail(&send_mcq->mcq.reset_notify,
  2303. &cq_armed_list);
  2304. }
  2305. }
  2306. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2307. }
  2308. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2309. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2310. /* no handling is needed for SRQ */
  2311. if (!mqp->ibqp.srq) {
  2312. if (mqp->rq.tail != mqp->rq.head) {
  2313. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2314. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2315. if (recv_mcq->mcq.comp &&
  2316. mqp->ibqp.recv_cq->comp_handler) {
  2317. if (!recv_mcq->mcq.reset_notify_added) {
  2318. recv_mcq->mcq.reset_notify_added = 1;
  2319. list_add_tail(&recv_mcq->mcq.reset_notify,
  2320. &cq_armed_list);
  2321. }
  2322. }
  2323. spin_unlock_irqrestore(&recv_mcq->lock,
  2324. flags_cq);
  2325. }
  2326. }
  2327. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2328. }
  2329. /*At that point all inflight post send were put to be executed as of we
  2330. * lock/unlock above locks Now need to arm all involved CQs.
  2331. */
  2332. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2333. mcq->comp(mcq);
  2334. }
  2335. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2336. }
  2337. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2338. enum mlx5_dev_event event, unsigned long param)
  2339. {
  2340. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2341. struct ib_event ibev;
  2342. bool fatal = false;
  2343. u8 port = 0;
  2344. switch (event) {
  2345. case MLX5_DEV_EVENT_SYS_ERROR:
  2346. ibev.event = IB_EVENT_DEVICE_FATAL;
  2347. mlx5_ib_handle_internal_error(ibdev);
  2348. fatal = true;
  2349. break;
  2350. case MLX5_DEV_EVENT_PORT_UP:
  2351. case MLX5_DEV_EVENT_PORT_DOWN:
  2352. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2353. port = (u8)param;
  2354. /* In RoCE, port up/down events are handled in
  2355. * mlx5_netdev_event().
  2356. */
  2357. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2358. IB_LINK_LAYER_ETHERNET)
  2359. return;
  2360. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2361. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2362. break;
  2363. case MLX5_DEV_EVENT_LID_CHANGE:
  2364. ibev.event = IB_EVENT_LID_CHANGE;
  2365. port = (u8)param;
  2366. break;
  2367. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2368. ibev.event = IB_EVENT_PKEY_CHANGE;
  2369. port = (u8)param;
  2370. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2371. break;
  2372. case MLX5_DEV_EVENT_GUID_CHANGE:
  2373. ibev.event = IB_EVENT_GID_CHANGE;
  2374. port = (u8)param;
  2375. break;
  2376. case MLX5_DEV_EVENT_CLIENT_REREG:
  2377. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2378. port = (u8)param;
  2379. break;
  2380. default:
  2381. return;
  2382. }
  2383. ibev.device = &ibdev->ib_dev;
  2384. ibev.element.port_num = port;
  2385. if (port < 1 || port > ibdev->num_ports) {
  2386. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2387. return;
  2388. }
  2389. if (ibdev->ib_active)
  2390. ib_dispatch_event(&ibev);
  2391. if (fatal)
  2392. ibdev->ib_active = false;
  2393. }
  2394. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2395. {
  2396. struct mlx5_hca_vport_context vport_ctx;
  2397. int err;
  2398. int port;
  2399. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2400. dev->mdev->port_caps[port - 1].has_smi = false;
  2401. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2402. MLX5_CAP_PORT_TYPE_IB) {
  2403. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2404. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2405. port, 0,
  2406. &vport_ctx);
  2407. if (err) {
  2408. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2409. port, err);
  2410. return err;
  2411. }
  2412. dev->mdev->port_caps[port - 1].has_smi =
  2413. vport_ctx.has_smi;
  2414. } else {
  2415. dev->mdev->port_caps[port - 1].has_smi = true;
  2416. }
  2417. }
  2418. }
  2419. return 0;
  2420. }
  2421. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2422. {
  2423. int port;
  2424. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2425. mlx5_query_ext_port_caps(dev, port);
  2426. }
  2427. static int get_port_caps(struct mlx5_ib_dev *dev)
  2428. {
  2429. struct ib_device_attr *dprops = NULL;
  2430. struct ib_port_attr *pprops = NULL;
  2431. int err = -ENOMEM;
  2432. int port;
  2433. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2434. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2435. if (!pprops)
  2436. goto out;
  2437. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2438. if (!dprops)
  2439. goto out;
  2440. err = set_has_smi_cap(dev);
  2441. if (err)
  2442. goto out;
  2443. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2444. if (err) {
  2445. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2446. goto out;
  2447. }
  2448. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2449. memset(pprops, 0, sizeof(*pprops));
  2450. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2451. if (err) {
  2452. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2453. port, err);
  2454. break;
  2455. }
  2456. dev->mdev->port_caps[port - 1].pkey_table_len =
  2457. dprops->max_pkeys;
  2458. dev->mdev->port_caps[port - 1].gid_table_len =
  2459. pprops->gid_tbl_len;
  2460. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2461. dprops->max_pkeys, pprops->gid_tbl_len);
  2462. }
  2463. out:
  2464. kfree(pprops);
  2465. kfree(dprops);
  2466. return err;
  2467. }
  2468. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2469. {
  2470. int err;
  2471. err = mlx5_mr_cache_cleanup(dev);
  2472. if (err)
  2473. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2474. mlx5_ib_destroy_qp(dev->umrc.qp);
  2475. ib_free_cq(dev->umrc.cq);
  2476. ib_dealloc_pd(dev->umrc.pd);
  2477. }
  2478. enum {
  2479. MAX_UMR_WR = 128,
  2480. };
  2481. static int create_umr_res(struct mlx5_ib_dev *dev)
  2482. {
  2483. struct ib_qp_init_attr *init_attr = NULL;
  2484. struct ib_qp_attr *attr = NULL;
  2485. struct ib_pd *pd;
  2486. struct ib_cq *cq;
  2487. struct ib_qp *qp;
  2488. int ret;
  2489. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2490. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2491. if (!attr || !init_attr) {
  2492. ret = -ENOMEM;
  2493. goto error_0;
  2494. }
  2495. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2496. if (IS_ERR(pd)) {
  2497. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2498. ret = PTR_ERR(pd);
  2499. goto error_0;
  2500. }
  2501. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2502. if (IS_ERR(cq)) {
  2503. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2504. ret = PTR_ERR(cq);
  2505. goto error_2;
  2506. }
  2507. init_attr->send_cq = cq;
  2508. init_attr->recv_cq = cq;
  2509. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2510. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2511. init_attr->cap.max_send_sge = 1;
  2512. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2513. init_attr->port_num = 1;
  2514. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2515. if (IS_ERR(qp)) {
  2516. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2517. ret = PTR_ERR(qp);
  2518. goto error_3;
  2519. }
  2520. qp->device = &dev->ib_dev;
  2521. qp->real_qp = qp;
  2522. qp->uobject = NULL;
  2523. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2524. attr->qp_state = IB_QPS_INIT;
  2525. attr->port_num = 1;
  2526. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2527. IB_QP_PORT, NULL);
  2528. if (ret) {
  2529. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2530. goto error_4;
  2531. }
  2532. memset(attr, 0, sizeof(*attr));
  2533. attr->qp_state = IB_QPS_RTR;
  2534. attr->path_mtu = IB_MTU_256;
  2535. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2536. if (ret) {
  2537. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2538. goto error_4;
  2539. }
  2540. memset(attr, 0, sizeof(*attr));
  2541. attr->qp_state = IB_QPS_RTS;
  2542. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2543. if (ret) {
  2544. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2545. goto error_4;
  2546. }
  2547. dev->umrc.qp = qp;
  2548. dev->umrc.cq = cq;
  2549. dev->umrc.pd = pd;
  2550. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2551. ret = mlx5_mr_cache_init(dev);
  2552. if (ret) {
  2553. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2554. goto error_4;
  2555. }
  2556. kfree(attr);
  2557. kfree(init_attr);
  2558. return 0;
  2559. error_4:
  2560. mlx5_ib_destroy_qp(qp);
  2561. error_3:
  2562. ib_free_cq(cq);
  2563. error_2:
  2564. ib_dealloc_pd(pd);
  2565. error_0:
  2566. kfree(attr);
  2567. kfree(init_attr);
  2568. return ret;
  2569. }
  2570. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  2571. {
  2572. switch (umr_fence_cap) {
  2573. case MLX5_CAP_UMR_FENCE_NONE:
  2574. return MLX5_FENCE_MODE_NONE;
  2575. case MLX5_CAP_UMR_FENCE_SMALL:
  2576. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  2577. default:
  2578. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2579. }
  2580. }
  2581. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2582. {
  2583. struct ib_srq_init_attr attr;
  2584. struct mlx5_ib_dev *dev;
  2585. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2586. int port;
  2587. int ret = 0;
  2588. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2589. mutex_init(&devr->mutex);
  2590. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2591. if (IS_ERR(devr->p0)) {
  2592. ret = PTR_ERR(devr->p0);
  2593. goto error0;
  2594. }
  2595. devr->p0->device = &dev->ib_dev;
  2596. devr->p0->uobject = NULL;
  2597. atomic_set(&devr->p0->usecnt, 0);
  2598. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2599. if (IS_ERR(devr->c0)) {
  2600. ret = PTR_ERR(devr->c0);
  2601. goto error1;
  2602. }
  2603. devr->c0->device = &dev->ib_dev;
  2604. devr->c0->uobject = NULL;
  2605. devr->c0->comp_handler = NULL;
  2606. devr->c0->event_handler = NULL;
  2607. devr->c0->cq_context = NULL;
  2608. atomic_set(&devr->c0->usecnt, 0);
  2609. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2610. if (IS_ERR(devr->x0)) {
  2611. ret = PTR_ERR(devr->x0);
  2612. goto error2;
  2613. }
  2614. devr->x0->device = &dev->ib_dev;
  2615. devr->x0->inode = NULL;
  2616. atomic_set(&devr->x0->usecnt, 0);
  2617. mutex_init(&devr->x0->tgt_qp_mutex);
  2618. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2619. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2620. if (IS_ERR(devr->x1)) {
  2621. ret = PTR_ERR(devr->x1);
  2622. goto error3;
  2623. }
  2624. devr->x1->device = &dev->ib_dev;
  2625. devr->x1->inode = NULL;
  2626. atomic_set(&devr->x1->usecnt, 0);
  2627. mutex_init(&devr->x1->tgt_qp_mutex);
  2628. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2629. memset(&attr, 0, sizeof(attr));
  2630. attr.attr.max_sge = 1;
  2631. attr.attr.max_wr = 1;
  2632. attr.srq_type = IB_SRQT_XRC;
  2633. attr.ext.xrc.cq = devr->c0;
  2634. attr.ext.xrc.xrcd = devr->x0;
  2635. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2636. if (IS_ERR(devr->s0)) {
  2637. ret = PTR_ERR(devr->s0);
  2638. goto error4;
  2639. }
  2640. devr->s0->device = &dev->ib_dev;
  2641. devr->s0->pd = devr->p0;
  2642. devr->s0->uobject = NULL;
  2643. devr->s0->event_handler = NULL;
  2644. devr->s0->srq_context = NULL;
  2645. devr->s0->srq_type = IB_SRQT_XRC;
  2646. devr->s0->ext.xrc.xrcd = devr->x0;
  2647. devr->s0->ext.xrc.cq = devr->c0;
  2648. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2649. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2650. atomic_inc(&devr->p0->usecnt);
  2651. atomic_set(&devr->s0->usecnt, 0);
  2652. memset(&attr, 0, sizeof(attr));
  2653. attr.attr.max_sge = 1;
  2654. attr.attr.max_wr = 1;
  2655. attr.srq_type = IB_SRQT_BASIC;
  2656. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2657. if (IS_ERR(devr->s1)) {
  2658. ret = PTR_ERR(devr->s1);
  2659. goto error5;
  2660. }
  2661. devr->s1->device = &dev->ib_dev;
  2662. devr->s1->pd = devr->p0;
  2663. devr->s1->uobject = NULL;
  2664. devr->s1->event_handler = NULL;
  2665. devr->s1->srq_context = NULL;
  2666. devr->s1->srq_type = IB_SRQT_BASIC;
  2667. devr->s1->ext.xrc.cq = devr->c0;
  2668. atomic_inc(&devr->p0->usecnt);
  2669. atomic_set(&devr->s0->usecnt, 0);
  2670. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2671. INIT_WORK(&devr->ports[port].pkey_change_work,
  2672. pkey_change_handler);
  2673. devr->ports[port].devr = devr;
  2674. }
  2675. return 0;
  2676. error5:
  2677. mlx5_ib_destroy_srq(devr->s0);
  2678. error4:
  2679. mlx5_ib_dealloc_xrcd(devr->x1);
  2680. error3:
  2681. mlx5_ib_dealloc_xrcd(devr->x0);
  2682. error2:
  2683. mlx5_ib_destroy_cq(devr->c0);
  2684. error1:
  2685. mlx5_ib_dealloc_pd(devr->p0);
  2686. error0:
  2687. return ret;
  2688. }
  2689. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2690. {
  2691. struct mlx5_ib_dev *dev =
  2692. container_of(devr, struct mlx5_ib_dev, devr);
  2693. int port;
  2694. mlx5_ib_destroy_srq(devr->s1);
  2695. mlx5_ib_destroy_srq(devr->s0);
  2696. mlx5_ib_dealloc_xrcd(devr->x0);
  2697. mlx5_ib_dealloc_xrcd(devr->x1);
  2698. mlx5_ib_destroy_cq(devr->c0);
  2699. mlx5_ib_dealloc_pd(devr->p0);
  2700. /* Make sure no change P_Key work items are still executing */
  2701. for (port = 0; port < dev->num_ports; ++port)
  2702. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2703. }
  2704. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2705. {
  2706. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2707. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2708. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2709. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2710. u32 ret = 0;
  2711. if (ll == IB_LINK_LAYER_INFINIBAND)
  2712. return RDMA_CORE_PORT_IBA_IB;
  2713. ret = RDMA_CORE_PORT_RAW_PACKET;
  2714. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2715. return ret;
  2716. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2717. return ret;
  2718. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2719. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2720. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2721. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2722. return ret;
  2723. }
  2724. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2725. struct ib_port_immutable *immutable)
  2726. {
  2727. struct ib_port_attr attr;
  2728. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2729. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2730. int err;
  2731. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2732. err = ib_query_port(ibdev, port_num, &attr);
  2733. if (err)
  2734. return err;
  2735. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2736. immutable->gid_tbl_len = attr.gid_tbl_len;
  2737. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2738. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2739. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2740. return 0;
  2741. }
  2742. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2743. size_t str_len)
  2744. {
  2745. struct mlx5_ib_dev *dev =
  2746. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2747. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2748. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2749. }
  2750. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2751. {
  2752. struct mlx5_core_dev *mdev = dev->mdev;
  2753. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2754. MLX5_FLOW_NAMESPACE_LAG);
  2755. struct mlx5_flow_table *ft;
  2756. int err;
  2757. if (!ns || !mlx5_lag_is_active(mdev))
  2758. return 0;
  2759. err = mlx5_cmd_create_vport_lag(mdev);
  2760. if (err)
  2761. return err;
  2762. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2763. if (IS_ERR(ft)) {
  2764. err = PTR_ERR(ft);
  2765. goto err_destroy_vport_lag;
  2766. }
  2767. dev->flow_db.lag_demux_ft = ft;
  2768. return 0;
  2769. err_destroy_vport_lag:
  2770. mlx5_cmd_destroy_vport_lag(mdev);
  2771. return err;
  2772. }
  2773. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2774. {
  2775. struct mlx5_core_dev *mdev = dev->mdev;
  2776. if (dev->flow_db.lag_demux_ft) {
  2777. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2778. dev->flow_db.lag_demux_ft = NULL;
  2779. mlx5_cmd_destroy_vport_lag(mdev);
  2780. }
  2781. }
  2782. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2783. {
  2784. int err;
  2785. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2786. err = register_netdevice_notifier(&dev->roce.nb);
  2787. if (err) {
  2788. dev->roce.nb.notifier_call = NULL;
  2789. return err;
  2790. }
  2791. return 0;
  2792. }
  2793. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2794. {
  2795. if (dev->roce.nb.notifier_call) {
  2796. unregister_netdevice_notifier(&dev->roce.nb);
  2797. dev->roce.nb.notifier_call = NULL;
  2798. }
  2799. }
  2800. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2801. {
  2802. int err;
  2803. err = mlx5_add_netdev_notifier(dev);
  2804. if (err)
  2805. return err;
  2806. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2807. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2808. if (err)
  2809. goto err_unregister_netdevice_notifier;
  2810. }
  2811. err = mlx5_eth_lag_init(dev);
  2812. if (err)
  2813. goto err_disable_roce;
  2814. return 0;
  2815. err_disable_roce:
  2816. if (MLX5_CAP_GEN(dev->mdev, roce))
  2817. mlx5_nic_vport_disable_roce(dev->mdev);
  2818. err_unregister_netdevice_notifier:
  2819. mlx5_remove_netdev_notifier(dev);
  2820. return err;
  2821. }
  2822. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2823. {
  2824. mlx5_eth_lag_cleanup(dev);
  2825. if (MLX5_CAP_GEN(dev->mdev, roce))
  2826. mlx5_nic_vport_disable_roce(dev->mdev);
  2827. }
  2828. struct mlx5_ib_counter {
  2829. const char *name;
  2830. size_t offset;
  2831. };
  2832. #define INIT_Q_COUNTER(_name) \
  2833. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2834. static const struct mlx5_ib_counter basic_q_cnts[] = {
  2835. INIT_Q_COUNTER(rx_write_requests),
  2836. INIT_Q_COUNTER(rx_read_requests),
  2837. INIT_Q_COUNTER(rx_atomic_requests),
  2838. INIT_Q_COUNTER(out_of_buffer),
  2839. };
  2840. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  2841. INIT_Q_COUNTER(out_of_sequence),
  2842. };
  2843. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  2844. INIT_Q_COUNTER(duplicate_request),
  2845. INIT_Q_COUNTER(rnr_nak_retry_err),
  2846. INIT_Q_COUNTER(packet_seq_err),
  2847. INIT_Q_COUNTER(implied_nak_seq_err),
  2848. INIT_Q_COUNTER(local_ack_timeout_err),
  2849. };
  2850. #define INIT_CONG_COUNTER(_name) \
  2851. { .name = #_name, .offset = \
  2852. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  2853. static const struct mlx5_ib_counter cong_cnts[] = {
  2854. INIT_CONG_COUNTER(rp_cnp_ignored),
  2855. INIT_CONG_COUNTER(rp_cnp_handled),
  2856. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  2857. INIT_CONG_COUNTER(np_cnp_sent),
  2858. };
  2859. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  2860. {
  2861. unsigned int i;
  2862. for (i = 0; i < dev->num_ports; i++) {
  2863. mlx5_core_dealloc_q_counter(dev->mdev,
  2864. dev->port[i].cnts.set_id);
  2865. kfree(dev->port[i].cnts.names);
  2866. kfree(dev->port[i].cnts.offsets);
  2867. }
  2868. }
  2869. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  2870. struct mlx5_ib_counters *cnts)
  2871. {
  2872. u32 num_counters;
  2873. num_counters = ARRAY_SIZE(basic_q_cnts);
  2874. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2875. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2876. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2877. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2878. cnts->num_q_counters = num_counters;
  2879. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2880. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  2881. num_counters += ARRAY_SIZE(cong_cnts);
  2882. }
  2883. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  2884. if (!cnts->names)
  2885. return -ENOMEM;
  2886. cnts->offsets = kcalloc(num_counters,
  2887. sizeof(cnts->offsets), GFP_KERNEL);
  2888. if (!cnts->offsets)
  2889. goto err_names;
  2890. return 0;
  2891. err_names:
  2892. kfree(cnts->names);
  2893. return -ENOMEM;
  2894. }
  2895. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  2896. const char **names,
  2897. size_t *offsets)
  2898. {
  2899. int i;
  2900. int j = 0;
  2901. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2902. names[j] = basic_q_cnts[i].name;
  2903. offsets[j] = basic_q_cnts[i].offset;
  2904. }
  2905. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2906. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2907. names[j] = out_of_seq_q_cnts[i].name;
  2908. offsets[j] = out_of_seq_q_cnts[i].offset;
  2909. }
  2910. }
  2911. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2912. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2913. names[j] = retrans_q_cnts[i].name;
  2914. offsets[j] = retrans_q_cnts[i].offset;
  2915. }
  2916. }
  2917. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2918. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  2919. names[j] = cong_cnts[i].name;
  2920. offsets[j] = cong_cnts[i].offset;
  2921. }
  2922. }
  2923. }
  2924. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  2925. {
  2926. int i;
  2927. int ret;
  2928. for (i = 0; i < dev->num_ports; i++) {
  2929. struct mlx5_ib_port *port = &dev->port[i];
  2930. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2931. &port->cnts.set_id);
  2932. if (ret) {
  2933. mlx5_ib_warn(dev,
  2934. "couldn't allocate queue counter for port %d, err %d\n",
  2935. i + 1, ret);
  2936. goto dealloc_counters;
  2937. }
  2938. ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
  2939. if (ret)
  2940. goto dealloc_counters;
  2941. mlx5_ib_fill_counters(dev, port->cnts.names,
  2942. port->cnts.offsets);
  2943. }
  2944. return 0;
  2945. dealloc_counters:
  2946. while (--i >= 0)
  2947. mlx5_core_dealloc_q_counter(dev->mdev,
  2948. dev->port[i].cnts.set_id);
  2949. return ret;
  2950. }
  2951. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2952. u8 port_num)
  2953. {
  2954. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2955. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2956. /* We support only per port stats */
  2957. if (port_num == 0)
  2958. return NULL;
  2959. return rdma_alloc_hw_stats_struct(port->cnts.names,
  2960. port->cnts.num_q_counters +
  2961. port->cnts.num_cong_counters,
  2962. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2963. }
  2964. static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
  2965. struct mlx5_ib_port *port,
  2966. struct rdma_hw_stats *stats)
  2967. {
  2968. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2969. void *out;
  2970. __be32 val;
  2971. int ret, i;
  2972. out = kvzalloc(outlen, GFP_KERNEL);
  2973. if (!out)
  2974. return -ENOMEM;
  2975. ret = mlx5_core_query_q_counter(dev->mdev,
  2976. port->cnts.set_id, 0,
  2977. out, outlen);
  2978. if (ret)
  2979. goto free;
  2980. for (i = 0; i < port->cnts.num_q_counters; i++) {
  2981. val = *(__be32 *)(out + port->cnts.offsets[i]);
  2982. stats->value[i] = (u64)be32_to_cpu(val);
  2983. }
  2984. free:
  2985. kvfree(out);
  2986. return ret;
  2987. }
  2988. static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
  2989. struct mlx5_ib_port *port,
  2990. struct rdma_hw_stats *stats)
  2991. {
  2992. int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
  2993. void *out;
  2994. int ret, i;
  2995. int offset = port->cnts.num_q_counters;
  2996. out = kvzalloc(outlen, GFP_KERNEL);
  2997. if (!out)
  2998. return -ENOMEM;
  2999. ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
  3000. if (ret)
  3001. goto free;
  3002. for (i = 0; i < port->cnts.num_cong_counters; i++) {
  3003. stats->value[i + offset] =
  3004. be64_to_cpup((__be64 *)(out +
  3005. port->cnts.offsets[i + offset]));
  3006. }
  3007. free:
  3008. kvfree(out);
  3009. return ret;
  3010. }
  3011. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3012. struct rdma_hw_stats *stats,
  3013. u8 port_num, int index)
  3014. {
  3015. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3016. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3017. int ret, num_counters;
  3018. if (!stats)
  3019. return -EINVAL;
  3020. ret = mlx5_ib_query_q_counters(dev, port, stats);
  3021. if (ret)
  3022. return ret;
  3023. num_counters = port->cnts.num_q_counters;
  3024. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3025. ret = mlx5_ib_query_cong_counters(dev, port, stats);
  3026. if (ret)
  3027. return ret;
  3028. num_counters += port->cnts.num_cong_counters;
  3029. }
  3030. return num_counters;
  3031. }
  3032. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3033. {
  3034. return mlx5_rdma_netdev_free(netdev);
  3035. }
  3036. static struct net_device*
  3037. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3038. u8 port_num,
  3039. enum rdma_netdev_t type,
  3040. const char *name,
  3041. unsigned char name_assign_type,
  3042. void (*setup)(struct net_device *))
  3043. {
  3044. struct net_device *netdev;
  3045. struct rdma_netdev *rn;
  3046. if (type != RDMA_NETDEV_IPOIB)
  3047. return ERR_PTR(-EOPNOTSUPP);
  3048. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3049. name, setup);
  3050. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3051. rn = netdev_priv(netdev);
  3052. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3053. }
  3054. return netdev;
  3055. }
  3056. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  3057. {
  3058. struct mlx5_ib_dev *dev;
  3059. enum rdma_link_layer ll;
  3060. int port_type_cap;
  3061. const char *name;
  3062. int err;
  3063. int i;
  3064. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  3065. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  3066. printk_once(KERN_INFO "%s", mlx5_version);
  3067. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  3068. if (!dev)
  3069. return NULL;
  3070. dev->mdev = mdev;
  3071. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  3072. GFP_KERNEL);
  3073. if (!dev->port)
  3074. goto err_dealloc;
  3075. rwlock_init(&dev->roce.netdev_lock);
  3076. err = get_port_caps(dev);
  3077. if (err)
  3078. goto err_free_port;
  3079. if (mlx5_use_mad_ifc(dev))
  3080. get_ext_port_caps(dev);
  3081. if (!mlx5_lag_is_active(mdev))
  3082. name = "mlx5_%d";
  3083. else
  3084. name = "mlx5_bond_%d";
  3085. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  3086. dev->ib_dev.owner = THIS_MODULE;
  3087. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  3088. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  3089. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  3090. dev->ib_dev.phys_port_cnt = dev->num_ports;
  3091. dev->ib_dev.num_comp_vectors =
  3092. dev->mdev->priv.eq_table.num_comp_vectors;
  3093. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  3094. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  3095. dev->ib_dev.uverbs_cmd_mask =
  3096. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  3097. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  3098. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  3099. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  3100. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  3101. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  3102. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  3103. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  3104. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  3105. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  3106. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  3107. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  3108. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  3109. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  3110. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  3111. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  3112. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  3113. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  3114. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  3115. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  3116. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  3117. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  3118. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  3119. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  3120. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  3121. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  3122. dev->ib_dev.uverbs_ex_cmd_mask =
  3123. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  3124. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  3125. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  3126. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  3127. dev->ib_dev.query_device = mlx5_ib_query_device;
  3128. dev->ib_dev.query_port = mlx5_ib_query_port;
  3129. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  3130. if (ll == IB_LINK_LAYER_ETHERNET)
  3131. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  3132. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  3133. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  3134. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  3135. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  3136. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  3137. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  3138. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  3139. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  3140. dev->ib_dev.mmap = mlx5_ib_mmap;
  3141. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  3142. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  3143. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  3144. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  3145. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  3146. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  3147. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  3148. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  3149. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  3150. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  3151. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  3152. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  3153. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  3154. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  3155. dev->ib_dev.post_send = mlx5_ib_post_send;
  3156. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  3157. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  3158. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  3159. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  3160. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  3161. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  3162. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  3163. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  3164. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  3165. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  3166. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  3167. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  3168. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  3169. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  3170. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  3171. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  3172. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  3173. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  3174. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  3175. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  3176. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  3177. if (mlx5_core_is_pf(mdev)) {
  3178. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  3179. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  3180. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  3181. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  3182. }
  3183. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  3184. mlx5_ib_internal_fill_odp_caps(dev);
  3185. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  3186. if (MLX5_CAP_GEN(mdev, imaicl)) {
  3187. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  3188. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  3189. dev->ib_dev.uverbs_cmd_mask |=
  3190. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  3191. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  3192. }
  3193. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3194. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  3195. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  3196. }
  3197. if (MLX5_CAP_GEN(mdev, xrc)) {
  3198. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  3199. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  3200. dev->ib_dev.uverbs_cmd_mask |=
  3201. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  3202. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  3203. }
  3204. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  3205. IB_LINK_LAYER_ETHERNET) {
  3206. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  3207. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  3208. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  3209. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  3210. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  3211. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  3212. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  3213. dev->ib_dev.uverbs_ex_cmd_mask |=
  3214. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  3215. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  3216. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  3217. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  3218. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  3219. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  3220. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  3221. }
  3222. err = init_node_data(dev);
  3223. if (err)
  3224. goto err_free_port;
  3225. mutex_init(&dev->flow_db.lock);
  3226. mutex_init(&dev->cap_mask_mutex);
  3227. INIT_LIST_HEAD(&dev->qp_list);
  3228. spin_lock_init(&dev->reset_flow_resource_lock);
  3229. if (ll == IB_LINK_LAYER_ETHERNET) {
  3230. err = mlx5_enable_eth(dev);
  3231. if (err)
  3232. goto err_free_port;
  3233. dev->roce.last_port_state = IB_PORT_DOWN;
  3234. }
  3235. err = create_dev_resources(&dev->devr);
  3236. if (err)
  3237. goto err_disable_eth;
  3238. err = mlx5_ib_odp_init_one(dev);
  3239. if (err)
  3240. goto err_rsrc;
  3241. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3242. err = mlx5_ib_alloc_counters(dev);
  3243. if (err)
  3244. goto err_odp;
  3245. }
  3246. err = mlx5_ib_init_cong_debugfs(dev);
  3247. if (err)
  3248. goto err_cnt;
  3249. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  3250. if (!dev->mdev->priv.uar)
  3251. goto err_cong;
  3252. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  3253. if (err)
  3254. goto err_uar_page;
  3255. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  3256. if (err)
  3257. goto err_bfreg;
  3258. err = ib_register_device(&dev->ib_dev, NULL);
  3259. if (err)
  3260. goto err_fp_bfreg;
  3261. err = create_umr_res(dev);
  3262. if (err)
  3263. goto err_dev;
  3264. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  3265. err = device_create_file(&dev->ib_dev.dev,
  3266. mlx5_class_attributes[i]);
  3267. if (err)
  3268. goto err_umrc;
  3269. }
  3270. if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  3271. MLX5_CAP_GEN(mdev, disable_local_lb))
  3272. mutex_init(&dev->lb_mutex);
  3273. dev->ib_active = true;
  3274. return dev;
  3275. err_umrc:
  3276. destroy_umrc_res(dev);
  3277. err_dev:
  3278. ib_unregister_device(&dev->ib_dev);
  3279. err_fp_bfreg:
  3280. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3281. err_bfreg:
  3282. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3283. err_uar_page:
  3284. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3285. err_cnt:
  3286. mlx5_ib_cleanup_cong_debugfs(dev);
  3287. err_cong:
  3288. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3289. mlx5_ib_dealloc_counters(dev);
  3290. err_odp:
  3291. mlx5_ib_odp_remove_one(dev);
  3292. err_rsrc:
  3293. destroy_dev_resources(&dev->devr);
  3294. err_disable_eth:
  3295. if (ll == IB_LINK_LAYER_ETHERNET) {
  3296. mlx5_disable_eth(dev);
  3297. mlx5_remove_netdev_notifier(dev);
  3298. }
  3299. err_free_port:
  3300. kfree(dev->port);
  3301. err_dealloc:
  3302. ib_dealloc_device((struct ib_device *)dev);
  3303. return NULL;
  3304. }
  3305. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3306. {
  3307. struct mlx5_ib_dev *dev = context;
  3308. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3309. mlx5_remove_netdev_notifier(dev);
  3310. ib_unregister_device(&dev->ib_dev);
  3311. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3312. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3313. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3314. mlx5_ib_cleanup_cong_debugfs(dev);
  3315. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3316. mlx5_ib_dealloc_counters(dev);
  3317. destroy_umrc_res(dev);
  3318. mlx5_ib_odp_remove_one(dev);
  3319. destroy_dev_resources(&dev->devr);
  3320. if (ll == IB_LINK_LAYER_ETHERNET)
  3321. mlx5_disable_eth(dev);
  3322. kfree(dev->port);
  3323. ib_dealloc_device(&dev->ib_dev);
  3324. }
  3325. static struct mlx5_interface mlx5_ib_interface = {
  3326. .add = mlx5_ib_add,
  3327. .remove = mlx5_ib_remove,
  3328. .event = mlx5_ib_event,
  3329. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3330. .pfault = mlx5_ib_pfault,
  3331. #endif
  3332. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3333. };
  3334. static int __init mlx5_ib_init(void)
  3335. {
  3336. int err;
  3337. mlx5_ib_odp_init();
  3338. err = mlx5_register_interface(&mlx5_ib_interface);
  3339. return err;
  3340. }
  3341. static void __exit mlx5_ib_cleanup(void)
  3342. {
  3343. mlx5_unregister_interface(&mlx5_ib_interface);
  3344. }
  3345. module_init(mlx5_ib_init);
  3346. module_exit(mlx5_ib_cleanup);