omap_hwmod.c 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /**
  168. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  169. * @enable_module: function to enable a module (via MODULEMODE)
  170. * @disable_module: function to disable a module (via MODULEMODE)
  171. *
  172. * XXX Eventually this functionality will be hidden inside the PRM/CM
  173. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  174. * conditionals in this code.
  175. */
  176. struct omap_hwmod_soc_ops {
  177. void (*enable_module)(struct omap_hwmod *oh);
  178. int (*disable_module)(struct omap_hwmod *oh);
  179. int (*wait_target_ready)(struct omap_hwmod *oh);
  180. int (*assert_hardreset)(struct omap_hwmod *oh,
  181. struct omap_hwmod_rst_info *ohri);
  182. int (*deassert_hardreset)(struct omap_hwmod *oh,
  183. struct omap_hwmod_rst_info *ohri);
  184. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  185. struct omap_hwmod_rst_info *ohri);
  186. int (*init_clkdm)(struct omap_hwmod *oh);
  187. void (*update_context_lost)(struct omap_hwmod *oh);
  188. int (*get_context_lost)(struct omap_hwmod *oh);
  189. };
  190. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  191. static struct omap_hwmod_soc_ops soc_ops;
  192. /* omap_hwmod_list contains all registered struct omap_hwmods */
  193. static LIST_HEAD(omap_hwmod_list);
  194. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  195. static struct omap_hwmod *mpu_oh;
  196. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  197. static DEFINE_SPINLOCK(io_chain_lock);
  198. /*
  199. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  200. * allocated from - used to reduce the number of small memory
  201. * allocations, which has a significant impact on performance
  202. */
  203. static struct omap_hwmod_link *linkspace;
  204. /*
  205. * free_ls, max_ls: array indexes into linkspace; representing the
  206. * next free struct omap_hwmod_link index, and the maximum number of
  207. * struct omap_hwmod_link records allocated (respectively)
  208. */
  209. static unsigned short free_ls, max_ls, ls_supp;
  210. /* inited: set to true once the hwmod code is initialized */
  211. static bool inited;
  212. /* Private functions */
  213. /**
  214. * _fetch_next_ocp_if - return the next OCP interface in a list
  215. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  216. * @i: pointer to the index of the element pointed to by @p in the list
  217. *
  218. * Return a pointer to the struct omap_hwmod_ocp_if record
  219. * containing the struct list_head pointed to by @p, and increment
  220. * @p such that a future call to this routine will return the next
  221. * record.
  222. */
  223. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  224. int *i)
  225. {
  226. struct omap_hwmod_ocp_if *oi;
  227. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  228. *p = (*p)->next;
  229. *i = *i + 1;
  230. return oi;
  231. }
  232. /**
  233. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  234. * @oh: struct omap_hwmod *
  235. *
  236. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  237. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  238. * OCP_SYSCONFIG register or 0 upon success.
  239. */
  240. static int _update_sysc_cache(struct omap_hwmod *oh)
  241. {
  242. if (!oh->class->sysc) {
  243. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  244. return -EINVAL;
  245. }
  246. /* XXX ensure module interface clock is up */
  247. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  248. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  249. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  250. return 0;
  251. }
  252. /**
  253. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  254. * @v: OCP_SYSCONFIG value to write
  255. * @oh: struct omap_hwmod *
  256. *
  257. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  258. * one. No return value.
  259. */
  260. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  261. {
  262. if (!oh->class->sysc) {
  263. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  264. return;
  265. }
  266. /* XXX ensure module interface clock is up */
  267. /* Module might have lost context, always update cache and register */
  268. oh->_sysc_cache = v;
  269. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  270. }
  271. /**
  272. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  273. * @oh: struct omap_hwmod *
  274. * @standbymode: MIDLEMODE field bits
  275. * @v: pointer to register contents to modify
  276. *
  277. * Update the master standby mode bits in @v to be @standbymode for
  278. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  279. * upon error or 0 upon success.
  280. */
  281. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  282. u32 *v)
  283. {
  284. u32 mstandby_mask;
  285. u8 mstandby_shift;
  286. if (!oh->class->sysc ||
  287. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  288. return -EINVAL;
  289. if (!oh->class->sysc->sysc_fields) {
  290. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  291. return -EINVAL;
  292. }
  293. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  294. mstandby_mask = (0x3 << mstandby_shift);
  295. *v &= ~mstandby_mask;
  296. *v |= __ffs(standbymode) << mstandby_shift;
  297. return 0;
  298. }
  299. /**
  300. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  301. * @oh: struct omap_hwmod *
  302. * @idlemode: SIDLEMODE field bits
  303. * @v: pointer to register contents to modify
  304. *
  305. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  306. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  307. * or 0 upon success.
  308. */
  309. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  310. {
  311. u32 sidle_mask;
  312. u8 sidle_shift;
  313. if (!oh->class->sysc ||
  314. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  315. return -EINVAL;
  316. if (!oh->class->sysc->sysc_fields) {
  317. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  318. return -EINVAL;
  319. }
  320. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  321. sidle_mask = (0x3 << sidle_shift);
  322. *v &= ~sidle_mask;
  323. *v |= __ffs(idlemode) << sidle_shift;
  324. return 0;
  325. }
  326. /**
  327. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  328. * @oh: struct omap_hwmod *
  329. * @clockact: CLOCKACTIVITY field bits
  330. * @v: pointer to register contents to modify
  331. *
  332. * Update the clockactivity mode bits in @v to be @clockact for the
  333. * @oh hwmod. Used for additional powersaving on some modules. Does
  334. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  335. * success.
  336. */
  337. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  338. {
  339. u32 clkact_mask;
  340. u8 clkact_shift;
  341. if (!oh->class->sysc ||
  342. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  343. return -EINVAL;
  344. if (!oh->class->sysc->sysc_fields) {
  345. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  346. return -EINVAL;
  347. }
  348. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  349. clkact_mask = (0x3 << clkact_shift);
  350. *v &= ~clkact_mask;
  351. *v |= clockact << clkact_shift;
  352. return 0;
  353. }
  354. /**
  355. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  356. * @oh: struct omap_hwmod *
  357. * @v: pointer to register contents to modify
  358. *
  359. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  360. * error or 0 upon success.
  361. */
  362. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  363. {
  364. u32 softrst_mask;
  365. if (!oh->class->sysc ||
  366. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  367. return -EINVAL;
  368. if (!oh->class->sysc->sysc_fields) {
  369. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  370. return -EINVAL;
  371. }
  372. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  373. *v |= softrst_mask;
  374. return 0;
  375. }
  376. /**
  377. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  378. * @oh: struct omap_hwmod *
  379. * @v: pointer to register contents to modify
  380. *
  381. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  382. * error or 0 upon success.
  383. */
  384. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  385. {
  386. u32 softrst_mask;
  387. if (!oh->class->sysc ||
  388. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  389. return -EINVAL;
  390. if (!oh->class->sysc->sysc_fields) {
  391. WARN(1,
  392. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  393. oh->name);
  394. return -EINVAL;
  395. }
  396. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  397. *v &= ~softrst_mask;
  398. return 0;
  399. }
  400. /**
  401. * _wait_softreset_complete - wait for an OCP softreset to complete
  402. * @oh: struct omap_hwmod * to wait on
  403. *
  404. * Wait until the IP block represented by @oh reports that its OCP
  405. * softreset is complete. This can be triggered by software (see
  406. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  407. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  408. * microseconds. Returns the number of microseconds waited.
  409. */
  410. static int _wait_softreset_complete(struct omap_hwmod *oh)
  411. {
  412. struct omap_hwmod_class_sysconfig *sysc;
  413. u32 softrst_mask;
  414. int c = 0;
  415. sysc = oh->class->sysc;
  416. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  417. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  418. & SYSS_RESETDONE_MASK),
  419. MAX_MODULE_SOFTRESET_WAIT, c);
  420. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  421. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  422. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  423. & softrst_mask),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. }
  426. return c;
  427. }
  428. /**
  429. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  430. * @oh: struct omap_hwmod *
  431. *
  432. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  433. * of some modules. When the DMA must perform read/write accesses, the
  434. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  435. * for power management, software must set the DMADISABLE bit back to 1.
  436. *
  437. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  438. * error or 0 upon success.
  439. */
  440. static int _set_dmadisable(struct omap_hwmod *oh)
  441. {
  442. u32 v;
  443. u32 dmadisable_mask;
  444. if (!oh->class->sysc ||
  445. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  446. return -EINVAL;
  447. if (!oh->class->sysc->sysc_fields) {
  448. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  449. return -EINVAL;
  450. }
  451. /* clocks must be on for this operation */
  452. if (oh->_state != _HWMOD_STATE_ENABLED) {
  453. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  454. return -EINVAL;
  455. }
  456. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  457. v = oh->_sysc_cache;
  458. dmadisable_mask =
  459. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  460. v |= dmadisable_mask;
  461. _write_sysconfig(v, oh);
  462. return 0;
  463. }
  464. /**
  465. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  466. * @oh: struct omap_hwmod *
  467. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  468. * @v: pointer to register contents to modify
  469. *
  470. * Update the module autoidle bit in @v to be @autoidle for the @oh
  471. * hwmod. The autoidle bit controls whether the module can gate
  472. * internal clocks automatically when it isn't doing anything; the
  473. * exact function of this bit varies on a per-module basis. This
  474. * function does not write to the hardware. Returns -EINVAL upon
  475. * error or 0 upon success.
  476. */
  477. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  478. u32 *v)
  479. {
  480. u32 autoidle_mask;
  481. u8 autoidle_shift;
  482. if (!oh->class->sysc ||
  483. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  484. return -EINVAL;
  485. if (!oh->class->sysc->sysc_fields) {
  486. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  487. return -EINVAL;
  488. }
  489. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  490. autoidle_mask = (0x1 << autoidle_shift);
  491. *v &= ~autoidle_mask;
  492. *v |= autoidle << autoidle_shift;
  493. return 0;
  494. }
  495. /**
  496. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  497. * @oh: struct omap_hwmod *
  498. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  499. *
  500. * Set or clear the I/O pad wakeup flag in the mux entries for the
  501. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  502. * in memory. If the hwmod is currently idled, and the new idle
  503. * values don't match the previous ones, this function will also
  504. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  505. * currently idled, this function won't touch the hardware: the new
  506. * mux settings are written to the SCM PADCTRL registers when the
  507. * hwmod is idled. No return value.
  508. */
  509. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  510. {
  511. struct omap_device_pad *pad;
  512. bool change = false;
  513. u16 prev_idle;
  514. int j;
  515. if (!oh->mux || !oh->mux->enabled)
  516. return;
  517. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  518. pad = oh->mux->pads_dynamic[j];
  519. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  520. continue;
  521. prev_idle = pad->idle;
  522. if (set_wake)
  523. pad->idle |= OMAP_WAKEUP_EN;
  524. else
  525. pad->idle &= ~OMAP_WAKEUP_EN;
  526. if (prev_idle != pad->idle)
  527. change = true;
  528. }
  529. if (change && oh->_state == _HWMOD_STATE_IDLE)
  530. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  531. }
  532. /**
  533. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  534. * @oh: struct omap_hwmod *
  535. *
  536. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  537. * upon error or 0 upon success.
  538. */
  539. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  540. {
  541. if (!oh->class->sysc ||
  542. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  543. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  544. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  545. return -EINVAL;
  546. if (!oh->class->sysc->sysc_fields) {
  547. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  548. return -EINVAL;
  549. }
  550. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  551. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  552. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  553. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  554. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  555. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  556. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  557. return 0;
  558. }
  559. /**
  560. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  561. * @oh: struct omap_hwmod *
  562. *
  563. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  564. * upon error or 0 upon success.
  565. */
  566. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  567. {
  568. if (!oh->class->sysc ||
  569. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  570. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  571. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  572. return -EINVAL;
  573. if (!oh->class->sysc->sysc_fields) {
  574. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  575. return -EINVAL;
  576. }
  577. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  578. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  579. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  580. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  581. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  582. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  583. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  584. return 0;
  585. }
  586. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  587. {
  588. struct clk_hw_omap *clk;
  589. if (oh->clkdm) {
  590. return oh->clkdm;
  591. } else if (oh->_clk) {
  592. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  593. return NULL;
  594. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  595. return clk->clkdm;
  596. }
  597. return NULL;
  598. }
  599. /**
  600. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  601. * @oh: struct omap_hwmod *
  602. *
  603. * Prevent the hardware module @oh from entering idle while the
  604. * hardare module initiator @init_oh is active. Useful when a module
  605. * will be accessed by a particular initiator (e.g., if a module will
  606. * be accessed by the IVA, there should be a sleepdep between the IVA
  607. * initiator and the module). Only applies to modules in smart-idle
  608. * mode. If the clockdomain is marked as not needing autodeps, return
  609. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  610. * passes along clkdm_add_sleepdep() value upon success.
  611. */
  612. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  613. {
  614. struct clockdomain *clkdm, *init_clkdm;
  615. clkdm = _get_clkdm(oh);
  616. init_clkdm = _get_clkdm(init_oh);
  617. if (!clkdm || !init_clkdm)
  618. return -EINVAL;
  619. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  620. return 0;
  621. return clkdm_add_sleepdep(clkdm, init_clkdm);
  622. }
  623. /**
  624. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  625. * @oh: struct omap_hwmod *
  626. *
  627. * Allow the hardware module @oh to enter idle while the hardare
  628. * module initiator @init_oh is active. Useful when a module will not
  629. * be accessed by a particular initiator (e.g., if a module will not
  630. * be accessed by the IVA, there should be no sleepdep between the IVA
  631. * initiator and the module). Only applies to modules in smart-idle
  632. * mode. If the clockdomain is marked as not needing autodeps, return
  633. * 0 without doing anything. Returns -EINVAL upon error or passes
  634. * along clkdm_del_sleepdep() value upon success.
  635. */
  636. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  637. {
  638. struct clockdomain *clkdm, *init_clkdm;
  639. clkdm = _get_clkdm(oh);
  640. init_clkdm = _get_clkdm(init_oh);
  641. if (!clkdm || !init_clkdm)
  642. return -EINVAL;
  643. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  644. return 0;
  645. return clkdm_del_sleepdep(clkdm, init_clkdm);
  646. }
  647. /**
  648. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  649. * @oh: struct omap_hwmod *
  650. *
  651. * Called from _init_clocks(). Populates the @oh _clk (main
  652. * functional clock pointer) if a main_clk is present. Returns 0 on
  653. * success or -EINVAL on error.
  654. */
  655. static int _init_main_clk(struct omap_hwmod *oh)
  656. {
  657. int ret = 0;
  658. if (!oh->main_clk)
  659. return 0;
  660. oh->_clk = clk_get(NULL, oh->main_clk);
  661. if (IS_ERR(oh->_clk)) {
  662. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  663. oh->name, oh->main_clk);
  664. return -EINVAL;
  665. }
  666. /*
  667. * HACK: This needs a re-visit once clk_prepare() is implemented
  668. * to do something meaningful. Today its just a no-op.
  669. * If clk_prepare() is used at some point to do things like
  670. * voltage scaling etc, then this would have to be moved to
  671. * some point where subsystems like i2c and pmic become
  672. * available.
  673. */
  674. clk_prepare(oh->_clk);
  675. if (!_get_clkdm(oh))
  676. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  677. oh->name, oh->main_clk);
  678. return ret;
  679. }
  680. /**
  681. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  682. * @oh: struct omap_hwmod *
  683. *
  684. * Called from _init_clocks(). Populates the @oh OCP slave interface
  685. * clock pointers. Returns 0 on success or -EINVAL on error.
  686. */
  687. static int _init_interface_clks(struct omap_hwmod *oh)
  688. {
  689. struct omap_hwmod_ocp_if *os;
  690. struct list_head *p;
  691. struct clk *c;
  692. int i = 0;
  693. int ret = 0;
  694. p = oh->slave_ports.next;
  695. while (i < oh->slaves_cnt) {
  696. os = _fetch_next_ocp_if(&p, &i);
  697. if (!os->clk)
  698. continue;
  699. c = clk_get(NULL, os->clk);
  700. if (IS_ERR(c)) {
  701. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  702. oh->name, os->clk);
  703. ret = -EINVAL;
  704. continue;
  705. }
  706. os->_clk = c;
  707. /*
  708. * HACK: This needs a re-visit once clk_prepare() is implemented
  709. * to do something meaningful. Today its just a no-op.
  710. * If clk_prepare() is used at some point to do things like
  711. * voltage scaling etc, then this would have to be moved to
  712. * some point where subsystems like i2c and pmic become
  713. * available.
  714. */
  715. clk_prepare(os->_clk);
  716. }
  717. return ret;
  718. }
  719. /**
  720. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  721. * @oh: struct omap_hwmod *
  722. *
  723. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  724. * clock pointers. Returns 0 on success or -EINVAL on error.
  725. */
  726. static int _init_opt_clks(struct omap_hwmod *oh)
  727. {
  728. struct omap_hwmod_opt_clk *oc;
  729. struct clk *c;
  730. int i;
  731. int ret = 0;
  732. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  733. c = clk_get(NULL, oc->clk);
  734. if (IS_ERR(c)) {
  735. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  736. oh->name, oc->clk);
  737. ret = -EINVAL;
  738. continue;
  739. }
  740. oc->_clk = c;
  741. /*
  742. * HACK: This needs a re-visit once clk_prepare() is implemented
  743. * to do something meaningful. Today its just a no-op.
  744. * If clk_prepare() is used at some point to do things like
  745. * voltage scaling etc, then this would have to be moved to
  746. * some point where subsystems like i2c and pmic become
  747. * available.
  748. */
  749. clk_prepare(oc->_clk);
  750. }
  751. return ret;
  752. }
  753. /**
  754. * _enable_clocks - enable hwmod main clock and interface clocks
  755. * @oh: struct omap_hwmod *
  756. *
  757. * Enables all clocks necessary for register reads and writes to succeed
  758. * on the hwmod @oh. Returns 0.
  759. */
  760. static int _enable_clocks(struct omap_hwmod *oh)
  761. {
  762. struct omap_hwmod_ocp_if *os;
  763. struct list_head *p;
  764. int i = 0;
  765. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  766. if (oh->_clk)
  767. clk_enable(oh->_clk);
  768. p = oh->slave_ports.next;
  769. while (i < oh->slaves_cnt) {
  770. os = _fetch_next_ocp_if(&p, &i);
  771. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  772. clk_enable(os->_clk);
  773. }
  774. /* The opt clocks are controlled by the device driver. */
  775. return 0;
  776. }
  777. /**
  778. * _disable_clocks - disable hwmod main clock and interface clocks
  779. * @oh: struct omap_hwmod *
  780. *
  781. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  782. */
  783. static int _disable_clocks(struct omap_hwmod *oh)
  784. {
  785. struct omap_hwmod_ocp_if *os;
  786. struct list_head *p;
  787. int i = 0;
  788. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  789. if (oh->_clk)
  790. clk_disable(oh->_clk);
  791. p = oh->slave_ports.next;
  792. while (i < oh->slaves_cnt) {
  793. os = _fetch_next_ocp_if(&p, &i);
  794. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  795. clk_disable(os->_clk);
  796. }
  797. /* The opt clocks are controlled by the device driver. */
  798. return 0;
  799. }
  800. static void _enable_optional_clocks(struct omap_hwmod *oh)
  801. {
  802. struct omap_hwmod_opt_clk *oc;
  803. int i;
  804. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  805. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  806. if (oc->_clk) {
  807. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  808. __clk_get_name(oc->_clk));
  809. clk_enable(oc->_clk);
  810. }
  811. }
  812. static void _disable_optional_clocks(struct omap_hwmod *oh)
  813. {
  814. struct omap_hwmod_opt_clk *oc;
  815. int i;
  816. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  817. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  818. if (oc->_clk) {
  819. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  820. __clk_get_name(oc->_clk));
  821. clk_disable(oc->_clk);
  822. }
  823. }
  824. /**
  825. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  826. * @oh: struct omap_hwmod *
  827. *
  828. * Enables the PRCM module mode related to the hwmod @oh.
  829. * No return value.
  830. */
  831. static void _omap4_enable_module(struct omap_hwmod *oh)
  832. {
  833. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  834. return;
  835. pr_debug("omap_hwmod: %s: %s: %d\n",
  836. oh->name, __func__, oh->prcm.omap4.modulemode);
  837. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  838. oh->clkdm->prcm_partition,
  839. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  840. }
  841. /**
  842. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  843. * @oh: struct omap_hwmod *
  844. *
  845. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  846. * does not have an IDLEST bit or if the module successfully enters
  847. * slave idle; otherwise, pass along the return value of the
  848. * appropriate *_cm*_wait_module_idle() function.
  849. */
  850. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  851. {
  852. if (!oh)
  853. return -EINVAL;
  854. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  855. return 0;
  856. if (oh->flags & HWMOD_NO_IDLEST)
  857. return 0;
  858. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  859. oh->clkdm->cm_inst,
  860. oh->prcm.omap4.clkctrl_offs, 0);
  861. }
  862. /**
  863. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  864. * @oh: struct omap_hwmod *oh
  865. *
  866. * Count and return the number of MPU IRQs associated with the hwmod
  867. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  868. * NULL.
  869. */
  870. static int _count_mpu_irqs(struct omap_hwmod *oh)
  871. {
  872. struct omap_hwmod_irq_info *ohii;
  873. int i = 0;
  874. if (!oh || !oh->mpu_irqs)
  875. return 0;
  876. do {
  877. ohii = &oh->mpu_irqs[i++];
  878. } while (ohii->irq != -1);
  879. return i-1;
  880. }
  881. /**
  882. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  883. * @oh: struct omap_hwmod *oh
  884. *
  885. * Count and return the number of SDMA request lines associated with
  886. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  887. * if @oh is NULL.
  888. */
  889. static int _count_sdma_reqs(struct omap_hwmod *oh)
  890. {
  891. struct omap_hwmod_dma_info *ohdi;
  892. int i = 0;
  893. if (!oh || !oh->sdma_reqs)
  894. return 0;
  895. do {
  896. ohdi = &oh->sdma_reqs[i++];
  897. } while (ohdi->dma_req != -1);
  898. return i-1;
  899. }
  900. /**
  901. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  902. * @oh: struct omap_hwmod *oh
  903. *
  904. * Count and return the number of address space ranges associated with
  905. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  906. * if @oh is NULL.
  907. */
  908. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  909. {
  910. struct omap_hwmod_addr_space *mem;
  911. int i = 0;
  912. if (!os || !os->addr)
  913. return 0;
  914. do {
  915. mem = &os->addr[i++];
  916. } while (mem->pa_start != mem->pa_end);
  917. return i-1;
  918. }
  919. /**
  920. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  921. * @oh: struct omap_hwmod * to operate on
  922. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  923. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  924. *
  925. * Retrieve a MPU hardware IRQ line number named by @name associated
  926. * with the IP block pointed to by @oh. The IRQ number will be filled
  927. * into the address pointed to by @dma. When @name is non-null, the
  928. * IRQ line number associated with the named entry will be returned.
  929. * If @name is null, the first matching entry will be returned. Data
  930. * order is not meaningful in hwmod data, so callers are strongly
  931. * encouraged to use a non-null @name whenever possible to avoid
  932. * unpredictable effects if hwmod data is later added that causes data
  933. * ordering to change. Returns 0 upon success or a negative error
  934. * code upon error.
  935. */
  936. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  937. unsigned int *irq)
  938. {
  939. int i;
  940. bool found = false;
  941. if (!oh->mpu_irqs)
  942. return -ENOENT;
  943. i = 0;
  944. while (oh->mpu_irqs[i].irq != -1) {
  945. if (name == oh->mpu_irqs[i].name ||
  946. !strcmp(name, oh->mpu_irqs[i].name)) {
  947. found = true;
  948. break;
  949. }
  950. i++;
  951. }
  952. if (!found)
  953. return -ENOENT;
  954. *irq = oh->mpu_irqs[i].irq;
  955. return 0;
  956. }
  957. /**
  958. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  959. * @oh: struct omap_hwmod * to operate on
  960. * @name: pointer to the name of the SDMA request line to fetch (optional)
  961. * @dma: pointer to an unsigned int to store the request line ID to
  962. *
  963. * Retrieve an SDMA request line ID named by @name on the IP block
  964. * pointed to by @oh. The ID will be filled into the address pointed
  965. * to by @dma. When @name is non-null, the request line ID associated
  966. * with the named entry will be returned. If @name is null, the first
  967. * matching entry will be returned. Data order is not meaningful in
  968. * hwmod data, so callers are strongly encouraged to use a non-null
  969. * @name whenever possible to avoid unpredictable effects if hwmod
  970. * data is later added that causes data ordering to change. Returns 0
  971. * upon success or a negative error code upon error.
  972. */
  973. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  974. unsigned int *dma)
  975. {
  976. int i;
  977. bool found = false;
  978. if (!oh->sdma_reqs)
  979. return -ENOENT;
  980. i = 0;
  981. while (oh->sdma_reqs[i].dma_req != -1) {
  982. if (name == oh->sdma_reqs[i].name ||
  983. !strcmp(name, oh->sdma_reqs[i].name)) {
  984. found = true;
  985. break;
  986. }
  987. i++;
  988. }
  989. if (!found)
  990. return -ENOENT;
  991. *dma = oh->sdma_reqs[i].dma_req;
  992. return 0;
  993. }
  994. /**
  995. * _get_addr_space_by_name - fetch address space start & end by name
  996. * @oh: struct omap_hwmod * to operate on
  997. * @name: pointer to the name of the address space to fetch (optional)
  998. * @pa_start: pointer to a u32 to store the starting address to
  999. * @pa_end: pointer to a u32 to store the ending address to
  1000. *
  1001. * Retrieve address space start and end addresses for the IP block
  1002. * pointed to by @oh. The data will be filled into the addresses
  1003. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1004. * address space data associated with the named entry will be
  1005. * returned. If @name is null, the first matching entry will be
  1006. * returned. Data order is not meaningful in hwmod data, so callers
  1007. * are strongly encouraged to use a non-null @name whenever possible
  1008. * to avoid unpredictable effects if hwmod data is later added that
  1009. * causes data ordering to change. Returns 0 upon success or a
  1010. * negative error code upon error.
  1011. */
  1012. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1013. u32 *pa_start, u32 *pa_end)
  1014. {
  1015. int i, j;
  1016. struct omap_hwmod_ocp_if *os;
  1017. struct list_head *p = NULL;
  1018. bool found = false;
  1019. p = oh->slave_ports.next;
  1020. i = 0;
  1021. while (i < oh->slaves_cnt) {
  1022. os = _fetch_next_ocp_if(&p, &i);
  1023. if (!os->addr)
  1024. return -ENOENT;
  1025. j = 0;
  1026. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1027. if (name == os->addr[j].name ||
  1028. !strcmp(name, os->addr[j].name)) {
  1029. found = true;
  1030. break;
  1031. }
  1032. j++;
  1033. }
  1034. if (found)
  1035. break;
  1036. }
  1037. if (!found)
  1038. return -ENOENT;
  1039. *pa_start = os->addr[j].pa_start;
  1040. *pa_end = os->addr[j].pa_end;
  1041. return 0;
  1042. }
  1043. /**
  1044. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1045. * @oh: struct omap_hwmod *
  1046. *
  1047. * Determines the array index of the OCP slave port that the MPU uses
  1048. * to address the device, and saves it into the struct omap_hwmod.
  1049. * Intended to be called during hwmod registration only. No return
  1050. * value.
  1051. */
  1052. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1053. {
  1054. struct omap_hwmod_ocp_if *os = NULL;
  1055. struct list_head *p;
  1056. int i = 0;
  1057. if (!oh)
  1058. return;
  1059. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1060. p = oh->slave_ports.next;
  1061. while (i < oh->slaves_cnt) {
  1062. os = _fetch_next_ocp_if(&p, &i);
  1063. if (os->user & OCP_USER_MPU) {
  1064. oh->_mpu_port = os;
  1065. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1066. break;
  1067. }
  1068. }
  1069. return;
  1070. }
  1071. /**
  1072. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1073. * @oh: struct omap_hwmod *
  1074. *
  1075. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1076. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1077. * communicate with the IP block. This interface need not be directly
  1078. * connected to the MPU (and almost certainly is not), but is directly
  1079. * connected to the IP block represented by @oh. Returns a pointer
  1080. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1081. * error or if there does not appear to be a path from the MPU to this
  1082. * IP block.
  1083. */
  1084. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1085. {
  1086. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1087. return NULL;
  1088. return oh->_mpu_port;
  1089. };
  1090. /**
  1091. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1092. * @oh: struct omap_hwmod *
  1093. *
  1094. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1095. * the register target MPU address space; or returns NULL upon error.
  1096. */
  1097. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1098. {
  1099. struct omap_hwmod_ocp_if *os;
  1100. struct omap_hwmod_addr_space *mem;
  1101. int found = 0, i = 0;
  1102. os = _find_mpu_rt_port(oh);
  1103. if (!os || !os->addr)
  1104. return NULL;
  1105. do {
  1106. mem = &os->addr[i++];
  1107. if (mem->flags & ADDR_TYPE_RT)
  1108. found = 1;
  1109. } while (!found && mem->pa_start != mem->pa_end);
  1110. return (found) ? mem : NULL;
  1111. }
  1112. /**
  1113. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1114. * @oh: struct omap_hwmod *
  1115. *
  1116. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1117. * by @oh is set to indicate to the PRCM that the IP block is active.
  1118. * Usually this means placing the module into smart-idle mode and
  1119. * smart-standby, but if there is a bug in the automatic idle handling
  1120. * for the IP block, it may need to be placed into the force-idle or
  1121. * no-idle variants of these modes. No return value.
  1122. */
  1123. static void _enable_sysc(struct omap_hwmod *oh)
  1124. {
  1125. u8 idlemode, sf;
  1126. u32 v;
  1127. bool clkdm_act;
  1128. struct clockdomain *clkdm;
  1129. if (!oh->class->sysc)
  1130. return;
  1131. /*
  1132. * Wait until reset has completed, this is needed as the IP
  1133. * block is reset automatically by hardware in some cases
  1134. * (off-mode for example), and the drivers require the
  1135. * IP to be ready when they access it
  1136. */
  1137. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1138. _enable_optional_clocks(oh);
  1139. _wait_softreset_complete(oh);
  1140. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1141. _disable_optional_clocks(oh);
  1142. v = oh->_sysc_cache;
  1143. sf = oh->class->sysc->sysc_flags;
  1144. clkdm = _get_clkdm(oh);
  1145. if (sf & SYSC_HAS_SIDLEMODE) {
  1146. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1147. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1148. idlemode = HWMOD_IDLEMODE_NO;
  1149. } else {
  1150. if (sf & SYSC_HAS_ENAWAKEUP)
  1151. _enable_wakeup(oh, &v);
  1152. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1153. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1154. else
  1155. idlemode = HWMOD_IDLEMODE_SMART;
  1156. }
  1157. /*
  1158. * This is special handling for some IPs like
  1159. * 32k sync timer. Force them to idle!
  1160. */
  1161. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1162. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1163. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1164. idlemode = HWMOD_IDLEMODE_FORCE;
  1165. _set_slave_idlemode(oh, idlemode, &v);
  1166. }
  1167. if (sf & SYSC_HAS_MIDLEMODE) {
  1168. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1171. idlemode = HWMOD_IDLEMODE_NO;
  1172. } else {
  1173. if (sf & SYSC_HAS_ENAWAKEUP)
  1174. _enable_wakeup(oh, &v);
  1175. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1176. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1177. else
  1178. idlemode = HWMOD_IDLEMODE_SMART;
  1179. }
  1180. _set_master_standbymode(oh, idlemode, &v);
  1181. }
  1182. /*
  1183. * XXX The clock framework should handle this, by
  1184. * calling into this code. But this must wait until the
  1185. * clock structures are tagged with omap_hwmod entries
  1186. */
  1187. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1188. (sf & SYSC_HAS_CLOCKACTIVITY))
  1189. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1190. /* If the cached value is the same as the new value, skip the write */
  1191. if (oh->_sysc_cache != v)
  1192. _write_sysconfig(v, oh);
  1193. /*
  1194. * Set the autoidle bit only after setting the smartidle bit
  1195. * Setting this will not have any impact on the other modules.
  1196. */
  1197. if (sf & SYSC_HAS_AUTOIDLE) {
  1198. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1199. 0 : 1;
  1200. _set_module_autoidle(oh, idlemode, &v);
  1201. _write_sysconfig(v, oh);
  1202. }
  1203. }
  1204. /**
  1205. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1206. * @oh: struct omap_hwmod *
  1207. *
  1208. * If module is marked as SWSUP_SIDLE, force the module into slave
  1209. * idle; otherwise, configure it for smart-idle. If module is marked
  1210. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1211. * configure it for smart-standby. No return value.
  1212. */
  1213. static void _idle_sysc(struct omap_hwmod *oh)
  1214. {
  1215. u8 idlemode, sf;
  1216. u32 v;
  1217. if (!oh->class->sysc)
  1218. return;
  1219. v = oh->_sysc_cache;
  1220. sf = oh->class->sysc->sysc_flags;
  1221. if (sf & SYSC_HAS_SIDLEMODE) {
  1222. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1223. idlemode = HWMOD_IDLEMODE_FORCE;
  1224. } else {
  1225. if (sf & SYSC_HAS_ENAWAKEUP)
  1226. _enable_wakeup(oh, &v);
  1227. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1228. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1229. else
  1230. idlemode = HWMOD_IDLEMODE_SMART;
  1231. }
  1232. _set_slave_idlemode(oh, idlemode, &v);
  1233. }
  1234. if (sf & SYSC_HAS_MIDLEMODE) {
  1235. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1236. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1237. idlemode = HWMOD_IDLEMODE_FORCE;
  1238. } else {
  1239. if (sf & SYSC_HAS_ENAWAKEUP)
  1240. _enable_wakeup(oh, &v);
  1241. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1242. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1243. else
  1244. idlemode = HWMOD_IDLEMODE_SMART;
  1245. }
  1246. _set_master_standbymode(oh, idlemode, &v);
  1247. }
  1248. _write_sysconfig(v, oh);
  1249. }
  1250. /**
  1251. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1252. * @oh: struct omap_hwmod *
  1253. *
  1254. * Force the module into slave idle and master suspend. No return
  1255. * value.
  1256. */
  1257. static void _shutdown_sysc(struct omap_hwmod *oh)
  1258. {
  1259. u32 v;
  1260. u8 sf;
  1261. if (!oh->class->sysc)
  1262. return;
  1263. v = oh->_sysc_cache;
  1264. sf = oh->class->sysc->sysc_flags;
  1265. if (sf & SYSC_HAS_SIDLEMODE)
  1266. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1267. if (sf & SYSC_HAS_MIDLEMODE)
  1268. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1269. if (sf & SYSC_HAS_AUTOIDLE)
  1270. _set_module_autoidle(oh, 1, &v);
  1271. _write_sysconfig(v, oh);
  1272. }
  1273. /**
  1274. * _lookup - find an omap_hwmod by name
  1275. * @name: find an omap_hwmod by name
  1276. *
  1277. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1278. */
  1279. static struct omap_hwmod *_lookup(const char *name)
  1280. {
  1281. struct omap_hwmod *oh, *temp_oh;
  1282. oh = NULL;
  1283. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1284. if (!strcmp(name, temp_oh->name)) {
  1285. oh = temp_oh;
  1286. break;
  1287. }
  1288. }
  1289. return oh;
  1290. }
  1291. /**
  1292. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1293. * @oh: struct omap_hwmod *
  1294. *
  1295. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1296. * clockdomain pointer, and save it into the struct omap_hwmod.
  1297. * Return -EINVAL if the clkdm_name lookup failed.
  1298. */
  1299. static int _init_clkdm(struct omap_hwmod *oh)
  1300. {
  1301. if (!oh->clkdm_name) {
  1302. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1303. return 0;
  1304. }
  1305. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1306. if (!oh->clkdm) {
  1307. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1308. oh->name, oh->clkdm_name);
  1309. return 0;
  1310. }
  1311. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1312. oh->name, oh->clkdm_name);
  1313. return 0;
  1314. }
  1315. /**
  1316. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1317. * well the clockdomain.
  1318. * @oh: struct omap_hwmod *
  1319. * @data: not used; pass NULL
  1320. *
  1321. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1322. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1323. * success, or a negative error code on failure.
  1324. */
  1325. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1326. {
  1327. int ret = 0;
  1328. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1329. return 0;
  1330. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1331. if (soc_ops.init_clkdm)
  1332. ret |= soc_ops.init_clkdm(oh);
  1333. ret |= _init_main_clk(oh);
  1334. ret |= _init_interface_clks(oh);
  1335. ret |= _init_opt_clks(oh);
  1336. if (!ret)
  1337. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1338. else
  1339. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1340. return ret;
  1341. }
  1342. /**
  1343. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1344. * @oh: struct omap_hwmod *
  1345. * @name: name of the reset line in the context of this hwmod
  1346. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1347. *
  1348. * Return the bit position of the reset line that match the
  1349. * input name. Return -ENOENT if not found.
  1350. */
  1351. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1352. struct omap_hwmod_rst_info *ohri)
  1353. {
  1354. int i;
  1355. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1356. const char *rst_line = oh->rst_lines[i].name;
  1357. if (!strcmp(rst_line, name)) {
  1358. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1359. ohri->st_shift = oh->rst_lines[i].st_shift;
  1360. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1361. oh->name, __func__, rst_line, ohri->rst_shift,
  1362. ohri->st_shift);
  1363. return 0;
  1364. }
  1365. }
  1366. return -ENOENT;
  1367. }
  1368. /**
  1369. * _assert_hardreset - assert the HW reset line of submodules
  1370. * contained in the hwmod module.
  1371. * @oh: struct omap_hwmod *
  1372. * @name: name of the reset line to lookup and assert
  1373. *
  1374. * Some IP like dsp, ipu or iva contain processor that require an HW
  1375. * reset line to be assert / deassert in order to enable fully the IP.
  1376. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1377. * asserting the hardreset line on the currently-booted SoC, or passes
  1378. * along the return value from _lookup_hardreset() or the SoC's
  1379. * assert_hardreset code.
  1380. */
  1381. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1382. {
  1383. struct omap_hwmod_rst_info ohri;
  1384. int ret = -EINVAL;
  1385. if (!oh)
  1386. return -EINVAL;
  1387. if (!soc_ops.assert_hardreset)
  1388. return -ENOSYS;
  1389. ret = _lookup_hardreset(oh, name, &ohri);
  1390. if (ret < 0)
  1391. return ret;
  1392. ret = soc_ops.assert_hardreset(oh, &ohri);
  1393. return ret;
  1394. }
  1395. /**
  1396. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1397. * in the hwmod module.
  1398. * @oh: struct omap_hwmod *
  1399. * @name: name of the reset line to look up and deassert
  1400. *
  1401. * Some IP like dsp, ipu or iva contain processor that require an HW
  1402. * reset line to be assert / deassert in order to enable fully the IP.
  1403. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1404. * deasserting the hardreset line on the currently-booted SoC, or passes
  1405. * along the return value from _lookup_hardreset() or the SoC's
  1406. * deassert_hardreset code.
  1407. */
  1408. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1409. {
  1410. struct omap_hwmod_rst_info ohri;
  1411. int ret = -EINVAL;
  1412. int hwsup = 0;
  1413. if (!oh)
  1414. return -EINVAL;
  1415. if (!soc_ops.deassert_hardreset)
  1416. return -ENOSYS;
  1417. ret = _lookup_hardreset(oh, name, &ohri);
  1418. if (ret < 0)
  1419. return ret;
  1420. if (oh->clkdm) {
  1421. /*
  1422. * A clockdomain must be in SW_SUP otherwise reset
  1423. * might not be completed. The clockdomain can be set
  1424. * in HW_AUTO only when the module become ready.
  1425. */
  1426. hwsup = clkdm_in_hwsup(oh->clkdm);
  1427. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1428. if (ret) {
  1429. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1430. oh->name, oh->clkdm->name, ret);
  1431. return ret;
  1432. }
  1433. }
  1434. _enable_clocks(oh);
  1435. if (soc_ops.enable_module)
  1436. soc_ops.enable_module(oh);
  1437. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1438. if (soc_ops.disable_module)
  1439. soc_ops.disable_module(oh);
  1440. _disable_clocks(oh);
  1441. if (ret == -EBUSY)
  1442. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1443. if (!ret) {
  1444. /*
  1445. * Set the clockdomain to HW_AUTO, assuming that the
  1446. * previous state was HW_AUTO.
  1447. */
  1448. if (oh->clkdm && hwsup)
  1449. clkdm_allow_idle(oh->clkdm);
  1450. } else {
  1451. if (oh->clkdm)
  1452. clkdm_hwmod_disable(oh->clkdm, oh);
  1453. }
  1454. return ret;
  1455. }
  1456. /**
  1457. * _read_hardreset - read the HW reset line state of submodules
  1458. * contained in the hwmod module
  1459. * @oh: struct omap_hwmod *
  1460. * @name: name of the reset line to look up and read
  1461. *
  1462. * Return the state of the reset line. Returns -EINVAL if @oh is
  1463. * null, -ENOSYS if we have no way of reading the hardreset line
  1464. * status on the currently-booted SoC, or passes along the return
  1465. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1466. * code.
  1467. */
  1468. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1469. {
  1470. struct omap_hwmod_rst_info ohri;
  1471. int ret = -EINVAL;
  1472. if (!oh)
  1473. return -EINVAL;
  1474. if (!soc_ops.is_hardreset_asserted)
  1475. return -ENOSYS;
  1476. ret = _lookup_hardreset(oh, name, &ohri);
  1477. if (ret < 0)
  1478. return ret;
  1479. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1480. }
  1481. /**
  1482. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1483. * @oh: struct omap_hwmod *
  1484. *
  1485. * If all hardreset lines associated with @oh are asserted, then return true.
  1486. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1487. * associated with @oh are asserted, then return false.
  1488. * This function is used to avoid executing some parts of the IP block
  1489. * enable/disable sequence if its hardreset line is set.
  1490. */
  1491. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1492. {
  1493. int i, rst_cnt = 0;
  1494. if (oh->rst_lines_cnt == 0)
  1495. return false;
  1496. for (i = 0; i < oh->rst_lines_cnt; i++)
  1497. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1498. rst_cnt++;
  1499. if (oh->rst_lines_cnt == rst_cnt)
  1500. return true;
  1501. return false;
  1502. }
  1503. /**
  1504. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1505. * hard-reset
  1506. * @oh: struct omap_hwmod *
  1507. *
  1508. * If any hardreset lines associated with @oh are asserted, then
  1509. * return true. Otherwise, if no hardreset lines associated with @oh
  1510. * are asserted, or if @oh has no hardreset lines, then return false.
  1511. * This function is used to avoid executing some parts of the IP block
  1512. * enable/disable sequence if any hardreset line is set.
  1513. */
  1514. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1515. {
  1516. int rst_cnt = 0;
  1517. int i;
  1518. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1519. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1520. rst_cnt++;
  1521. return (rst_cnt) ? true : false;
  1522. }
  1523. /**
  1524. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1525. * @oh: struct omap_hwmod *
  1526. *
  1527. * Disable the PRCM module mode related to the hwmod @oh.
  1528. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1529. */
  1530. static int _omap4_disable_module(struct omap_hwmod *oh)
  1531. {
  1532. int v;
  1533. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1534. return -EINVAL;
  1535. /*
  1536. * Since integration code might still be doing something, only
  1537. * disable if all lines are under hardreset.
  1538. */
  1539. if (_are_any_hardreset_lines_asserted(oh))
  1540. return 0;
  1541. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1542. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1543. oh->prcm.omap4.clkctrl_offs);
  1544. v = _omap4_wait_target_disable(oh);
  1545. if (v)
  1546. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1547. oh->name);
  1548. return 0;
  1549. }
  1550. /**
  1551. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1552. * @oh: struct omap_hwmod *
  1553. *
  1554. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1555. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1556. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1557. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1558. *
  1559. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1560. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1561. * use the SYSCONFIG softreset bit to provide the status.
  1562. *
  1563. * Note that some IP like McBSP do have reset control but don't have
  1564. * reset status.
  1565. */
  1566. static int _ocp_softreset(struct omap_hwmod *oh)
  1567. {
  1568. u32 v;
  1569. int c = 0;
  1570. int ret = 0;
  1571. if (!oh->class->sysc ||
  1572. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1573. return -ENOENT;
  1574. /* clocks must be on for this operation */
  1575. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1576. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1577. oh->name);
  1578. return -EINVAL;
  1579. }
  1580. /* For some modules, all optionnal clocks need to be enabled as well */
  1581. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1582. _enable_optional_clocks(oh);
  1583. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1584. v = oh->_sysc_cache;
  1585. ret = _set_softreset(oh, &v);
  1586. if (ret)
  1587. goto dis_opt_clks;
  1588. _write_sysconfig(v, oh);
  1589. if (oh->class->sysc->srst_udelay)
  1590. udelay(oh->class->sysc->srst_udelay);
  1591. c = _wait_softreset_complete(oh);
  1592. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1593. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1594. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1595. ret = -ETIMEDOUT;
  1596. goto dis_opt_clks;
  1597. } else {
  1598. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1599. }
  1600. ret = _clear_softreset(oh, &v);
  1601. if (ret)
  1602. goto dis_opt_clks;
  1603. _write_sysconfig(v, oh);
  1604. /*
  1605. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1606. * _wait_target_ready() or _reset()
  1607. */
  1608. dis_opt_clks:
  1609. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1610. _disable_optional_clocks(oh);
  1611. return ret;
  1612. }
  1613. /**
  1614. * _reset - reset an omap_hwmod
  1615. * @oh: struct omap_hwmod *
  1616. *
  1617. * Resets an omap_hwmod @oh. If the module has a custom reset
  1618. * function pointer defined, then call it to reset the IP block, and
  1619. * pass along its return value to the caller. Otherwise, if the IP
  1620. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1621. * associated with it, call a function to reset the IP block via that
  1622. * method, and pass along the return value to the caller. Finally, if
  1623. * the IP block has some hardreset lines associated with it, assert
  1624. * all of those, but do _not_ deassert them. (This is because driver
  1625. * authors have expressed an apparent requirement to control the
  1626. * deassertion of the hardreset lines themselves.)
  1627. *
  1628. * The default software reset mechanism for most OMAP IP blocks is
  1629. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1630. * hwmods cannot be reset via this method. Some are not targets and
  1631. * therefore have no OCP header registers to access. Others (like the
  1632. * IVA) have idiosyncratic reset sequences. So for these relatively
  1633. * rare cases, custom reset code can be supplied in the struct
  1634. * omap_hwmod_class .reset function pointer.
  1635. *
  1636. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1637. * does not prevent idling of the system. This is necessary for cases
  1638. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1639. * kernel without disabling dma.
  1640. *
  1641. * Passes along the return value from either _ocp_softreset() or the
  1642. * custom reset function - these must return -EINVAL if the hwmod
  1643. * cannot be reset this way or if the hwmod is in the wrong state,
  1644. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1645. */
  1646. static int _reset(struct omap_hwmod *oh)
  1647. {
  1648. int i, r;
  1649. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1650. if (oh->class->reset) {
  1651. r = oh->class->reset(oh);
  1652. } else {
  1653. if (oh->rst_lines_cnt > 0) {
  1654. for (i = 0; i < oh->rst_lines_cnt; i++)
  1655. _assert_hardreset(oh, oh->rst_lines[i].name);
  1656. return 0;
  1657. } else {
  1658. r = _ocp_softreset(oh);
  1659. if (r == -ENOENT)
  1660. r = 0;
  1661. }
  1662. }
  1663. _set_dmadisable(oh);
  1664. /*
  1665. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1666. * softreset. The _enable() function should be split to avoid
  1667. * the rewrite of the OCP_SYSCONFIG register.
  1668. */
  1669. if (oh->class->sysc) {
  1670. _update_sysc_cache(oh);
  1671. _enable_sysc(oh);
  1672. }
  1673. return r;
  1674. }
  1675. /**
  1676. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1677. *
  1678. * Call the appropriate PRM function to clear any logged I/O chain
  1679. * wakeups and to reconfigure the chain. This apparently needs to be
  1680. * done upon every mux change. Since hwmods can be concurrently
  1681. * enabled and idled, hold a spinlock around the I/O chain
  1682. * reconfiguration sequence. No return value.
  1683. *
  1684. * XXX When the PRM code is moved to drivers, this function can be removed,
  1685. * as the PRM infrastructure should abstract this.
  1686. */
  1687. static void _reconfigure_io_chain(void)
  1688. {
  1689. unsigned long flags;
  1690. spin_lock_irqsave(&io_chain_lock, flags);
  1691. omap_prm_reconfigure_io_chain();
  1692. spin_unlock_irqrestore(&io_chain_lock, flags);
  1693. }
  1694. /**
  1695. * _omap4_update_context_lost - increment hwmod context loss counter if
  1696. * hwmod context was lost, and clear hardware context loss reg
  1697. * @oh: hwmod to check for context loss
  1698. *
  1699. * If the PRCM indicates that the hwmod @oh lost context, increment
  1700. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1701. * bits. No return value.
  1702. */
  1703. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1704. {
  1705. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1706. return;
  1707. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1708. oh->clkdm->pwrdm.ptr->prcm_offs,
  1709. oh->prcm.omap4.context_offs))
  1710. return;
  1711. oh->prcm.omap4.context_lost_counter++;
  1712. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1713. oh->clkdm->pwrdm.ptr->prcm_offs,
  1714. oh->prcm.omap4.context_offs);
  1715. }
  1716. /**
  1717. * _omap4_get_context_lost - get context loss counter for a hwmod
  1718. * @oh: hwmod to get context loss counter for
  1719. *
  1720. * Returns the in-memory context loss counter for a hwmod.
  1721. */
  1722. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1723. {
  1724. return oh->prcm.omap4.context_lost_counter;
  1725. }
  1726. /**
  1727. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1728. * @oh: struct omap_hwmod *
  1729. *
  1730. * Some IP blocks (such as AESS) require some additional programming
  1731. * after enable before they can enter idle. If a function pointer to
  1732. * do so is present in the hwmod data, then call it and pass along the
  1733. * return value; otherwise, return 0.
  1734. */
  1735. static int _enable_preprogram(struct omap_hwmod *oh)
  1736. {
  1737. if (!oh->class->enable_preprogram)
  1738. return 0;
  1739. return oh->class->enable_preprogram(oh);
  1740. }
  1741. /**
  1742. * _enable - enable an omap_hwmod
  1743. * @oh: struct omap_hwmod *
  1744. *
  1745. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1746. * register target. Returns -EINVAL if the hwmod is in the wrong
  1747. * state or passes along the return value of _wait_target_ready().
  1748. */
  1749. static int _enable(struct omap_hwmod *oh)
  1750. {
  1751. int r;
  1752. int hwsup = 0;
  1753. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1754. /*
  1755. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1756. * state at init. Now that someone is really trying to enable
  1757. * them, just ensure that the hwmod mux is set.
  1758. */
  1759. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1760. /*
  1761. * If the caller has mux data populated, do the mux'ing
  1762. * which wouldn't have been done as part of the _enable()
  1763. * done during setup.
  1764. */
  1765. if (oh->mux)
  1766. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1767. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1768. return 0;
  1769. }
  1770. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1771. oh->_state != _HWMOD_STATE_IDLE &&
  1772. oh->_state != _HWMOD_STATE_DISABLED) {
  1773. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1774. oh->name);
  1775. return -EINVAL;
  1776. }
  1777. /*
  1778. * If an IP block contains HW reset lines and all of them are
  1779. * asserted, we let integration code associated with that
  1780. * block handle the enable. We've received very little
  1781. * information on what those driver authors need, and until
  1782. * detailed information is provided and the driver code is
  1783. * posted to the public lists, this is probably the best we
  1784. * can do.
  1785. */
  1786. if (_are_all_hardreset_lines_asserted(oh))
  1787. return 0;
  1788. /* Mux pins for device runtime if populated */
  1789. if (oh->mux && (!oh->mux->enabled ||
  1790. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1791. oh->mux->pads_dynamic))) {
  1792. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1793. _reconfigure_io_chain();
  1794. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1795. _reconfigure_io_chain();
  1796. }
  1797. _add_initiator_dep(oh, mpu_oh);
  1798. if (oh->clkdm) {
  1799. /*
  1800. * A clockdomain must be in SW_SUP before enabling
  1801. * completely the module. The clockdomain can be set
  1802. * in HW_AUTO only when the module become ready.
  1803. */
  1804. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1805. !clkdm_missing_idle_reporting(oh->clkdm);
  1806. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1807. if (r) {
  1808. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1809. oh->name, oh->clkdm->name, r);
  1810. return r;
  1811. }
  1812. }
  1813. _enable_clocks(oh);
  1814. if (soc_ops.enable_module)
  1815. soc_ops.enable_module(oh);
  1816. if (oh->flags & HWMOD_BLOCK_WFI)
  1817. cpu_idle_poll_ctrl(true);
  1818. if (soc_ops.update_context_lost)
  1819. soc_ops.update_context_lost(oh);
  1820. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1821. -EINVAL;
  1822. if (!r) {
  1823. /*
  1824. * Set the clockdomain to HW_AUTO only if the target is ready,
  1825. * assuming that the previous state was HW_AUTO
  1826. */
  1827. if (oh->clkdm && hwsup)
  1828. clkdm_allow_idle(oh->clkdm);
  1829. oh->_state = _HWMOD_STATE_ENABLED;
  1830. /* Access the sysconfig only if the target is ready */
  1831. if (oh->class->sysc) {
  1832. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1833. _update_sysc_cache(oh);
  1834. _enable_sysc(oh);
  1835. }
  1836. r = _enable_preprogram(oh);
  1837. } else {
  1838. if (soc_ops.disable_module)
  1839. soc_ops.disable_module(oh);
  1840. _disable_clocks(oh);
  1841. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1842. oh->name, r);
  1843. if (oh->clkdm)
  1844. clkdm_hwmod_disable(oh->clkdm, oh);
  1845. }
  1846. return r;
  1847. }
  1848. /**
  1849. * _idle - idle an omap_hwmod
  1850. * @oh: struct omap_hwmod *
  1851. *
  1852. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1853. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1854. * state or returns 0.
  1855. */
  1856. static int _idle(struct omap_hwmod *oh)
  1857. {
  1858. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1859. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1860. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1861. oh->name);
  1862. return -EINVAL;
  1863. }
  1864. if (_are_all_hardreset_lines_asserted(oh))
  1865. return 0;
  1866. if (oh->class->sysc)
  1867. _idle_sysc(oh);
  1868. _del_initiator_dep(oh, mpu_oh);
  1869. if (oh->flags & HWMOD_BLOCK_WFI)
  1870. cpu_idle_poll_ctrl(false);
  1871. if (soc_ops.disable_module)
  1872. soc_ops.disable_module(oh);
  1873. /*
  1874. * The module must be in idle mode before disabling any parents
  1875. * clocks. Otherwise, the parent clock might be disabled before
  1876. * the module transition is done, and thus will prevent the
  1877. * transition to complete properly.
  1878. */
  1879. _disable_clocks(oh);
  1880. if (oh->clkdm)
  1881. clkdm_hwmod_disable(oh->clkdm, oh);
  1882. /* Mux pins for device idle if populated */
  1883. if (oh->mux && oh->mux->pads_dynamic) {
  1884. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1885. _reconfigure_io_chain();
  1886. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1887. _reconfigure_io_chain();
  1888. }
  1889. oh->_state = _HWMOD_STATE_IDLE;
  1890. return 0;
  1891. }
  1892. /**
  1893. * _shutdown - shutdown an omap_hwmod
  1894. * @oh: struct omap_hwmod *
  1895. *
  1896. * Shut down an omap_hwmod @oh. This should be called when the driver
  1897. * used for the hwmod is removed or unloaded or if the driver is not
  1898. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1899. * state or returns 0.
  1900. */
  1901. static int _shutdown(struct omap_hwmod *oh)
  1902. {
  1903. int ret, i;
  1904. u8 prev_state;
  1905. if (oh->_state != _HWMOD_STATE_IDLE &&
  1906. oh->_state != _HWMOD_STATE_ENABLED) {
  1907. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1908. oh->name);
  1909. return -EINVAL;
  1910. }
  1911. if (_are_all_hardreset_lines_asserted(oh))
  1912. return 0;
  1913. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1914. if (oh->class->pre_shutdown) {
  1915. prev_state = oh->_state;
  1916. if (oh->_state == _HWMOD_STATE_IDLE)
  1917. _enable(oh);
  1918. ret = oh->class->pre_shutdown(oh);
  1919. if (ret) {
  1920. if (prev_state == _HWMOD_STATE_IDLE)
  1921. _idle(oh);
  1922. return ret;
  1923. }
  1924. }
  1925. if (oh->class->sysc) {
  1926. if (oh->_state == _HWMOD_STATE_IDLE)
  1927. _enable(oh);
  1928. _shutdown_sysc(oh);
  1929. }
  1930. /* clocks and deps are already disabled in idle */
  1931. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1932. _del_initiator_dep(oh, mpu_oh);
  1933. /* XXX what about the other system initiators here? dma, dsp */
  1934. if (oh->flags & HWMOD_BLOCK_WFI)
  1935. cpu_idle_poll_ctrl(false);
  1936. if (soc_ops.disable_module)
  1937. soc_ops.disable_module(oh);
  1938. _disable_clocks(oh);
  1939. if (oh->clkdm)
  1940. clkdm_hwmod_disable(oh->clkdm, oh);
  1941. }
  1942. /* XXX Should this code also force-disable the optional clocks? */
  1943. for (i = 0; i < oh->rst_lines_cnt; i++)
  1944. _assert_hardreset(oh, oh->rst_lines[i].name);
  1945. /* Mux pins to safe mode or use populated off mode values */
  1946. if (oh->mux)
  1947. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1948. oh->_state = _HWMOD_STATE_DISABLED;
  1949. return 0;
  1950. }
  1951. static int of_dev_find_hwmod(struct device_node *np,
  1952. struct omap_hwmod *oh)
  1953. {
  1954. int count, i, res;
  1955. const char *p;
  1956. count = of_property_count_strings(np, "ti,hwmods");
  1957. if (count < 1)
  1958. return -ENODEV;
  1959. for (i = 0; i < count; i++) {
  1960. res = of_property_read_string_index(np, "ti,hwmods",
  1961. i, &p);
  1962. if (res)
  1963. continue;
  1964. if (!strcmp(p, oh->name)) {
  1965. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1966. np->name, i, oh->name);
  1967. return i;
  1968. }
  1969. }
  1970. return -ENODEV;
  1971. }
  1972. /**
  1973. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1974. * @np: struct device_node *
  1975. * @oh: struct omap_hwmod *
  1976. * @index: index of the entry found
  1977. * @found: struct device_node * found or NULL
  1978. *
  1979. * Parse the dt blob and find out needed hwmod. Recursive function is
  1980. * implemented to take care hierarchical dt blob parsing.
  1981. * Return: Returns 0 on success, -ENODEV when not found.
  1982. */
  1983. static int of_dev_hwmod_lookup(struct device_node *np,
  1984. struct omap_hwmod *oh,
  1985. int *index,
  1986. struct device_node **found)
  1987. {
  1988. struct device_node *np0 = NULL;
  1989. int res;
  1990. res = of_dev_find_hwmod(np, oh);
  1991. if (res >= 0) {
  1992. *found = np;
  1993. *index = res;
  1994. return 0;
  1995. }
  1996. for_each_child_of_node(np, np0) {
  1997. struct device_node *fc;
  1998. int i;
  1999. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2000. if (res == 0) {
  2001. *found = fc;
  2002. *index = i;
  2003. return 0;
  2004. }
  2005. }
  2006. *found = NULL;
  2007. *index = 0;
  2008. return -ENODEV;
  2009. }
  2010. /**
  2011. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2012. * @oh: struct omap_hwmod * to locate the virtual address
  2013. * @data: (unused, caller should pass NULL)
  2014. * @index: index of the reg entry iospace in device tree
  2015. * @np: struct device_node * of the IP block's device node in the DT data
  2016. *
  2017. * Cache the virtual address used by the MPU to access this IP block's
  2018. * registers. This address is needed early so the OCP registers that
  2019. * are part of the device's address space can be ioremapped properly.
  2020. *
  2021. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2022. * -ENXIO on absent or invalid register target address space.
  2023. */
  2024. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2025. int index, struct device_node *np)
  2026. {
  2027. struct omap_hwmod_addr_space *mem;
  2028. void __iomem *va_start = NULL;
  2029. if (!oh)
  2030. return -EINVAL;
  2031. _save_mpu_port_index(oh);
  2032. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2033. return -ENXIO;
  2034. mem = _find_mpu_rt_addr_space(oh);
  2035. if (!mem) {
  2036. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2037. oh->name);
  2038. /* Extract the IO space from device tree blob */
  2039. if (!np)
  2040. return -ENXIO;
  2041. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2042. } else {
  2043. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2044. }
  2045. if (!va_start) {
  2046. if (mem)
  2047. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2048. else
  2049. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2050. oh->name, index, np->full_name);
  2051. return -ENXIO;
  2052. }
  2053. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2054. oh->name, va_start);
  2055. oh->_mpu_rt_va = va_start;
  2056. return 0;
  2057. }
  2058. /**
  2059. * _init - initialize internal data for the hwmod @oh
  2060. * @oh: struct omap_hwmod *
  2061. * @n: (unused)
  2062. *
  2063. * Look up the clocks and the address space used by the MPU to access
  2064. * registers belonging to the hwmod @oh. @oh must already be
  2065. * registered at this point. This is the first of two phases for
  2066. * hwmod initialization. Code called here does not touch any hardware
  2067. * registers, it simply prepares internal data structures. Returns 0
  2068. * upon success or if the hwmod isn't registered or if the hwmod's
  2069. * address space is not defined, or -EINVAL upon failure.
  2070. */
  2071. static int __init _init(struct omap_hwmod *oh, void *data)
  2072. {
  2073. int r, index;
  2074. struct device_node *np = NULL;
  2075. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2076. return 0;
  2077. if (of_have_populated_dt()) {
  2078. struct device_node *bus;
  2079. bus = of_find_node_by_name(NULL, "ocp");
  2080. if (!bus)
  2081. return -ENODEV;
  2082. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2083. if (r)
  2084. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2085. else if (np && index)
  2086. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2087. oh->name, np->name);
  2088. }
  2089. if (oh->class->sysc) {
  2090. r = _init_mpu_rt_base(oh, NULL, index, np);
  2091. if (r < 0) {
  2092. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2093. oh->name);
  2094. return 0;
  2095. }
  2096. }
  2097. r = _init_clocks(oh, NULL);
  2098. if (r < 0) {
  2099. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2100. return -EINVAL;
  2101. }
  2102. if (np) {
  2103. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2104. oh->flags |= HWMOD_INIT_NO_RESET;
  2105. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2106. oh->flags |= HWMOD_INIT_NO_IDLE;
  2107. }
  2108. oh->_state = _HWMOD_STATE_INITIALIZED;
  2109. return 0;
  2110. }
  2111. /**
  2112. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2113. * @oh: struct omap_hwmod *
  2114. *
  2115. * Set up the module's interface clocks. XXX This function is still mostly
  2116. * a stub; implementing this properly requires iclk autoidle usecounting in
  2117. * the clock code. No return value.
  2118. */
  2119. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2120. {
  2121. struct omap_hwmod_ocp_if *os;
  2122. struct list_head *p;
  2123. int i = 0;
  2124. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2125. return;
  2126. p = oh->slave_ports.next;
  2127. while (i < oh->slaves_cnt) {
  2128. os = _fetch_next_ocp_if(&p, &i);
  2129. if (!os->_clk)
  2130. continue;
  2131. if (os->flags & OCPIF_SWSUP_IDLE) {
  2132. /* XXX omap_iclk_deny_idle(c); */
  2133. } else {
  2134. /* XXX omap_iclk_allow_idle(c); */
  2135. clk_enable(os->_clk);
  2136. }
  2137. }
  2138. return;
  2139. }
  2140. /**
  2141. * _setup_reset - reset an IP block during the setup process
  2142. * @oh: struct omap_hwmod *
  2143. *
  2144. * Reset the IP block corresponding to the hwmod @oh during the setup
  2145. * process. The IP block is first enabled so it can be successfully
  2146. * reset. Returns 0 upon success or a negative error code upon
  2147. * failure.
  2148. */
  2149. static int __init _setup_reset(struct omap_hwmod *oh)
  2150. {
  2151. int r;
  2152. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2153. return -EINVAL;
  2154. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2155. return -EPERM;
  2156. if (oh->rst_lines_cnt == 0) {
  2157. r = _enable(oh);
  2158. if (r) {
  2159. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2160. oh->name, oh->_state);
  2161. return -EINVAL;
  2162. }
  2163. }
  2164. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2165. r = _reset(oh);
  2166. return r;
  2167. }
  2168. /**
  2169. * _setup_postsetup - transition to the appropriate state after _setup
  2170. * @oh: struct omap_hwmod *
  2171. *
  2172. * Place an IP block represented by @oh into a "post-setup" state --
  2173. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2174. * this function is called at the end of _setup().) The postsetup
  2175. * state for an IP block can be changed by calling
  2176. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2177. * before one of the omap_hwmod_setup*() functions are called for the
  2178. * IP block.
  2179. *
  2180. * The IP block stays in this state until a PM runtime-based driver is
  2181. * loaded for that IP block. A post-setup state of IDLE is
  2182. * appropriate for almost all IP blocks with runtime PM-enabled
  2183. * drivers, since those drivers are able to enable the IP block. A
  2184. * post-setup state of ENABLED is appropriate for kernels with PM
  2185. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2186. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2187. * included, since the WDTIMER starts running on reset and will reset
  2188. * the MPU if left active.
  2189. *
  2190. * This post-setup mechanism is deprecated. Once all of the OMAP
  2191. * drivers have been converted to use PM runtime, and all of the IP
  2192. * block data and interconnect data is available to the hwmod code, it
  2193. * should be possible to replace this mechanism with a "lazy reset"
  2194. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2195. * when the driver first probes, then all remaining IP blocks without
  2196. * drivers are either shut down or enabled after the drivers have
  2197. * loaded. However, this cannot take place until the above
  2198. * preconditions have been met, since otherwise the late reset code
  2199. * has no way of knowing which IP blocks are in use by drivers, and
  2200. * which ones are unused.
  2201. *
  2202. * No return value.
  2203. */
  2204. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2205. {
  2206. u8 postsetup_state;
  2207. if (oh->rst_lines_cnt > 0)
  2208. return;
  2209. postsetup_state = oh->_postsetup_state;
  2210. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2211. postsetup_state = _HWMOD_STATE_ENABLED;
  2212. /*
  2213. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2214. * it should be set by the core code as a runtime flag during startup
  2215. */
  2216. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2217. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2218. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2219. postsetup_state = _HWMOD_STATE_ENABLED;
  2220. }
  2221. if (postsetup_state == _HWMOD_STATE_IDLE)
  2222. _idle(oh);
  2223. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2224. _shutdown(oh);
  2225. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2226. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2227. oh->name, postsetup_state);
  2228. return;
  2229. }
  2230. /**
  2231. * _setup - prepare IP block hardware for use
  2232. * @oh: struct omap_hwmod *
  2233. * @n: (unused, pass NULL)
  2234. *
  2235. * Configure the IP block represented by @oh. This may include
  2236. * enabling the IP block, resetting it, and placing it into a
  2237. * post-setup state, depending on the type of IP block and applicable
  2238. * flags. IP blocks are reset to prevent any previous configuration
  2239. * by the bootloader or previous operating system from interfering
  2240. * with power management or other parts of the system. The reset can
  2241. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2242. * two phases for hwmod initialization. Code called here generally
  2243. * affects the IP block hardware, or system integration hardware
  2244. * associated with the IP block. Returns 0.
  2245. */
  2246. static int __init _setup(struct omap_hwmod *oh, void *data)
  2247. {
  2248. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2249. return 0;
  2250. _setup_iclk_autoidle(oh);
  2251. if (!_setup_reset(oh))
  2252. _setup_postsetup(oh);
  2253. return 0;
  2254. }
  2255. /**
  2256. * _register - register a struct omap_hwmod
  2257. * @oh: struct omap_hwmod *
  2258. *
  2259. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2260. * already has been registered by the same name; -EINVAL if the
  2261. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2262. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2263. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2264. * success.
  2265. *
  2266. * XXX The data should be copied into bootmem, so the original data
  2267. * should be marked __initdata and freed after init. This would allow
  2268. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2269. * that the copy process would be relatively complex due to the large number
  2270. * of substructures.
  2271. */
  2272. static int __init _register(struct omap_hwmod *oh)
  2273. {
  2274. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2275. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2276. return -EINVAL;
  2277. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2278. if (_lookup(oh->name))
  2279. return -EEXIST;
  2280. list_add_tail(&oh->node, &omap_hwmod_list);
  2281. INIT_LIST_HEAD(&oh->master_ports);
  2282. INIT_LIST_HEAD(&oh->slave_ports);
  2283. spin_lock_init(&oh->_lock);
  2284. oh->_state = _HWMOD_STATE_REGISTERED;
  2285. /*
  2286. * XXX Rather than doing a strcmp(), this should test a flag
  2287. * set in the hwmod data, inserted by the autogenerator code.
  2288. */
  2289. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2290. mpu_oh = oh;
  2291. return 0;
  2292. }
  2293. /**
  2294. * _alloc_links - return allocated memory for hwmod links
  2295. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2296. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2297. *
  2298. * Return pointers to two struct omap_hwmod_link records, via the
  2299. * addresses pointed to by @ml and @sl. Will first attempt to return
  2300. * memory allocated as part of a large initial block, but if that has
  2301. * been exhausted, will allocate memory itself. Since ideally this
  2302. * second allocation path will never occur, the number of these
  2303. * 'supplemental' allocations will be logged when debugging is
  2304. * enabled. Returns 0.
  2305. */
  2306. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2307. struct omap_hwmod_link **sl)
  2308. {
  2309. unsigned int sz;
  2310. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2311. *ml = &linkspace[free_ls++];
  2312. *sl = &linkspace[free_ls++];
  2313. return 0;
  2314. }
  2315. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2316. *sl = NULL;
  2317. *ml = memblock_virt_alloc(sz, 0);
  2318. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2319. ls_supp++;
  2320. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2321. ls_supp * LINKS_PER_OCP_IF);
  2322. return 0;
  2323. };
  2324. /**
  2325. * _add_link - add an interconnect between two IP blocks
  2326. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2327. *
  2328. * Add struct omap_hwmod_link records connecting the master IP block
  2329. * specified in @oi->master to @oi, and connecting the slave IP block
  2330. * specified in @oi->slave to @oi. This code is assumed to run before
  2331. * preemption or SMP has been enabled, thus avoiding the need for
  2332. * locking in this code. Changes to this assumption will require
  2333. * additional locking. Returns 0.
  2334. */
  2335. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2336. {
  2337. struct omap_hwmod_link *ml, *sl;
  2338. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2339. oi->slave->name);
  2340. _alloc_links(&ml, &sl);
  2341. ml->ocp_if = oi;
  2342. INIT_LIST_HEAD(&ml->node);
  2343. list_add(&ml->node, &oi->master->master_ports);
  2344. oi->master->masters_cnt++;
  2345. sl->ocp_if = oi;
  2346. INIT_LIST_HEAD(&sl->node);
  2347. list_add(&sl->node, &oi->slave->slave_ports);
  2348. oi->slave->slaves_cnt++;
  2349. return 0;
  2350. }
  2351. /**
  2352. * _register_link - register a struct omap_hwmod_ocp_if
  2353. * @oi: struct omap_hwmod_ocp_if *
  2354. *
  2355. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2356. * has already been registered; -EINVAL if @oi is NULL or if the
  2357. * record pointed to by @oi is missing required fields; or 0 upon
  2358. * success.
  2359. *
  2360. * XXX The data should be copied into bootmem, so the original data
  2361. * should be marked __initdata and freed after init. This would allow
  2362. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2363. */
  2364. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2365. {
  2366. if (!oi || !oi->master || !oi->slave || !oi->user)
  2367. return -EINVAL;
  2368. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2369. return -EEXIST;
  2370. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2371. oi->master->name, oi->slave->name);
  2372. /*
  2373. * Register the connected hwmods, if they haven't been
  2374. * registered already
  2375. */
  2376. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2377. _register(oi->master);
  2378. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2379. _register(oi->slave);
  2380. _add_link(oi);
  2381. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2382. return 0;
  2383. }
  2384. /**
  2385. * _alloc_linkspace - allocate large block of hwmod links
  2386. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2387. *
  2388. * Allocate a large block of struct omap_hwmod_link records. This
  2389. * improves boot time significantly by avoiding the need to allocate
  2390. * individual records one by one. If the number of records to
  2391. * allocate in the block hasn't been manually specified, this function
  2392. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2393. * and use that to determine the allocation size. For SoC families
  2394. * that require multiple list registrations, such as OMAP3xxx, this
  2395. * estimation process isn't optimal, so manual estimation is advised
  2396. * in those cases. Returns -EEXIST if the allocation has already occurred
  2397. * or 0 upon success.
  2398. */
  2399. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2400. {
  2401. unsigned int i = 0;
  2402. unsigned int sz;
  2403. if (linkspace) {
  2404. WARN(1, "linkspace already allocated\n");
  2405. return -EEXIST;
  2406. }
  2407. if (max_ls == 0)
  2408. while (ois[i++])
  2409. max_ls += LINKS_PER_OCP_IF;
  2410. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2411. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2412. __func__, sz, max_ls);
  2413. linkspace = memblock_virt_alloc(sz, 0);
  2414. return 0;
  2415. }
  2416. /* Static functions intended only for use in soc_ops field function pointers */
  2417. /**
  2418. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2419. * @oh: struct omap_hwmod *
  2420. *
  2421. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2422. * does not have an IDLEST bit or if the module successfully leaves
  2423. * slave idle; otherwise, pass along the return value of the
  2424. * appropriate *_cm*_wait_module_ready() function.
  2425. */
  2426. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2427. {
  2428. if (!oh)
  2429. return -EINVAL;
  2430. if (oh->flags & HWMOD_NO_IDLEST)
  2431. return 0;
  2432. if (!_find_mpu_rt_port(oh))
  2433. return 0;
  2434. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2435. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2436. oh->prcm.omap2.idlest_reg_id,
  2437. oh->prcm.omap2.idlest_idle_bit);
  2438. }
  2439. /**
  2440. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2441. * @oh: struct omap_hwmod *
  2442. *
  2443. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2444. * does not have an IDLEST bit or if the module successfully leaves
  2445. * slave idle; otherwise, pass along the return value of the
  2446. * appropriate *_cm*_wait_module_ready() function.
  2447. */
  2448. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2449. {
  2450. if (!oh)
  2451. return -EINVAL;
  2452. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2453. return 0;
  2454. if (!_find_mpu_rt_port(oh))
  2455. return 0;
  2456. /* XXX check module SIDLEMODE, hardreset status */
  2457. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2458. oh->clkdm->cm_inst,
  2459. oh->prcm.omap4.clkctrl_offs, 0);
  2460. }
  2461. /**
  2462. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2463. * @oh: struct omap_hwmod * to assert hardreset
  2464. * @ohri: hardreset line data
  2465. *
  2466. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2467. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2468. * use as an soc_ops function pointer. Passes along the return value
  2469. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2470. * for removal when the PRM code is moved into drivers/.
  2471. */
  2472. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2473. struct omap_hwmod_rst_info *ohri)
  2474. {
  2475. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2476. oh->prcm.omap2.module_offs, 0);
  2477. }
  2478. /**
  2479. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2480. * @oh: struct omap_hwmod * to deassert hardreset
  2481. * @ohri: hardreset line data
  2482. *
  2483. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2484. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2485. * use as an soc_ops function pointer. Passes along the return value
  2486. * from omap2_prm_deassert_hardreset(). XXX This function is
  2487. * scheduled for removal when the PRM code is moved into drivers/.
  2488. */
  2489. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2490. struct omap_hwmod_rst_info *ohri)
  2491. {
  2492. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2493. oh->prcm.omap2.module_offs, 0, 0);
  2494. }
  2495. /**
  2496. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2497. * @oh: struct omap_hwmod * to test hardreset
  2498. * @ohri: hardreset line data
  2499. *
  2500. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2501. * from the hwmod @oh and the hardreset line data @ohri. Only
  2502. * intended for use as an soc_ops function pointer. Passes along the
  2503. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2504. * function is scheduled for removal when the PRM code is moved into
  2505. * drivers/.
  2506. */
  2507. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2508. struct omap_hwmod_rst_info *ohri)
  2509. {
  2510. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2511. oh->prcm.omap2.module_offs, 0);
  2512. }
  2513. /**
  2514. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2515. * @oh: struct omap_hwmod * to assert hardreset
  2516. * @ohri: hardreset line data
  2517. *
  2518. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2519. * from the hwmod @oh and the hardreset line data @ohri. Only
  2520. * intended for use as an soc_ops function pointer. Passes along the
  2521. * return value from omap4_prminst_assert_hardreset(). XXX This
  2522. * function is scheduled for removal when the PRM code is moved into
  2523. * drivers/.
  2524. */
  2525. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2526. struct omap_hwmod_rst_info *ohri)
  2527. {
  2528. if (!oh->clkdm)
  2529. return -EINVAL;
  2530. return omap_prm_assert_hardreset(ohri->rst_shift,
  2531. oh->clkdm->pwrdm.ptr->prcm_partition,
  2532. oh->clkdm->pwrdm.ptr->prcm_offs,
  2533. oh->prcm.omap4.rstctrl_offs);
  2534. }
  2535. /**
  2536. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2537. * @oh: struct omap_hwmod * to deassert hardreset
  2538. * @ohri: hardreset line data
  2539. *
  2540. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2541. * from the hwmod @oh and the hardreset line data @ohri. Only
  2542. * intended for use as an soc_ops function pointer. Passes along the
  2543. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2544. * function is scheduled for removal when the PRM code is moved into
  2545. * drivers/.
  2546. */
  2547. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2548. struct omap_hwmod_rst_info *ohri)
  2549. {
  2550. if (!oh->clkdm)
  2551. return -EINVAL;
  2552. if (ohri->st_shift)
  2553. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2554. oh->name, ohri->name);
  2555. return omap_prm_deassert_hardreset(ohri->rst_shift, 0,
  2556. oh->clkdm->pwrdm.ptr->prcm_partition,
  2557. oh->clkdm->pwrdm.ptr->prcm_offs,
  2558. oh->prcm.omap4.rstctrl_offs, 0);
  2559. }
  2560. /**
  2561. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2562. * @oh: struct omap_hwmod * to test hardreset
  2563. * @ohri: hardreset line data
  2564. *
  2565. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2566. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2567. * Only intended for use as an soc_ops function pointer. Passes along
  2568. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2569. * This function is scheduled for removal when the PRM code is moved
  2570. * into drivers/.
  2571. */
  2572. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2573. struct omap_hwmod_rst_info *ohri)
  2574. {
  2575. if (!oh->clkdm)
  2576. return -EINVAL;
  2577. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2578. oh->clkdm->pwrdm.ptr->
  2579. prcm_partition,
  2580. oh->clkdm->pwrdm.ptr->prcm_offs,
  2581. oh->prcm.omap4.rstctrl_offs);
  2582. }
  2583. /**
  2584. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2585. * @oh: struct omap_hwmod * to assert hardreset
  2586. * @ohri: hardreset line data
  2587. *
  2588. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2589. * from the hwmod @oh and the hardreset line data @ohri. Only
  2590. * intended for use as an soc_ops function pointer. Passes along the
  2591. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2592. * function is scheduled for removal when the PRM code is moved into
  2593. * drivers/.
  2594. */
  2595. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2596. struct omap_hwmod_rst_info *ohri)
  2597. {
  2598. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2599. oh->clkdm->pwrdm.ptr->prcm_offs,
  2600. oh->prcm.omap4.rstctrl_offs);
  2601. }
  2602. /**
  2603. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2604. * @oh: struct omap_hwmod * to deassert hardreset
  2605. * @ohri: hardreset line data
  2606. *
  2607. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2608. * from the hwmod @oh and the hardreset line data @ohri. Only
  2609. * intended for use as an soc_ops function pointer. Passes along the
  2610. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2611. * function is scheduled for removal when the PRM code is moved into
  2612. * drivers/.
  2613. */
  2614. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2615. struct omap_hwmod_rst_info *ohri)
  2616. {
  2617. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2618. oh->clkdm->pwrdm.ptr->prcm_offs,
  2619. oh->prcm.omap4.rstctrl_offs,
  2620. oh->prcm.omap4.rstst_offs);
  2621. }
  2622. /**
  2623. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2624. * @oh: struct omap_hwmod * to test hardreset
  2625. * @ohri: hardreset line data
  2626. *
  2627. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2628. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2629. * Only intended for use as an soc_ops function pointer. Passes along
  2630. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2631. * This function is scheduled for removal when the PRM code is moved
  2632. * into drivers/.
  2633. */
  2634. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2635. struct omap_hwmod_rst_info *ohri)
  2636. {
  2637. return omap_prm_is_hardreset_asserted(ohri->rst_shift, 0,
  2638. oh->clkdm->pwrdm.ptr->prcm_offs,
  2639. oh->prcm.omap4.rstctrl_offs);
  2640. }
  2641. /* Public functions */
  2642. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2643. {
  2644. if (oh->flags & HWMOD_16BIT_REG)
  2645. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2646. else
  2647. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2648. }
  2649. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2650. {
  2651. if (oh->flags & HWMOD_16BIT_REG)
  2652. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2653. else
  2654. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2655. }
  2656. /**
  2657. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2658. * @oh: struct omap_hwmod *
  2659. *
  2660. * This is a public function exposed to drivers. Some drivers may need to do
  2661. * some settings before and after resetting the device. Those drivers after
  2662. * doing the necessary settings could use this function to start a reset by
  2663. * setting the SYSCONFIG.SOFTRESET bit.
  2664. */
  2665. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2666. {
  2667. u32 v;
  2668. int ret;
  2669. if (!oh || !(oh->_sysc_cache))
  2670. return -EINVAL;
  2671. v = oh->_sysc_cache;
  2672. ret = _set_softreset(oh, &v);
  2673. if (ret)
  2674. goto error;
  2675. _write_sysconfig(v, oh);
  2676. ret = _clear_softreset(oh, &v);
  2677. if (ret)
  2678. goto error;
  2679. _write_sysconfig(v, oh);
  2680. error:
  2681. return ret;
  2682. }
  2683. /**
  2684. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2685. * @name: name of the omap_hwmod to look up
  2686. *
  2687. * Given a @name of an omap_hwmod, return a pointer to the registered
  2688. * struct omap_hwmod *, or NULL upon error.
  2689. */
  2690. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2691. {
  2692. struct omap_hwmod *oh;
  2693. if (!name)
  2694. return NULL;
  2695. oh = _lookup(name);
  2696. return oh;
  2697. }
  2698. /**
  2699. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2700. * @fn: pointer to a callback function
  2701. * @data: void * data to pass to callback function
  2702. *
  2703. * Call @fn for each registered omap_hwmod, passing @data to each
  2704. * function. @fn must return 0 for success or any other value for
  2705. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2706. * will stop and the non-zero return value will be passed to the
  2707. * caller of omap_hwmod_for_each(). @fn is called with
  2708. * omap_hwmod_for_each() held.
  2709. */
  2710. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2711. void *data)
  2712. {
  2713. struct omap_hwmod *temp_oh;
  2714. int ret = 0;
  2715. if (!fn)
  2716. return -EINVAL;
  2717. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2718. ret = (*fn)(temp_oh, data);
  2719. if (ret)
  2720. break;
  2721. }
  2722. return ret;
  2723. }
  2724. /**
  2725. * omap_hwmod_register_links - register an array of hwmod links
  2726. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2727. *
  2728. * Intended to be called early in boot before the clock framework is
  2729. * initialized. If @ois is not null, will register all omap_hwmods
  2730. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2731. * omap_hwmod_init() hasn't been called before calling this function,
  2732. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2733. * success.
  2734. */
  2735. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2736. {
  2737. int r, i;
  2738. if (!inited)
  2739. return -EINVAL;
  2740. if (!ois)
  2741. return 0;
  2742. if (ois[0] == NULL) /* Empty list */
  2743. return 0;
  2744. if (!linkspace) {
  2745. if (_alloc_linkspace(ois)) {
  2746. pr_err("omap_hwmod: could not allocate link space\n");
  2747. return -ENOMEM;
  2748. }
  2749. }
  2750. i = 0;
  2751. do {
  2752. r = _register_link(ois[i]);
  2753. WARN(r && r != -EEXIST,
  2754. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2755. ois[i]->master->name, ois[i]->slave->name, r);
  2756. } while (ois[++i]);
  2757. return 0;
  2758. }
  2759. /**
  2760. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2761. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2762. *
  2763. * If the hwmod data corresponding to the MPU subsystem IP block
  2764. * hasn't been initialized and set up yet, do so now. This must be
  2765. * done first since sleep dependencies may be added from other hwmods
  2766. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2767. * return value.
  2768. */
  2769. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2770. {
  2771. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2772. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2773. __func__, MPU_INITIATOR_NAME);
  2774. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2775. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2776. }
  2777. /**
  2778. * omap_hwmod_setup_one - set up a single hwmod
  2779. * @oh_name: const char * name of the already-registered hwmod to set up
  2780. *
  2781. * Initialize and set up a single hwmod. Intended to be used for a
  2782. * small number of early devices, such as the timer IP blocks used for
  2783. * the scheduler clock. Must be called after omap2_clk_init().
  2784. * Resolves the struct clk names to struct clk pointers for each
  2785. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2786. * -EINVAL upon error or 0 upon success.
  2787. */
  2788. int __init omap_hwmod_setup_one(const char *oh_name)
  2789. {
  2790. struct omap_hwmod *oh;
  2791. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2792. oh = _lookup(oh_name);
  2793. if (!oh) {
  2794. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2795. return -EINVAL;
  2796. }
  2797. _ensure_mpu_hwmod_is_setup(oh);
  2798. _init(oh, NULL);
  2799. _setup(oh, NULL);
  2800. return 0;
  2801. }
  2802. /**
  2803. * omap_hwmod_setup_all - set up all registered IP blocks
  2804. *
  2805. * Initialize and set up all IP blocks registered with the hwmod code.
  2806. * Must be called after omap2_clk_init(). Resolves the struct clk
  2807. * names to struct clk pointers for each registered omap_hwmod. Also
  2808. * calls _setup() on each hwmod. Returns 0 upon success.
  2809. */
  2810. static int __init omap_hwmod_setup_all(void)
  2811. {
  2812. _ensure_mpu_hwmod_is_setup(NULL);
  2813. omap_hwmod_for_each(_init, NULL);
  2814. omap_hwmod_for_each(_setup, NULL);
  2815. return 0;
  2816. }
  2817. omap_core_initcall(omap_hwmod_setup_all);
  2818. /**
  2819. * omap_hwmod_enable - enable an omap_hwmod
  2820. * @oh: struct omap_hwmod *
  2821. *
  2822. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2823. * Returns -EINVAL on error or passes along the return value from _enable().
  2824. */
  2825. int omap_hwmod_enable(struct omap_hwmod *oh)
  2826. {
  2827. int r;
  2828. unsigned long flags;
  2829. if (!oh)
  2830. return -EINVAL;
  2831. spin_lock_irqsave(&oh->_lock, flags);
  2832. r = _enable(oh);
  2833. spin_unlock_irqrestore(&oh->_lock, flags);
  2834. return r;
  2835. }
  2836. /**
  2837. * omap_hwmod_idle - idle an omap_hwmod
  2838. * @oh: struct omap_hwmod *
  2839. *
  2840. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2841. * Returns -EINVAL on error or passes along the return value from _idle().
  2842. */
  2843. int omap_hwmod_idle(struct omap_hwmod *oh)
  2844. {
  2845. unsigned long flags;
  2846. if (!oh)
  2847. return -EINVAL;
  2848. spin_lock_irqsave(&oh->_lock, flags);
  2849. _idle(oh);
  2850. spin_unlock_irqrestore(&oh->_lock, flags);
  2851. return 0;
  2852. }
  2853. /**
  2854. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2855. * @oh: struct omap_hwmod *
  2856. *
  2857. * Shutdown an omap_hwmod @oh. Intended to be called by
  2858. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2859. * the return value from _shutdown().
  2860. */
  2861. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2862. {
  2863. unsigned long flags;
  2864. if (!oh)
  2865. return -EINVAL;
  2866. spin_lock_irqsave(&oh->_lock, flags);
  2867. _shutdown(oh);
  2868. spin_unlock_irqrestore(&oh->_lock, flags);
  2869. return 0;
  2870. }
  2871. /**
  2872. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2873. * @oh: struct omap_hwmod *oh
  2874. *
  2875. * Intended to be called by the omap_device code.
  2876. */
  2877. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2878. {
  2879. unsigned long flags;
  2880. spin_lock_irqsave(&oh->_lock, flags);
  2881. _enable_clocks(oh);
  2882. spin_unlock_irqrestore(&oh->_lock, flags);
  2883. return 0;
  2884. }
  2885. /**
  2886. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2887. * @oh: struct omap_hwmod *oh
  2888. *
  2889. * Intended to be called by the omap_device code.
  2890. */
  2891. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2892. {
  2893. unsigned long flags;
  2894. spin_lock_irqsave(&oh->_lock, flags);
  2895. _disable_clocks(oh);
  2896. spin_unlock_irqrestore(&oh->_lock, flags);
  2897. return 0;
  2898. }
  2899. /**
  2900. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2901. * @oh: struct omap_hwmod *oh
  2902. *
  2903. * Intended to be called by drivers and core code when all posted
  2904. * writes to a device must complete before continuing further
  2905. * execution (for example, after clearing some device IRQSTATUS
  2906. * register bits)
  2907. *
  2908. * XXX what about targets with multiple OCP threads?
  2909. */
  2910. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2911. {
  2912. BUG_ON(!oh);
  2913. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2914. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2915. oh->name);
  2916. return;
  2917. }
  2918. /*
  2919. * Forces posted writes to complete on the OCP thread handling
  2920. * register writes
  2921. */
  2922. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2923. }
  2924. /**
  2925. * omap_hwmod_reset - reset the hwmod
  2926. * @oh: struct omap_hwmod *
  2927. *
  2928. * Under some conditions, a driver may wish to reset the entire device.
  2929. * Called from omap_device code. Returns -EINVAL on error or passes along
  2930. * the return value from _reset().
  2931. */
  2932. int omap_hwmod_reset(struct omap_hwmod *oh)
  2933. {
  2934. int r;
  2935. unsigned long flags;
  2936. if (!oh)
  2937. return -EINVAL;
  2938. spin_lock_irqsave(&oh->_lock, flags);
  2939. r = _reset(oh);
  2940. spin_unlock_irqrestore(&oh->_lock, flags);
  2941. return r;
  2942. }
  2943. /*
  2944. * IP block data retrieval functions
  2945. */
  2946. /**
  2947. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2948. * @oh: struct omap_hwmod *
  2949. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2950. *
  2951. * Count the number of struct resource array elements necessary to
  2952. * contain omap_hwmod @oh resources. Intended to be called by code
  2953. * that registers omap_devices. Intended to be used to determine the
  2954. * size of a dynamically-allocated struct resource array, before
  2955. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2956. * resource array elements needed.
  2957. *
  2958. * XXX This code is not optimized. It could attempt to merge adjacent
  2959. * resource IDs.
  2960. *
  2961. */
  2962. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2963. {
  2964. int ret = 0;
  2965. if (flags & IORESOURCE_IRQ)
  2966. ret += _count_mpu_irqs(oh);
  2967. if (flags & IORESOURCE_DMA)
  2968. ret += _count_sdma_reqs(oh);
  2969. if (flags & IORESOURCE_MEM) {
  2970. int i = 0;
  2971. struct omap_hwmod_ocp_if *os;
  2972. struct list_head *p = oh->slave_ports.next;
  2973. while (i < oh->slaves_cnt) {
  2974. os = _fetch_next_ocp_if(&p, &i);
  2975. ret += _count_ocp_if_addr_spaces(os);
  2976. }
  2977. }
  2978. return ret;
  2979. }
  2980. /**
  2981. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2982. * @oh: struct omap_hwmod *
  2983. * @res: pointer to the first element of an array of struct resource to fill
  2984. *
  2985. * Fill the struct resource array @res with resource data from the
  2986. * omap_hwmod @oh. Intended to be called by code that registers
  2987. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2988. * number of array elements filled.
  2989. */
  2990. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2991. {
  2992. struct omap_hwmod_ocp_if *os;
  2993. struct list_head *p;
  2994. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2995. int r = 0;
  2996. /* For each IRQ, DMA, memory area, fill in array.*/
  2997. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2998. for (i = 0; i < mpu_irqs_cnt; i++) {
  2999. (res + r)->name = (oh->mpu_irqs + i)->name;
  3000. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3001. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3002. (res + r)->flags = IORESOURCE_IRQ;
  3003. r++;
  3004. }
  3005. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3006. for (i = 0; i < sdma_reqs_cnt; i++) {
  3007. (res + r)->name = (oh->sdma_reqs + i)->name;
  3008. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3009. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3010. (res + r)->flags = IORESOURCE_DMA;
  3011. r++;
  3012. }
  3013. p = oh->slave_ports.next;
  3014. i = 0;
  3015. while (i < oh->slaves_cnt) {
  3016. os = _fetch_next_ocp_if(&p, &i);
  3017. addr_cnt = _count_ocp_if_addr_spaces(os);
  3018. for (j = 0; j < addr_cnt; j++) {
  3019. (res + r)->name = (os->addr + j)->name;
  3020. (res + r)->start = (os->addr + j)->pa_start;
  3021. (res + r)->end = (os->addr + j)->pa_end;
  3022. (res + r)->flags = IORESOURCE_MEM;
  3023. r++;
  3024. }
  3025. }
  3026. return r;
  3027. }
  3028. /**
  3029. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3030. * @oh: struct omap_hwmod *
  3031. * @res: pointer to the array of struct resource to fill
  3032. *
  3033. * Fill the struct resource array @res with dma resource data from the
  3034. * omap_hwmod @oh. Intended to be called by code that registers
  3035. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3036. * number of array elements filled.
  3037. */
  3038. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3039. {
  3040. int i, sdma_reqs_cnt;
  3041. int r = 0;
  3042. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3043. for (i = 0; i < sdma_reqs_cnt; i++) {
  3044. (res + r)->name = (oh->sdma_reqs + i)->name;
  3045. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3046. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3047. (res + r)->flags = IORESOURCE_DMA;
  3048. r++;
  3049. }
  3050. return r;
  3051. }
  3052. /**
  3053. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3054. * @oh: struct omap_hwmod * to operate on
  3055. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3056. * @name: pointer to the name of the data to fetch (optional)
  3057. * @rsrc: pointer to a struct resource, allocated by the caller
  3058. *
  3059. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3060. * data for the IP block pointed to by @oh. The data will be filled
  3061. * into a struct resource record pointed to by @rsrc. The struct
  3062. * resource must be allocated by the caller. When @name is non-null,
  3063. * the data associated with the matching entry in the IRQ/SDMA/address
  3064. * space hwmod data arrays will be returned. If @name is null, the
  3065. * first array entry will be returned. Data order is not meaningful
  3066. * in hwmod data, so callers are strongly encouraged to use a non-null
  3067. * @name whenever possible to avoid unpredictable effects if hwmod
  3068. * data is later added that causes data ordering to change. This
  3069. * function is only intended for use by OMAP core code. Device
  3070. * drivers should not call this function - the appropriate bus-related
  3071. * data accessor functions should be used instead. Returns 0 upon
  3072. * success or a negative error code upon error.
  3073. */
  3074. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3075. const char *name, struct resource *rsrc)
  3076. {
  3077. int r;
  3078. unsigned int irq, dma;
  3079. u32 pa_start, pa_end;
  3080. if (!oh || !rsrc)
  3081. return -EINVAL;
  3082. if (type == IORESOURCE_IRQ) {
  3083. r = _get_mpu_irq_by_name(oh, name, &irq);
  3084. if (r)
  3085. return r;
  3086. rsrc->start = irq;
  3087. rsrc->end = irq;
  3088. } else if (type == IORESOURCE_DMA) {
  3089. r = _get_sdma_req_by_name(oh, name, &dma);
  3090. if (r)
  3091. return r;
  3092. rsrc->start = dma;
  3093. rsrc->end = dma;
  3094. } else if (type == IORESOURCE_MEM) {
  3095. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3096. if (r)
  3097. return r;
  3098. rsrc->start = pa_start;
  3099. rsrc->end = pa_end;
  3100. } else {
  3101. return -EINVAL;
  3102. }
  3103. rsrc->flags = type;
  3104. rsrc->name = name;
  3105. return 0;
  3106. }
  3107. /**
  3108. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3109. * @oh: struct omap_hwmod *
  3110. *
  3111. * Return the powerdomain pointer associated with the OMAP module
  3112. * @oh's main clock. If @oh does not have a main clk, return the
  3113. * powerdomain associated with the interface clock associated with the
  3114. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3115. * instead?) Returns NULL on error, or a struct powerdomain * on
  3116. * success.
  3117. */
  3118. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3119. {
  3120. struct clk *c;
  3121. struct omap_hwmod_ocp_if *oi;
  3122. struct clockdomain *clkdm;
  3123. struct clk_hw_omap *clk;
  3124. if (!oh)
  3125. return NULL;
  3126. if (oh->clkdm)
  3127. return oh->clkdm->pwrdm.ptr;
  3128. if (oh->_clk) {
  3129. c = oh->_clk;
  3130. } else {
  3131. oi = _find_mpu_rt_port(oh);
  3132. if (!oi)
  3133. return NULL;
  3134. c = oi->_clk;
  3135. }
  3136. clk = to_clk_hw_omap(__clk_get_hw(c));
  3137. clkdm = clk->clkdm;
  3138. if (!clkdm)
  3139. return NULL;
  3140. return clkdm->pwrdm.ptr;
  3141. }
  3142. /**
  3143. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3144. * @oh: struct omap_hwmod *
  3145. *
  3146. * Returns the virtual address corresponding to the beginning of the
  3147. * module's register target, in the address range that is intended to
  3148. * be used by the MPU. Returns the virtual address upon success or NULL
  3149. * upon error.
  3150. */
  3151. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3152. {
  3153. if (!oh)
  3154. return NULL;
  3155. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3156. return NULL;
  3157. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3158. return NULL;
  3159. return oh->_mpu_rt_va;
  3160. }
  3161. /**
  3162. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3163. * @oh: struct omap_hwmod *
  3164. * @init_oh: struct omap_hwmod * (initiator)
  3165. *
  3166. * Add a sleep dependency between the initiator @init_oh and @oh.
  3167. * Intended to be called by DSP/Bridge code via platform_data for the
  3168. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3169. * code needs to add/del initiator dependencies dynamically
  3170. * before/after accessing a device. Returns the return value from
  3171. * _add_initiator_dep().
  3172. *
  3173. * XXX Keep a usecount in the clockdomain code
  3174. */
  3175. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3176. struct omap_hwmod *init_oh)
  3177. {
  3178. return _add_initiator_dep(oh, init_oh);
  3179. }
  3180. /*
  3181. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3182. * for context save/restore operations?
  3183. */
  3184. /**
  3185. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3186. * @oh: struct omap_hwmod *
  3187. * @init_oh: struct omap_hwmod * (initiator)
  3188. *
  3189. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3190. * Intended to be called by DSP/Bridge code via platform_data for the
  3191. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3192. * code needs to add/del initiator dependencies dynamically
  3193. * before/after accessing a device. Returns the return value from
  3194. * _del_initiator_dep().
  3195. *
  3196. * XXX Keep a usecount in the clockdomain code
  3197. */
  3198. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3199. struct omap_hwmod *init_oh)
  3200. {
  3201. return _del_initiator_dep(oh, init_oh);
  3202. }
  3203. /**
  3204. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3205. * @oh: struct omap_hwmod *
  3206. *
  3207. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3208. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3209. * this IP block if it has dynamic mux entries. Eventually this
  3210. * should set PRCM wakeup registers to cause the PRCM to receive
  3211. * wakeup events from the module. Does not set any wakeup routing
  3212. * registers beyond this point - if the module is to wake up any other
  3213. * module or subsystem, that must be set separately. Called by
  3214. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3215. */
  3216. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3217. {
  3218. unsigned long flags;
  3219. u32 v;
  3220. spin_lock_irqsave(&oh->_lock, flags);
  3221. if (oh->class->sysc &&
  3222. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3223. v = oh->_sysc_cache;
  3224. _enable_wakeup(oh, &v);
  3225. _write_sysconfig(v, oh);
  3226. }
  3227. _set_idle_ioring_wakeup(oh, true);
  3228. spin_unlock_irqrestore(&oh->_lock, flags);
  3229. return 0;
  3230. }
  3231. /**
  3232. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3233. * @oh: struct omap_hwmod *
  3234. *
  3235. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3236. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3237. * events for this IP block if it has dynamic mux entries. Eventually
  3238. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3239. * wakeup events from the module. Does not set any wakeup routing
  3240. * registers beyond this point - if the module is to wake up any other
  3241. * module or subsystem, that must be set separately. Called by
  3242. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3243. */
  3244. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3245. {
  3246. unsigned long flags;
  3247. u32 v;
  3248. spin_lock_irqsave(&oh->_lock, flags);
  3249. if (oh->class->sysc &&
  3250. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3251. v = oh->_sysc_cache;
  3252. _disable_wakeup(oh, &v);
  3253. _write_sysconfig(v, oh);
  3254. }
  3255. _set_idle_ioring_wakeup(oh, false);
  3256. spin_unlock_irqrestore(&oh->_lock, flags);
  3257. return 0;
  3258. }
  3259. /**
  3260. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3261. * contained in the hwmod module.
  3262. * @oh: struct omap_hwmod *
  3263. * @name: name of the reset line to lookup and assert
  3264. *
  3265. * Some IP like dsp, ipu or iva contain processor that require
  3266. * an HW reset line to be assert / deassert in order to enable fully
  3267. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3268. * yet supported on this OMAP; otherwise, passes along the return value
  3269. * from _assert_hardreset().
  3270. */
  3271. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3272. {
  3273. int ret;
  3274. unsigned long flags;
  3275. if (!oh)
  3276. return -EINVAL;
  3277. spin_lock_irqsave(&oh->_lock, flags);
  3278. ret = _assert_hardreset(oh, name);
  3279. spin_unlock_irqrestore(&oh->_lock, flags);
  3280. return ret;
  3281. }
  3282. /**
  3283. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3284. * contained in the hwmod module.
  3285. * @oh: struct omap_hwmod *
  3286. * @name: name of the reset line to look up and deassert
  3287. *
  3288. * Some IP like dsp, ipu or iva contain processor that require
  3289. * an HW reset line to be assert / deassert in order to enable fully
  3290. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3291. * yet supported on this OMAP; otherwise, passes along the return value
  3292. * from _deassert_hardreset().
  3293. */
  3294. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3295. {
  3296. int ret;
  3297. unsigned long flags;
  3298. if (!oh)
  3299. return -EINVAL;
  3300. spin_lock_irqsave(&oh->_lock, flags);
  3301. ret = _deassert_hardreset(oh, name);
  3302. spin_unlock_irqrestore(&oh->_lock, flags);
  3303. return ret;
  3304. }
  3305. /**
  3306. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3307. * contained in the hwmod module
  3308. * @oh: struct omap_hwmod *
  3309. * @name: name of the reset line to look up and read
  3310. *
  3311. * Return the current state of the hwmod @oh's reset line named @name:
  3312. * returns -EINVAL upon parameter error or if this operation
  3313. * is unsupported on the current OMAP; otherwise, passes along the return
  3314. * value from _read_hardreset().
  3315. */
  3316. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3317. {
  3318. int ret;
  3319. unsigned long flags;
  3320. if (!oh)
  3321. return -EINVAL;
  3322. spin_lock_irqsave(&oh->_lock, flags);
  3323. ret = _read_hardreset(oh, name);
  3324. spin_unlock_irqrestore(&oh->_lock, flags);
  3325. return ret;
  3326. }
  3327. /**
  3328. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3329. * @classname: struct omap_hwmod_class name to search for
  3330. * @fn: callback function pointer to call for each hwmod in class @classname
  3331. * @user: arbitrary context data to pass to the callback function
  3332. *
  3333. * For each omap_hwmod of class @classname, call @fn.
  3334. * If the callback function returns something other than
  3335. * zero, the iterator is terminated, and the callback function's return
  3336. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3337. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3338. */
  3339. int omap_hwmod_for_each_by_class(const char *classname,
  3340. int (*fn)(struct omap_hwmod *oh,
  3341. void *user),
  3342. void *user)
  3343. {
  3344. struct omap_hwmod *temp_oh;
  3345. int ret = 0;
  3346. if (!classname || !fn)
  3347. return -EINVAL;
  3348. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3349. __func__, classname);
  3350. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3351. if (!strcmp(temp_oh->class->name, classname)) {
  3352. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3353. __func__, temp_oh->name);
  3354. ret = (*fn)(temp_oh, user);
  3355. if (ret)
  3356. break;
  3357. }
  3358. }
  3359. if (ret)
  3360. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3361. __func__, ret);
  3362. return ret;
  3363. }
  3364. /**
  3365. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3366. * @oh: struct omap_hwmod *
  3367. * @state: state that _setup() should leave the hwmod in
  3368. *
  3369. * Sets the hwmod state that @oh will enter at the end of _setup()
  3370. * (called by omap_hwmod_setup_*()). See also the documentation
  3371. * for _setup_postsetup(), above. Returns 0 upon success or
  3372. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3373. * in the wrong state.
  3374. */
  3375. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3376. {
  3377. int ret;
  3378. unsigned long flags;
  3379. if (!oh)
  3380. return -EINVAL;
  3381. if (state != _HWMOD_STATE_DISABLED &&
  3382. state != _HWMOD_STATE_ENABLED &&
  3383. state != _HWMOD_STATE_IDLE)
  3384. return -EINVAL;
  3385. spin_lock_irqsave(&oh->_lock, flags);
  3386. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3387. ret = -EINVAL;
  3388. goto ohsps_unlock;
  3389. }
  3390. oh->_postsetup_state = state;
  3391. ret = 0;
  3392. ohsps_unlock:
  3393. spin_unlock_irqrestore(&oh->_lock, flags);
  3394. return ret;
  3395. }
  3396. /**
  3397. * omap_hwmod_get_context_loss_count - get lost context count
  3398. * @oh: struct omap_hwmod *
  3399. *
  3400. * Returns the context loss count of associated @oh
  3401. * upon success, or zero if no context loss data is available.
  3402. *
  3403. * On OMAP4, this queries the per-hwmod context loss register,
  3404. * assuming one exists. If not, or on OMAP2/3, this queries the
  3405. * enclosing powerdomain context loss count.
  3406. */
  3407. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3408. {
  3409. struct powerdomain *pwrdm;
  3410. int ret = 0;
  3411. if (soc_ops.get_context_lost)
  3412. return soc_ops.get_context_lost(oh);
  3413. pwrdm = omap_hwmod_get_pwrdm(oh);
  3414. if (pwrdm)
  3415. ret = pwrdm_get_context_loss_count(pwrdm);
  3416. return ret;
  3417. }
  3418. /**
  3419. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3420. * @oh: struct omap_hwmod *
  3421. *
  3422. * Prevent the hwmod @oh from being reset during the setup process.
  3423. * Intended for use by board-*.c files on boards with devices that
  3424. * cannot tolerate being reset. Must be called before the hwmod has
  3425. * been set up. Returns 0 upon success or negative error code upon
  3426. * failure.
  3427. */
  3428. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3429. {
  3430. if (!oh)
  3431. return -EINVAL;
  3432. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3433. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3434. oh->name);
  3435. return -EINVAL;
  3436. }
  3437. oh->flags |= HWMOD_INIT_NO_RESET;
  3438. return 0;
  3439. }
  3440. /**
  3441. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3442. * @oh: struct omap_hwmod * containing hwmod mux entries
  3443. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3444. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3445. *
  3446. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3447. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3448. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3449. * this function is not called for a given pad_idx, then the ISR
  3450. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3451. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3452. * the _dynamic or wakeup_ entry: if there are other entries not
  3453. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3454. * entries are NOT COUNTED in the dynamic pad index. This function
  3455. * must be called separately for each pad that requires its interrupt
  3456. * to be re-routed this way. Returns -EINVAL if there is an argument
  3457. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3458. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3459. *
  3460. * XXX This function interface is fragile. Rather than using array
  3461. * indexes, which are subject to unpredictable change, it should be
  3462. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3463. * pad records.
  3464. */
  3465. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3466. {
  3467. int nr_irqs;
  3468. might_sleep();
  3469. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3470. pad_idx >= oh->mux->nr_pads_dynamic)
  3471. return -EINVAL;
  3472. /* Check the number of available mpu_irqs */
  3473. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3474. ;
  3475. if (irq_idx >= nr_irqs)
  3476. return -EINVAL;
  3477. if (!oh->mux->irqs) {
  3478. /* XXX What frees this? */
  3479. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3480. GFP_KERNEL);
  3481. if (!oh->mux->irqs)
  3482. return -ENOMEM;
  3483. }
  3484. oh->mux->irqs[pad_idx] = irq_idx;
  3485. return 0;
  3486. }
  3487. /**
  3488. * omap_hwmod_init - initialize the hwmod code
  3489. *
  3490. * Sets up some function pointers needed by the hwmod code to operate on the
  3491. * currently-booted SoC. Intended to be called once during kernel init
  3492. * before any hwmods are registered. No return value.
  3493. */
  3494. void __init omap_hwmod_init(void)
  3495. {
  3496. if (cpu_is_omap24xx()) {
  3497. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3498. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3499. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3500. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3501. } else if (cpu_is_omap34xx()) {
  3502. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3503. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3504. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3505. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3506. soc_ops.init_clkdm = _init_clkdm;
  3507. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3508. soc_ops.enable_module = _omap4_enable_module;
  3509. soc_ops.disable_module = _omap4_disable_module;
  3510. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3511. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3512. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3513. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3514. soc_ops.init_clkdm = _init_clkdm;
  3515. soc_ops.update_context_lost = _omap4_update_context_lost;
  3516. soc_ops.get_context_lost = _omap4_get_context_lost;
  3517. } else if (soc_is_am43xx()) {
  3518. soc_ops.enable_module = _omap4_enable_module;
  3519. soc_ops.disable_module = _omap4_disable_module;
  3520. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3521. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3522. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3523. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3524. soc_ops.init_clkdm = _init_clkdm;
  3525. } else if (soc_is_am33xx()) {
  3526. soc_ops.enable_module = _omap4_enable_module;
  3527. soc_ops.disable_module = _omap4_disable_module;
  3528. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3529. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3530. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3531. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3532. soc_ops.init_clkdm = _init_clkdm;
  3533. } else {
  3534. WARN(1, "omap_hwmod: unknown SoC type\n");
  3535. }
  3536. inited = true;
  3537. }
  3538. /**
  3539. * omap_hwmod_get_main_clk - get pointer to main clock name
  3540. * @oh: struct omap_hwmod *
  3541. *
  3542. * Returns the main clock name assocated with @oh upon success,
  3543. * or NULL if @oh is NULL.
  3544. */
  3545. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3546. {
  3547. if (!oh)
  3548. return NULL;
  3549. return oh->main_clk;
  3550. }