be_main.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090
  1. /**
  2. * Copyright (C) 2005 - 2015 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@avagotech.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@avagotech.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <linux/aer.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_host.h>
  32. #include <scsi/iscsi_proto.h>
  33. #include <scsi/libiscsi.h>
  34. #include <scsi/scsi_transport_iscsi.h>
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.6.0.1"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define BEISCSI_VER_STRLEN 32
  62. #define BEISCSI_SGLIST_ELEMENTS 30
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 1024 /* scsi_host->max_sectors */
  65. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. /**
  85. * Adapter States
  86. **/
  87. #define BE_ADAPTER_LINK_UP 0x001
  88. #define BE_ADAPTER_LINK_DOWN 0x002
  89. #define BE_ADAPTER_PCI_ERR 0x004
  90. #define BE_ADAPTER_CHECK_BOOT 0x008
  91. #define BEISCSI_CLEAN_UNLOAD 0x01
  92. #define BEISCSI_EEH_UNLOAD 0x02
  93. #define BE_GET_BOOT_RETRIES 45
  94. #define BE_GET_BOOT_TO 20
  95. /**
  96. * hardware needs the async PDU buffers to be posted in multiples of 8
  97. * So have atleast 8 of them by default
  98. */
  99. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  100. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  101. /********* Memory BAR register ************/
  102. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  103. /**
  104. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  105. * Disable" may still globally block interrupts in addition to individual
  106. * interrupt masks; a mechanism for the device driver to block all interrupts
  107. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  108. * with the OS.
  109. */
  110. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  111. /********* ISR0 Register offset **********/
  112. #define CEV_ISR0_OFFSET 0xC18
  113. #define CEV_ISR_SIZE 4
  114. /**
  115. * Macros for reading/writing a protection domain or CSR registers
  116. * in BladeEngine.
  117. */
  118. #define DB_TXULP0_OFFSET 0x40
  119. #define DB_RXULP0_OFFSET 0xA0
  120. /********* Event Q door bell *************/
  121. #define DB_EQ_OFFSET DB_CQ_OFFSET
  122. #define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
  123. /* Clear the interrupt for this eq */
  124. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  125. /* Must be 1 */
  126. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  127. /* Higher Order EQ_ID bit */
  128. #define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  129. #define DB_EQ_HIGH_SET_SHIFT 11
  130. #define DB_EQ_HIGH_FEILD_SHIFT 9
  131. /* Number of event entries processed */
  132. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  133. /* Rearm bit */
  134. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  135. /********* Compl Q door bell *************/
  136. #define DB_CQ_OFFSET 0x120
  137. #define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
  138. /* Higher Order CQ_ID bit */
  139. #define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  140. #define DB_CQ_HIGH_SET_SHIFT 11
  141. #define DB_CQ_HIGH_FEILD_SHIFT 10
  142. /* Number of event entries processed */
  143. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  144. /* Rearm bit */
  145. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  146. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  147. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  148. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  149. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  150. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  151. #define PAGES_REQUIRED(x) \
  152. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  153. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  154. #define MEM_DESCR_OFFSET 8
  155. #define BEISCSI_DEFQ_HDR 1
  156. #define BEISCSI_DEFQ_DATA 0
  157. enum be_mem_enum {
  158. HWI_MEM_ADDN_CONTEXT,
  159. HWI_MEM_WRB,
  160. HWI_MEM_WRBH,
  161. HWI_MEM_SGLH,
  162. HWI_MEM_SGE,
  163. HWI_MEM_TEMPLATE_HDR_ULP0,
  164. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  165. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  166. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  167. HWI_MEM_ASYNC_DATA_RING_ULP0,
  168. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  169. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  170. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  171. HWI_MEM_TEMPLATE_HDR_ULP1,
  172. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  173. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  174. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  175. HWI_MEM_ASYNC_DATA_RING_ULP1,
  176. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  177. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  178. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  179. ISCSI_MEM_GLOBAL_HEADER,
  180. SE_MEM_MAX
  181. };
  182. struct be_bus_address32 {
  183. unsigned int address_lo;
  184. unsigned int address_hi;
  185. };
  186. struct be_bus_address64 {
  187. unsigned long long address;
  188. };
  189. struct be_bus_address {
  190. union {
  191. struct be_bus_address32 a32;
  192. struct be_bus_address64 a64;
  193. } u;
  194. };
  195. struct mem_array {
  196. struct be_bus_address bus_address; /* Bus address of location */
  197. void *virtual_address; /* virtual address to the location */
  198. unsigned int size; /* Size required by memory block */
  199. };
  200. struct be_mem_descriptor {
  201. unsigned int index; /* Index of this memory parameter */
  202. unsigned int category; /* type indicates cached/non-cached */
  203. unsigned int num_elements; /* number of elements in this
  204. * descriptor
  205. */
  206. unsigned int alignment_mask; /* Alignment mask for this block */
  207. unsigned int size_in_bytes; /* Size required by memory block */
  208. struct mem_array *mem_array;
  209. };
  210. struct sgl_handle {
  211. unsigned int sgl_index;
  212. unsigned int type;
  213. unsigned int cid;
  214. struct iscsi_task *task;
  215. struct iscsi_sge *pfrag;
  216. };
  217. struct hba_parameters {
  218. unsigned int ios_per_ctrl;
  219. unsigned int cxns_per_ctrl;
  220. unsigned int asyncpdus_per_ctrl;
  221. unsigned int icds_per_ctrl;
  222. unsigned int num_sge_per_io;
  223. unsigned int defpdu_hdr_sz;
  224. unsigned int defpdu_data_sz;
  225. unsigned int num_cq_entries;
  226. unsigned int num_eq_entries;
  227. unsigned int wrbs_per_cxn;
  228. unsigned int crashmode;
  229. unsigned int hba_num;
  230. unsigned int mgmt_ws_sz;
  231. unsigned int hwi_ws_sz;
  232. unsigned int eto;
  233. unsigned int ldto;
  234. unsigned int dbg_flags;
  235. unsigned int num_cxn;
  236. unsigned int eq_timer;
  237. /**
  238. * These are calculated from other params. They're here
  239. * for debug purposes
  240. */
  241. unsigned int num_mcc_pages;
  242. unsigned int num_mcc_cq_pages;
  243. unsigned int num_cq_pages;
  244. unsigned int num_eq_pages;
  245. unsigned int num_async_pdu_buf_pages;
  246. unsigned int num_async_pdu_buf_sgl_pages;
  247. unsigned int num_async_pdu_buf_cq_pages;
  248. unsigned int num_async_pdu_hdr_pages;
  249. unsigned int num_async_pdu_hdr_sgl_pages;
  250. unsigned int num_async_pdu_hdr_cq_pages;
  251. unsigned int num_sge;
  252. };
  253. struct invalidate_command_table {
  254. unsigned short icd;
  255. unsigned short cid;
  256. } __packed;
  257. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  258. (phwi_ctrlr->wrb_context[cri].ulp_num)
  259. struct hwi_wrb_context {
  260. struct list_head wrb_handle_list;
  261. struct list_head wrb_handle_drvr_list;
  262. struct wrb_handle **pwrb_handle_base;
  263. struct wrb_handle **pwrb_handle_basestd;
  264. struct iscsi_wrb *plast_wrb;
  265. unsigned short alloc_index;
  266. unsigned short free_index;
  267. unsigned short wrb_handles_available;
  268. unsigned short cid;
  269. uint8_t ulp_num; /* ULP to which CID binded */
  270. uint16_t register_set;
  271. uint16_t doorbell_format;
  272. uint32_t doorbell_offset;
  273. };
  274. struct ulp_cid_info {
  275. unsigned short *cid_array;
  276. unsigned short avlbl_cids;
  277. unsigned short cid_alloc;
  278. unsigned short cid_free;
  279. };
  280. #include "be.h"
  281. #define chip_be2(phba) (phba->generation == BE_GEN2)
  282. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  283. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  284. #define BEISCSI_ULP0 0
  285. #define BEISCSI_ULP1 1
  286. #define BEISCSI_ULP_COUNT 2
  287. #define BEISCSI_ULP0_LOADED 0x01
  288. #define BEISCSI_ULP1_LOADED 0x02
  289. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  290. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  291. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  292. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  293. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  294. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  295. struct beiscsi_hba {
  296. struct hba_parameters params;
  297. struct hwi_controller *phwi_ctrlr;
  298. unsigned int mem_req[SE_MEM_MAX];
  299. /* PCI BAR mapped addresses */
  300. u8 __iomem *csr_va; /* CSR */
  301. u8 __iomem *db_va; /* Door Bell */
  302. u8 __iomem *pci_va; /* PCI Config */
  303. struct be_bus_address csr_pa; /* CSR */
  304. struct be_bus_address db_pa; /* CSR */
  305. struct be_bus_address pci_pa; /* CSR */
  306. /* PCI representation of our HBA */
  307. struct pci_dev *pcidev;
  308. unsigned short asic_revision;
  309. unsigned int num_cpus;
  310. unsigned int nxt_cqid;
  311. struct msix_entry msix_entries[MAX_CPUS];
  312. char *msi_name[MAX_CPUS];
  313. bool msix_enabled;
  314. struct be_mem_descriptor *init_mem;
  315. unsigned short io_sgl_alloc_index;
  316. unsigned short io_sgl_free_index;
  317. unsigned short io_sgl_hndl_avbl;
  318. struct sgl_handle **io_sgl_hndl_base;
  319. struct sgl_handle **sgl_hndl_array;
  320. unsigned short eh_sgl_alloc_index;
  321. unsigned short eh_sgl_free_index;
  322. unsigned short eh_sgl_hndl_avbl;
  323. struct sgl_handle **eh_sgl_hndl_base;
  324. spinlock_t io_sgl_lock;
  325. spinlock_t mgmt_sgl_lock;
  326. spinlock_t isr_lock;
  327. spinlock_t async_pdu_lock;
  328. unsigned int age;
  329. struct list_head hba_queue;
  330. #define BE_MAX_SESSION 2048
  331. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  332. (phba->cid_to_cri_map[cid] = cri_index)
  333. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  334. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  335. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  336. struct iscsi_endpoint **ep_array;
  337. struct beiscsi_conn **conn_table;
  338. struct iscsi_boot_kset *boot_kset;
  339. struct Scsi_Host *shost;
  340. struct iscsi_iface *ipv4_iface;
  341. struct iscsi_iface *ipv6_iface;
  342. struct {
  343. /**
  344. * group together since they are used most frequently
  345. * for cid to cri conversion
  346. */
  347. #define BEISCSI_PHYS_PORT_MAX 4
  348. unsigned int phys_port;
  349. /* valid values of phys_port id are 0, 1, 2, 3 */
  350. unsigned int eqid_count;
  351. unsigned int cqid_count;
  352. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  353. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  354. (phba->fw_config.iscsi_cid_count[ulp_num])
  355. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  356. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  357. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  358. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  359. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  360. unsigned short iscsi_features;
  361. uint16_t dual_ulp_aware;
  362. unsigned long ulp_supported;
  363. } fw_config;
  364. unsigned int state;
  365. u8 optic_state;
  366. int get_boot;
  367. bool fw_timeout;
  368. bool ue_detected;
  369. struct delayed_work beiscsi_hw_check_task;
  370. bool mac_addr_set;
  371. u8 mac_address[ETH_ALEN];
  372. u8 port_name;
  373. char fw_ver_str[BEISCSI_VER_STRLEN];
  374. char wq_name[20];
  375. struct workqueue_struct *wq; /* The actuak work queue */
  376. struct be_ctrl_info ctrl;
  377. unsigned int generation;
  378. unsigned int interface_handle;
  379. struct mgmt_session_info boot_sess;
  380. struct invalidate_command_table inv_tbl[128];
  381. struct be_aic_obj aic_obj[MAX_CPUS];
  382. unsigned int attr_log_enable;
  383. int (*iotask_fn)(struct iscsi_task *,
  384. struct scatterlist *sg,
  385. uint32_t num_sg, uint32_t xferlen,
  386. uint32_t writedir);
  387. };
  388. struct beiscsi_session {
  389. struct pci_pool *bhs_pool;
  390. };
  391. /**
  392. * struct beiscsi_conn - iscsi connection structure
  393. */
  394. struct beiscsi_conn {
  395. struct iscsi_conn *conn;
  396. struct beiscsi_hba *phba;
  397. u32 exp_statsn;
  398. u32 doorbell_offset;
  399. u32 beiscsi_conn_cid;
  400. struct beiscsi_endpoint *ep;
  401. unsigned short login_in_progress;
  402. struct wrb_handle *plogin_wrb_handle;
  403. struct sgl_handle *plogin_sgl_handle;
  404. struct beiscsi_session *beiscsi_sess;
  405. struct iscsi_task *task;
  406. };
  407. /* This structure is used by the chip */
  408. struct pdu_data_out {
  409. u32 dw[12];
  410. };
  411. /**
  412. * Pseudo amap definition in which each bit of the actual structure is defined
  413. * as a byte: used to calculate offset/shift/mask of each field
  414. */
  415. struct amap_pdu_data_out {
  416. u8 opcode[6]; /* opcode */
  417. u8 rsvd0[2]; /* should be 0 */
  418. u8 rsvd1[7];
  419. u8 final_bit; /* F bit */
  420. u8 rsvd2[16];
  421. u8 ahs_length[8]; /* no AHS */
  422. u8 data_len_hi[8];
  423. u8 data_len_lo[16]; /* DataSegmentLength */
  424. u8 lun[64];
  425. u8 itt[32]; /* ITT; initiator task tag */
  426. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  427. u8 rsvd3[32];
  428. u8 exp_stat_sn[32];
  429. u8 rsvd4[32];
  430. u8 data_sn[32];
  431. u8 buffer_offset[32];
  432. u8 rsvd5[32];
  433. };
  434. struct be_cmd_bhs {
  435. struct iscsi_scsi_req iscsi_hdr;
  436. unsigned char pad1[16];
  437. struct pdu_data_out iscsi_data_pdu;
  438. unsigned char pad2[BE_SENSE_INFO_SIZE -
  439. sizeof(struct pdu_data_out)];
  440. };
  441. struct beiscsi_io_task {
  442. struct wrb_handle *pwrb_handle;
  443. struct sgl_handle *psgl_handle;
  444. struct beiscsi_conn *conn;
  445. struct scsi_cmnd *scsi_cmnd;
  446. struct hwi_wrb_context *pwrb_context;
  447. unsigned int cmd_sn;
  448. unsigned int flags;
  449. unsigned short cid;
  450. unsigned short header_len;
  451. itt_t libiscsi_itt;
  452. struct be_cmd_bhs *cmd_bhs;
  453. struct be_bus_address bhs_pa;
  454. unsigned short bhs_len;
  455. dma_addr_t mtask_addr;
  456. uint32_t mtask_data_count;
  457. uint8_t wrb_type;
  458. };
  459. struct be_nonio_bhs {
  460. struct iscsi_hdr iscsi_hdr;
  461. unsigned char pad1[16];
  462. struct pdu_data_out iscsi_data_pdu;
  463. unsigned char pad2[BE_SENSE_INFO_SIZE -
  464. sizeof(struct pdu_data_out)];
  465. };
  466. struct be_status_bhs {
  467. struct iscsi_scsi_req iscsi_hdr;
  468. unsigned char pad1[16];
  469. /**
  470. * The plus 2 below is to hold the sense info length that gets
  471. * DMA'ed by RxULP
  472. */
  473. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  474. };
  475. struct iscsi_sge {
  476. u32 dw[4];
  477. };
  478. /**
  479. * Pseudo amap definition in which each bit of the actual structure is defined
  480. * as a byte: used to calculate offset/shift/mask of each field
  481. */
  482. struct amap_iscsi_sge {
  483. u8 addr_hi[32];
  484. u8 addr_lo[32];
  485. u8 sge_offset[22]; /* DWORD 2 */
  486. u8 rsvd0[9]; /* DWORD 2 */
  487. u8 last_sge; /* DWORD 2 */
  488. u8 len[17]; /* DWORD 3 */
  489. u8 rsvd1[15]; /* DWORD 3 */
  490. };
  491. struct beiscsi_offload_params {
  492. u32 dw[6];
  493. };
  494. #define OFFLD_PARAMS_ERL 0x00000003
  495. #define OFFLD_PARAMS_DDE 0x00000004
  496. #define OFFLD_PARAMS_HDE 0x00000008
  497. #define OFFLD_PARAMS_IR2T 0x00000010
  498. #define OFFLD_PARAMS_IMD 0x00000020
  499. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  500. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  501. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  502. /**
  503. * Pseudo amap definition in which each bit of the actual structure is defined
  504. * as a byte: used to calculate offset/shift/mask of each field
  505. */
  506. struct amap_beiscsi_offload_params {
  507. u8 max_burst_length[32];
  508. u8 max_send_data_segment_length[32];
  509. u8 first_burst_length[32];
  510. u8 erl[2];
  511. u8 dde[1];
  512. u8 hde[1];
  513. u8 ir2t[1];
  514. u8 imd[1];
  515. u8 data_seq_inorder[1];
  516. u8 pdu_seq_inorder[1];
  517. u8 max_r2t[16];
  518. u8 pad[8];
  519. u8 exp_statsn[32];
  520. u8 max_recv_data_segment_length[32];
  521. };
  522. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  523. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  524. struct async_pdu_handle {
  525. struct list_head link;
  526. struct be_bus_address pa;
  527. void *pbuffer;
  528. unsigned int consumed;
  529. unsigned char index;
  530. unsigned char is_header;
  531. unsigned short cri;
  532. unsigned long buffer_len;
  533. };
  534. struct hwi_async_entry {
  535. struct {
  536. unsigned char hdr_received;
  537. unsigned char hdr_len;
  538. unsigned short bytes_received;
  539. unsigned int bytes_needed;
  540. struct list_head list;
  541. } wait_queue;
  542. struct list_head header_busy_list;
  543. struct list_head data_busy_list;
  544. };
  545. struct hwi_async_pdu_context {
  546. struct {
  547. struct be_bus_address pa_base;
  548. void *va_base;
  549. void *ring_base;
  550. struct async_pdu_handle *handle_base;
  551. unsigned int host_write_ptr;
  552. unsigned int ep_read_ptr;
  553. unsigned int writables;
  554. unsigned int free_entries;
  555. unsigned int busy_entries;
  556. struct list_head free_list;
  557. } async_header;
  558. struct {
  559. struct be_bus_address pa_base;
  560. void *va_base;
  561. void *ring_base;
  562. struct async_pdu_handle *handle_base;
  563. unsigned int host_write_ptr;
  564. unsigned int ep_read_ptr;
  565. unsigned int writables;
  566. unsigned int free_entries;
  567. unsigned int busy_entries;
  568. struct list_head free_list;
  569. } async_data;
  570. unsigned int buffer_size;
  571. unsigned int num_entries;
  572. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  573. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  574. /**
  575. * This is a varying size list! Do not add anything
  576. * after this entry!!
  577. */
  578. struct hwi_async_entry *async_entry;
  579. };
  580. #define PDUCQE_CODE_MASK 0x0000003F
  581. #define PDUCQE_DPL_MASK 0xFFFF0000
  582. #define PDUCQE_INDEX_MASK 0x0000FFFF
  583. struct i_t_dpdu_cqe {
  584. u32 dw[4];
  585. } __packed;
  586. /**
  587. * Pseudo amap definition in which each bit of the actual structure is defined
  588. * as a byte: used to calculate offset/shift/mask of each field
  589. */
  590. struct amap_i_t_dpdu_cqe {
  591. u8 db_addr_hi[32];
  592. u8 db_addr_lo[32];
  593. u8 code[6];
  594. u8 cid[10];
  595. u8 dpl[16];
  596. u8 index[16];
  597. u8 num_cons[10];
  598. u8 rsvd0[4];
  599. u8 final;
  600. u8 valid;
  601. } __packed;
  602. struct amap_i_t_dpdu_cqe_v2 {
  603. u8 db_addr_hi[32]; /* DWORD 0 */
  604. u8 db_addr_lo[32]; /* DWORD 1 */
  605. u8 code[6]; /* DWORD 2 */
  606. u8 num_cons; /* DWORD 2*/
  607. u8 rsvd0[8]; /* DWORD 2 */
  608. u8 dpl[17]; /* DWORD 2 */
  609. u8 index[16]; /* DWORD 3 */
  610. u8 cid[13]; /* DWORD 3 */
  611. u8 rsvd1; /* DWORD 3 */
  612. u8 final; /* DWORD 3 */
  613. u8 valid; /* DWORD 3 */
  614. } __packed;
  615. #define CQE_VALID_MASK 0x80000000
  616. #define CQE_CODE_MASK 0x0000003F
  617. #define CQE_CID_MASK 0x0000FFC0
  618. #define EQE_VALID_MASK 0x00000001
  619. #define EQE_MAJORCODE_MASK 0x0000000E
  620. #define EQE_RESID_MASK 0xFFFF0000
  621. struct be_eq_entry {
  622. u32 dw[1];
  623. } __packed;
  624. /**
  625. * Pseudo amap definition in which each bit of the actual structure is defined
  626. * as a byte: used to calculate offset/shift/mask of each field
  627. */
  628. struct amap_eq_entry {
  629. u8 valid; /* DWORD 0 */
  630. u8 major_code[3]; /* DWORD 0 */
  631. u8 minor_code[12]; /* DWORD 0 */
  632. u8 resource_id[16]; /* DWORD 0 */
  633. } __packed;
  634. struct cq_db {
  635. u32 dw[1];
  636. } __packed;
  637. /**
  638. * Pseudo amap definition in which each bit of the actual structure is defined
  639. * as a byte: used to calculate offset/shift/mask of each field
  640. */
  641. struct amap_cq_db {
  642. u8 qid[10];
  643. u8 event[1];
  644. u8 rsvd0[5];
  645. u8 num_popped[13];
  646. u8 rearm[1];
  647. u8 rsvd1[2];
  648. } __packed;
  649. void beiscsi_process_eq(struct beiscsi_hba *phba);
  650. struct iscsi_wrb {
  651. u32 dw[16];
  652. } __packed;
  653. #define WRB_TYPE_MASK 0xF0000000
  654. #define SKH_WRB_TYPE_OFFSET 27
  655. #define BE_WRB_TYPE_OFFSET 28
  656. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  657. (pwrb->dw[0] |= (wrb_type << type_offset))
  658. /**
  659. * Pseudo amap definition in which each bit of the actual structure is defined
  660. * as a byte: used to calculate offset/shift/mask of each field
  661. */
  662. struct amap_iscsi_wrb {
  663. u8 lun[14]; /* DWORD 0 */
  664. u8 lt; /* DWORD 0 */
  665. u8 invld; /* DWORD 0 */
  666. u8 wrb_idx[8]; /* DWORD 0 */
  667. u8 dsp; /* DWORD 0 */
  668. u8 dmsg; /* DWORD 0 */
  669. u8 undr_run; /* DWORD 0 */
  670. u8 over_run; /* DWORD 0 */
  671. u8 type[4]; /* DWORD 0 */
  672. u8 ptr2nextwrb[8]; /* DWORD 1 */
  673. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  674. u8 sgl_icd_idx[12]; /* DWORD 2 */
  675. u8 rsvd0[20]; /* DWORD 2 */
  676. u8 exp_data_sn[32]; /* DWORD 3 */
  677. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  678. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  679. u8 cmdsn_itt[32]; /* DWORD 6 */
  680. u8 dif_ref_tag[32]; /* DWORD 7 */
  681. u8 sge0_addr_hi[32]; /* DWORD 8 */
  682. u8 sge0_addr_lo[32]; /* DWORD 9 */
  683. u8 sge0_offset[22]; /* DWORD 10 */
  684. u8 pbs; /* DWORD 10 */
  685. u8 dif_mode[2]; /* DWORD 10 */
  686. u8 rsvd1[6]; /* DWORD 10 */
  687. u8 sge0_last; /* DWORD 10 */
  688. u8 sge0_len[17]; /* DWORD 11 */
  689. u8 dif_meta_tag[14]; /* DWORD 11 */
  690. u8 sge0_in_ddr; /* DWORD 11 */
  691. u8 sge1_addr_hi[32]; /* DWORD 12 */
  692. u8 sge1_addr_lo[32]; /* DWORD 13 */
  693. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  694. u8 rsvd2[9]; /* DWORD 14 */
  695. u8 sge1_last; /* DWORD 14 */
  696. u8 sge1_len[17]; /* DWORD 15 */
  697. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  698. u8 rsvd3[2]; /* DWORD 15 */
  699. u8 sge1_in_ddr; /* DWORD 15 */
  700. } __packed;
  701. struct amap_iscsi_wrb_v2 {
  702. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  703. u8 rsvd0[2]; /* DWORD 0*/
  704. u8 type[5]; /* DWORD 0 */
  705. u8 ptr2nextwrb[8]; /* DWORD 1 */
  706. u8 wrb_idx[8]; /* DWORD 1 */
  707. u8 lun[16]; /* DWORD 1 */
  708. u8 sgl_idx[16]; /* DWORD 2 */
  709. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  710. u8 exp_data_sn[32]; /* DWORD 3 */
  711. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  712. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  713. u8 cq_id[16]; /* DWORD 6 */
  714. u8 rsvd1[16]; /* DWORD 6 */
  715. u8 cmdsn_itt[32]; /* DWORD 7 */
  716. u8 sge0_addr_hi[32]; /* DWORD 8 */
  717. u8 sge0_addr_lo[32]; /* DWORD 9 */
  718. u8 sge0_offset[24]; /* DWORD 10 */
  719. u8 rsvd2[7]; /* DWORD 10 */
  720. u8 sge0_last; /* DWORD 10 */
  721. u8 sge0_len[17]; /* DWORD 11 */
  722. u8 rsvd3[7]; /* DWORD 11 */
  723. u8 diff_enbl; /* DWORD 11 */
  724. u8 u_run; /* DWORD 11 */
  725. u8 o_run; /* DWORD 11 */
  726. u8 invalid; /* DWORD 11 */
  727. u8 dsp; /* DWORD 11 */
  728. u8 dmsg; /* DWORD 11 */
  729. u8 rsvd4; /* DWORD 11 */
  730. u8 lt; /* DWORD 11 */
  731. u8 sge1_addr_hi[32]; /* DWORD 12 */
  732. u8 sge1_addr_lo[32]; /* DWORD 13 */
  733. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  734. u8 rsvd5[7]; /* DWORD 14 */
  735. u8 sge1_last; /* DWORD 14 */
  736. u8 sge1_len[17]; /* DWORD 15 */
  737. u8 rsvd6[15]; /* DWORD 15 */
  738. } __packed;
  739. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid,
  740. struct hwi_wrb_context **pcontext);
  741. void
  742. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  743. void beiscsi_process_all_cqs(struct work_struct *work);
  744. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  745. struct iscsi_task *task);
  746. void hwi_ring_cq_db(struct beiscsi_hba *phba,
  747. unsigned int id, unsigned int num_processed,
  748. unsigned char rearm, unsigned char event);
  749. unsigned int beiscsi_process_cq(struct be_eq_obj *pbe_eq);
  750. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  751. {
  752. return phba->ue_detected || phba->fw_timeout;
  753. }
  754. struct pdu_nop_out {
  755. u32 dw[12];
  756. };
  757. /**
  758. * Pseudo amap definition in which each bit of the actual structure is defined
  759. * as a byte: used to calculate offset/shift/mask of each field
  760. */
  761. struct amap_pdu_nop_out {
  762. u8 opcode[6]; /* opcode 0x00 */
  763. u8 i_bit; /* I Bit */
  764. u8 x_bit; /* reserved; should be 0 */
  765. u8 fp_bit_filler1[7];
  766. u8 f_bit; /* always 1 */
  767. u8 reserved1[16];
  768. u8 ahs_length[8]; /* no AHS */
  769. u8 data_len_hi[8];
  770. u8 data_len_lo[16]; /* DataSegmentLength */
  771. u8 lun[64];
  772. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  773. u8 ttt[32]; /* target id for ping or 0xffffffff */
  774. u8 cmd_sn[32];
  775. u8 exp_stat_sn[32];
  776. u8 reserved5[128];
  777. };
  778. #define PDUBASE_OPCODE_MASK 0x0000003F
  779. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  780. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  781. struct pdu_base {
  782. u32 dw[16];
  783. } __packed;
  784. /**
  785. * Pseudo amap definition in which each bit of the actual structure is defined
  786. * as a byte: used to calculate offset/shift/mask of each field
  787. */
  788. struct amap_pdu_base {
  789. u8 opcode[6];
  790. u8 i_bit; /* immediate bit */
  791. u8 x_bit; /* reserved, always 0 */
  792. u8 reserved1[24]; /* opcode-specific fields */
  793. u8 ahs_length[8]; /* length units is 4 byte words */
  794. u8 data_len_hi[8];
  795. u8 data_len_lo[16]; /* DatasegmentLength */
  796. u8 lun[64]; /* lun or opcode-specific fields */
  797. u8 itt[32]; /* initiator task tag */
  798. u8 reserved4[224];
  799. };
  800. struct iscsi_target_context_update_wrb {
  801. u32 dw[16];
  802. } __packed;
  803. /**
  804. * Pseudo amap definition in which each bit of the actual structure is defined
  805. * as a byte: used to calculate offset/shift/mask of each field
  806. */
  807. #define BE_TGT_CTX_UPDT_CMD 0x07
  808. struct amap_iscsi_target_context_update_wrb {
  809. u8 lun[14]; /* DWORD 0 */
  810. u8 lt; /* DWORD 0 */
  811. u8 invld; /* DWORD 0 */
  812. u8 wrb_idx[8]; /* DWORD 0 */
  813. u8 dsp; /* DWORD 0 */
  814. u8 dmsg; /* DWORD 0 */
  815. u8 undr_run; /* DWORD 0 */
  816. u8 over_run; /* DWORD 0 */
  817. u8 type[4]; /* DWORD 0 */
  818. u8 ptr2nextwrb[8]; /* DWORD 1 */
  819. u8 max_burst_length[19]; /* DWORD 1 */
  820. u8 rsvd0[5]; /* DWORD 1 */
  821. u8 rsvd1[15]; /* DWORD 2 */
  822. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  823. u8 first_burst_length[14]; /* DWORD 3 */
  824. u8 rsvd2[2]; /* DWORD 3 */
  825. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  826. u8 rsvd3[5]; /* DWORD 3 */
  827. u8 session_state[3]; /* DWORD 3 */
  828. u8 rsvd4[16]; /* DWORD 4 */
  829. u8 tx_jumbo; /* DWORD 4 */
  830. u8 hde; /* DWORD 4 */
  831. u8 dde; /* DWORD 4 */
  832. u8 erl[2]; /* DWORD 4 */
  833. u8 domain_id[5]; /* DWORD 4 */
  834. u8 mode; /* DWORD 4 */
  835. u8 imd; /* DWORD 4 */
  836. u8 ir2t; /* DWORD 4 */
  837. u8 notpredblq[2]; /* DWORD 4 */
  838. u8 compltonack; /* DWORD 4 */
  839. u8 stat_sn[32]; /* DWORD 5 */
  840. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  841. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  842. u8 pad_addr_hi[32]; /* DWORD 8 */
  843. u8 pad_addr_lo[32]; /* DWORD 9 */
  844. u8 rsvd5[32]; /* DWORD 10 */
  845. u8 rsvd6[32]; /* DWORD 11 */
  846. u8 rsvd7[32]; /* DWORD 12 */
  847. u8 rsvd8[32]; /* DWORD 13 */
  848. u8 rsvd9[32]; /* DWORD 14 */
  849. u8 rsvd10[32]; /* DWORD 15 */
  850. } __packed;
  851. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  852. #define BEISCSI_MAX_CXNS 1
  853. struct amap_iscsi_target_context_update_wrb_v2 {
  854. u8 max_burst_length[24]; /* DWORD 0 */
  855. u8 rsvd0[3]; /* DWORD 0 */
  856. u8 type[5]; /* DWORD 0 */
  857. u8 ptr2nextwrb[8]; /* DWORD 1 */
  858. u8 wrb_idx[8]; /* DWORD 1 */
  859. u8 rsvd1[16]; /* DWORD 1 */
  860. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  861. u8 rsvd2[8]; /* DWORD 2 */
  862. u8 first_burst_length[24]; /* DWORD 3 */
  863. u8 rsvd3[8]; /* DOWRD 3 */
  864. u8 max_r2t[16]; /* DWORD 4 */
  865. u8 rsvd4; /* DWORD 4 */
  866. u8 hde; /* DWORD 4 */
  867. u8 dde; /* DWORD 4 */
  868. u8 erl[2]; /* DWORD 4 */
  869. u8 rsvd5[6]; /* DWORD 4 */
  870. u8 imd; /* DWORD 4 */
  871. u8 ir2t; /* DWORD 4 */
  872. u8 rsvd6[3]; /* DWORD 4 */
  873. u8 stat_sn[32]; /* DWORD 5 */
  874. u8 rsvd7[32]; /* DWORD 6 */
  875. u8 rsvd8[32]; /* DWORD 7 */
  876. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  877. u8 rsvd9[8]; /* DWORD 8 */
  878. u8 rsvd10[32]; /* DWORD 9 */
  879. u8 rsvd11[32]; /* DWORD 10 */
  880. u8 max_cxns[16]; /* DWORD 11 */
  881. u8 rsvd12[11]; /* DWORD 11*/
  882. u8 invld; /* DWORD 11 */
  883. u8 rsvd13;/* DWORD 11*/
  884. u8 dmsg; /* DWORD 11 */
  885. u8 data_seq_inorder; /* DWORD 11 */
  886. u8 pdu_seq_inorder; /* DWORD 11 */
  887. u8 rsvd14[32]; /*DWORD 12 */
  888. u8 rsvd15[32]; /* DWORD 13 */
  889. u8 rsvd16[32]; /* DWORD 14 */
  890. u8 rsvd17[32]; /* DWORD 15 */
  891. } __packed;
  892. struct be_ring {
  893. u32 pages; /* queue size in pages */
  894. u32 id; /* queue id assigned by beklib */
  895. u32 num; /* number of elements in queue */
  896. u32 cidx; /* consumer index */
  897. u32 pidx; /* producer index -- not used by most rings */
  898. u32 item_size; /* size in bytes of one object */
  899. u8 ulp_num; /* ULP to which CID binded */
  900. u16 register_set;
  901. u16 doorbell_format;
  902. u32 doorbell_offset;
  903. void *va; /* The virtual address of the ring. This
  904. * should be last to allow 32 & 64 bit debugger
  905. * extensions to work.
  906. */
  907. };
  908. struct hwi_controller {
  909. struct list_head io_sgl_list;
  910. struct list_head eh_sgl_list;
  911. struct sgl_handle *psgl_handle_base;
  912. unsigned int wrb_mem_index;
  913. struct hwi_wrb_context *wrb_context;
  914. struct mcc_wrb *pmcc_wrb_base;
  915. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  916. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  917. struct hwi_context_memory *phwi_ctxt;
  918. };
  919. enum hwh_type_enum {
  920. HWH_TYPE_IO = 1,
  921. HWH_TYPE_LOGOUT = 2,
  922. HWH_TYPE_TMF = 3,
  923. HWH_TYPE_NOP = 4,
  924. HWH_TYPE_IO_RD = 5,
  925. HWH_TYPE_LOGIN = 11,
  926. HWH_TYPE_INVALID = 0xFFFFFFFF
  927. };
  928. struct wrb_handle {
  929. enum hwh_type_enum type;
  930. unsigned short wrb_index;
  931. struct iscsi_task *pio_handle;
  932. struct iscsi_wrb *pwrb;
  933. };
  934. struct hwi_context_memory {
  935. /* Adaptive interrupt coalescing (AIC) info */
  936. u16 min_eqd; /* in usecs */
  937. u16 max_eqd; /* in usecs */
  938. u16 cur_eqd; /* in usecs */
  939. struct be_eq_obj be_eq[MAX_CPUS];
  940. struct be_queue_info be_cq[MAX_CPUS - 1];
  941. struct be_queue_info *be_wrbq;
  942. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  943. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  944. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  945. };
  946. /* Logging related definitions */
  947. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  948. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  949. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  950. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  951. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  952. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  953. #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
  954. #define __beiscsi_log(phba, level, fmt, arg...) \
  955. shost_printk(level, phba->shost, fmt, __LINE__, ##arg)
  956. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  957. do { \
  958. uint32_t log_value = phba->attr_log_enable; \
  959. if (((mask) & log_value) || (level[1] <= '3')) \
  960. __beiscsi_log(phba, level, fmt, ##arg); \
  961. } while (0);
  962. #endif