gfx_v8_0.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  68. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  71. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  72. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  73. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  74. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  75. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  77. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  78. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  79. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  80. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  81. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  85. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  88. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  89. {
  90. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  91. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  92. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  93. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  94. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  95. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  96. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  97. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  98. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  99. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  100. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  101. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  102. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  103. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  104. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  105. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  106. };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  110. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  111. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  112. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  113. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  114. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  115. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  116. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  117. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  118. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  119. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  120. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  121. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  122. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  123. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  124. };
  125. static const u32 tonga_golden_common_all[] =
  126. {
  127. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  128. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  129. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  130. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  131. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  132. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  133. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  134. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  135. };
  136. static const u32 tonga_mgcg_cgcg_init[] =
  137. {
  138. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  139. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  140. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  142. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  144. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  145. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  147. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  151. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  152. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  153. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  154. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  155. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  156. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  157. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  158. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  159. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  160. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  162. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  163. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  164. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  165. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  166. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  167. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  168. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  169. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  210. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  211. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  212. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  213. };
  214. static const u32 fiji_golden_common_all[] =
  215. {
  216. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  217. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  218. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  219. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  220. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  221. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  222. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  223. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  226. };
  227. static const u32 golden_settings_fiji_a10[] =
  228. {
  229. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  230. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  231. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  232. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  233. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  234. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  235. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  236. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  237. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  238. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  239. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  240. };
  241. static const u32 fiji_mgcg_cgcg_init[] =
  242. {
  243. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  244. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  245. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  250. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  252. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  253. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  254. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  255. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  256. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  257. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  259. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  260. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  261. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  262. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  263. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  264. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  265. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  266. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  267. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  268. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  269. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  270. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  271. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  272. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  273. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  274. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  275. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  276. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  277. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  278. };
  279. static const u32 golden_settings_iceland_a11[] =
  280. {
  281. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  282. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  283. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  284. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  285. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  286. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  287. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  288. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  289. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  290. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  291. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  292. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  293. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  294. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  295. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  296. };
  297. static const u32 iceland_golden_common_all[] =
  298. {
  299. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  300. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  301. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  302. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  303. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  304. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  305. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  306. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  307. };
  308. static const u32 iceland_mgcg_cgcg_init[] =
  309. {
  310. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  311. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  312. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  313. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  314. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  315. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  316. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  317. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  319. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  320. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  321. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  327. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  328. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  329. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  330. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  331. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  332. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  333. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  335. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  336. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  337. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  339. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  342. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  343. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  344. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  345. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  346. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  347. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  348. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  349. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  350. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  351. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  352. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  353. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  354. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  355. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  356. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  359. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  364. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  372. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  373. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  374. };
  375. static const u32 cz_golden_settings_a11[] =
  376. {
  377. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  378. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  379. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  380. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  381. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  384. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  385. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  386. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  387. };
  388. static const u32 cz_golden_common_all[] =
  389. {
  390. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  391. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  392. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  393. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  394. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  395. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  396. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  397. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  398. };
  399. static const u32 cz_mgcg_cgcg_init[] =
  400. {
  401. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  402. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  403. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  433. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  434. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  435. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  436. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  437. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  475. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  476. };
  477. static const u32 stoney_golden_settings_a11[] =
  478. {
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  484. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  485. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  486. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  487. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  488. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  489. };
  490. static const u32 stoney_golden_common_all[] =
  491. {
  492. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  493. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  494. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  495. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  496. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  497. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  500. };
  501. static const u32 stoney_mgcg_cgcg_init[] =
  502. {
  503. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  504. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  505. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  506. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  507. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  508. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  509. };
  510. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  511. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  512. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  513. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  514. {
  515. switch (adev->asic_type) {
  516. case CHIP_TOPAZ:
  517. amdgpu_program_register_sequence(adev,
  518. iceland_mgcg_cgcg_init,
  519. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  520. amdgpu_program_register_sequence(adev,
  521. golden_settings_iceland_a11,
  522. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  523. amdgpu_program_register_sequence(adev,
  524. iceland_golden_common_all,
  525. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  526. break;
  527. case CHIP_FIJI:
  528. amdgpu_program_register_sequence(adev,
  529. fiji_mgcg_cgcg_init,
  530. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  531. amdgpu_program_register_sequence(adev,
  532. golden_settings_fiji_a10,
  533. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  534. amdgpu_program_register_sequence(adev,
  535. fiji_golden_common_all,
  536. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  537. break;
  538. case CHIP_TONGA:
  539. amdgpu_program_register_sequence(adev,
  540. tonga_mgcg_cgcg_init,
  541. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  542. amdgpu_program_register_sequence(adev,
  543. golden_settings_tonga_a11,
  544. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  545. amdgpu_program_register_sequence(adev,
  546. tonga_golden_common_all,
  547. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  548. break;
  549. case CHIP_CARRIZO:
  550. amdgpu_program_register_sequence(adev,
  551. cz_mgcg_cgcg_init,
  552. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  553. amdgpu_program_register_sequence(adev,
  554. cz_golden_settings_a11,
  555. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  556. amdgpu_program_register_sequence(adev,
  557. cz_golden_common_all,
  558. (const u32)ARRAY_SIZE(cz_golden_common_all));
  559. break;
  560. case CHIP_STONEY:
  561. amdgpu_program_register_sequence(adev,
  562. stoney_mgcg_cgcg_init,
  563. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  564. amdgpu_program_register_sequence(adev,
  565. stoney_golden_settings_a11,
  566. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  567. amdgpu_program_register_sequence(adev,
  568. stoney_golden_common_all,
  569. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  570. break;
  571. default:
  572. break;
  573. }
  574. }
  575. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  576. {
  577. int i;
  578. adev->gfx.scratch.num_reg = 7;
  579. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  580. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  581. adev->gfx.scratch.free[i] = true;
  582. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  583. }
  584. }
  585. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  586. {
  587. struct amdgpu_device *adev = ring->adev;
  588. uint32_t scratch;
  589. uint32_t tmp = 0;
  590. unsigned i;
  591. int r;
  592. r = amdgpu_gfx_scratch_get(adev, &scratch);
  593. if (r) {
  594. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  595. return r;
  596. }
  597. WREG32(scratch, 0xCAFEDEAD);
  598. r = amdgpu_ring_lock(ring, 3);
  599. if (r) {
  600. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  601. ring->idx, r);
  602. amdgpu_gfx_scratch_free(adev, scratch);
  603. return r;
  604. }
  605. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  606. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  607. amdgpu_ring_write(ring, 0xDEADBEEF);
  608. amdgpu_ring_unlock_commit(ring);
  609. for (i = 0; i < adev->usec_timeout; i++) {
  610. tmp = RREG32(scratch);
  611. if (tmp == 0xDEADBEEF)
  612. break;
  613. DRM_UDELAY(1);
  614. }
  615. if (i < adev->usec_timeout) {
  616. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  617. ring->idx, i);
  618. } else {
  619. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  620. ring->idx, scratch, tmp);
  621. r = -EINVAL;
  622. }
  623. amdgpu_gfx_scratch_free(adev, scratch);
  624. return r;
  625. }
  626. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  627. {
  628. struct amdgpu_device *adev = ring->adev;
  629. struct amdgpu_ib ib;
  630. struct fence *f = NULL;
  631. uint32_t scratch;
  632. uint32_t tmp = 0;
  633. unsigned i;
  634. int r;
  635. r = amdgpu_gfx_scratch_get(adev, &scratch);
  636. if (r) {
  637. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  638. return r;
  639. }
  640. WREG32(scratch, 0xCAFEDEAD);
  641. memset(&ib, 0, sizeof(ib));
  642. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  643. if (r) {
  644. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  645. goto err1;
  646. }
  647. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  648. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  649. ib.ptr[2] = 0xDEADBEEF;
  650. ib.length_dw = 3;
  651. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  652. AMDGPU_FENCE_OWNER_UNDEFINED,
  653. &f);
  654. if (r)
  655. goto err2;
  656. r = fence_wait(f, false);
  657. if (r) {
  658. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  659. goto err2;
  660. }
  661. for (i = 0; i < adev->usec_timeout; i++) {
  662. tmp = RREG32(scratch);
  663. if (tmp == 0xDEADBEEF)
  664. break;
  665. DRM_UDELAY(1);
  666. }
  667. if (i < adev->usec_timeout) {
  668. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  669. ring->idx, i);
  670. goto err2;
  671. } else {
  672. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  673. scratch, tmp);
  674. r = -EINVAL;
  675. }
  676. err2:
  677. fence_put(f);
  678. amdgpu_ib_free(adev, &ib);
  679. err1:
  680. amdgpu_gfx_scratch_free(adev, scratch);
  681. return r;
  682. }
  683. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  684. {
  685. const char *chip_name;
  686. char fw_name[30];
  687. int err;
  688. struct amdgpu_firmware_info *info = NULL;
  689. const struct common_firmware_header *header = NULL;
  690. const struct gfx_firmware_header_v1_0 *cp_hdr;
  691. DRM_DEBUG("\n");
  692. switch (adev->asic_type) {
  693. case CHIP_TOPAZ:
  694. chip_name = "topaz";
  695. break;
  696. case CHIP_TONGA:
  697. chip_name = "tonga";
  698. break;
  699. case CHIP_CARRIZO:
  700. chip_name = "carrizo";
  701. break;
  702. case CHIP_FIJI:
  703. chip_name = "fiji";
  704. break;
  705. case CHIP_STONEY:
  706. chip_name = "stoney";
  707. break;
  708. default:
  709. BUG();
  710. }
  711. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  712. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  713. if (err)
  714. goto out;
  715. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  716. if (err)
  717. goto out;
  718. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  719. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  720. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  721. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  722. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  723. if (err)
  724. goto out;
  725. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  726. if (err)
  727. goto out;
  728. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  729. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  730. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  731. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  732. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  733. if (err)
  734. goto out;
  735. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  736. if (err)
  737. goto out;
  738. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  739. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  740. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  741. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  742. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  743. if (err)
  744. goto out;
  745. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  746. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  747. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  748. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  749. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  750. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  751. if (err)
  752. goto out;
  753. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  754. if (err)
  755. goto out;
  756. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  757. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  758. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  759. if (adev->asic_type != CHIP_STONEY) {
  760. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  761. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  762. if (!err) {
  763. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  764. if (err)
  765. goto out;
  766. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  767. adev->gfx.mec2_fw->data;
  768. adev->gfx.mec2_fw_version =
  769. le32_to_cpu(cp_hdr->header.ucode_version);
  770. adev->gfx.mec2_feature_version =
  771. le32_to_cpu(cp_hdr->ucode_feature_version);
  772. } else {
  773. err = 0;
  774. adev->gfx.mec2_fw = NULL;
  775. }
  776. }
  777. if (adev->firmware.smu_load) {
  778. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  779. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  780. info->fw = adev->gfx.pfp_fw;
  781. header = (const struct common_firmware_header *)info->fw->data;
  782. adev->firmware.fw_size +=
  783. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  784. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  785. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  786. info->fw = adev->gfx.me_fw;
  787. header = (const struct common_firmware_header *)info->fw->data;
  788. adev->firmware.fw_size +=
  789. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  790. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  791. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  792. info->fw = adev->gfx.ce_fw;
  793. header = (const struct common_firmware_header *)info->fw->data;
  794. adev->firmware.fw_size +=
  795. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  796. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  797. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  798. info->fw = adev->gfx.rlc_fw;
  799. header = (const struct common_firmware_header *)info->fw->data;
  800. adev->firmware.fw_size +=
  801. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  802. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  803. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  804. info->fw = adev->gfx.mec_fw;
  805. header = (const struct common_firmware_header *)info->fw->data;
  806. adev->firmware.fw_size +=
  807. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  808. if (adev->gfx.mec2_fw) {
  809. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  810. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  811. info->fw = adev->gfx.mec2_fw;
  812. header = (const struct common_firmware_header *)info->fw->data;
  813. adev->firmware.fw_size +=
  814. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  815. }
  816. }
  817. out:
  818. if (err) {
  819. dev_err(adev->dev,
  820. "gfx8: Failed to load firmware \"%s\"\n",
  821. fw_name);
  822. release_firmware(adev->gfx.pfp_fw);
  823. adev->gfx.pfp_fw = NULL;
  824. release_firmware(adev->gfx.me_fw);
  825. adev->gfx.me_fw = NULL;
  826. release_firmware(adev->gfx.ce_fw);
  827. adev->gfx.ce_fw = NULL;
  828. release_firmware(adev->gfx.rlc_fw);
  829. adev->gfx.rlc_fw = NULL;
  830. release_firmware(adev->gfx.mec_fw);
  831. adev->gfx.mec_fw = NULL;
  832. release_firmware(adev->gfx.mec2_fw);
  833. adev->gfx.mec2_fw = NULL;
  834. }
  835. return err;
  836. }
  837. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  838. {
  839. int r;
  840. if (adev->gfx.mec.hpd_eop_obj) {
  841. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  842. if (unlikely(r != 0))
  843. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  844. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  845. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  846. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  847. adev->gfx.mec.hpd_eop_obj = NULL;
  848. }
  849. }
  850. #define MEC_HPD_SIZE 2048
  851. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  852. {
  853. int r;
  854. u32 *hpd;
  855. /*
  856. * we assign only 1 pipe because all other pipes will
  857. * be handled by KFD
  858. */
  859. adev->gfx.mec.num_mec = 1;
  860. adev->gfx.mec.num_pipe = 1;
  861. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  862. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  863. r = amdgpu_bo_create(adev,
  864. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  865. PAGE_SIZE, true,
  866. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  867. &adev->gfx.mec.hpd_eop_obj);
  868. if (r) {
  869. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  870. return r;
  871. }
  872. }
  873. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  874. if (unlikely(r != 0)) {
  875. gfx_v8_0_mec_fini(adev);
  876. return r;
  877. }
  878. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  879. &adev->gfx.mec.hpd_eop_gpu_addr);
  880. if (r) {
  881. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  882. gfx_v8_0_mec_fini(adev);
  883. return r;
  884. }
  885. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  886. if (r) {
  887. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  888. gfx_v8_0_mec_fini(adev);
  889. return r;
  890. }
  891. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  892. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  893. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  894. return 0;
  895. }
  896. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  897. {
  898. u32 gb_addr_config;
  899. u32 mc_shared_chmap, mc_arb_ramcfg;
  900. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  901. u32 tmp;
  902. switch (adev->asic_type) {
  903. case CHIP_TOPAZ:
  904. adev->gfx.config.max_shader_engines = 1;
  905. adev->gfx.config.max_tile_pipes = 2;
  906. adev->gfx.config.max_cu_per_sh = 6;
  907. adev->gfx.config.max_sh_per_se = 1;
  908. adev->gfx.config.max_backends_per_se = 2;
  909. adev->gfx.config.max_texture_channel_caches = 2;
  910. adev->gfx.config.max_gprs = 256;
  911. adev->gfx.config.max_gs_threads = 32;
  912. adev->gfx.config.max_hw_contexts = 8;
  913. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  914. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  915. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  916. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  917. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  918. break;
  919. case CHIP_FIJI:
  920. adev->gfx.config.max_shader_engines = 4;
  921. adev->gfx.config.max_tile_pipes = 16;
  922. adev->gfx.config.max_cu_per_sh = 16;
  923. adev->gfx.config.max_sh_per_se = 1;
  924. adev->gfx.config.max_backends_per_se = 4;
  925. adev->gfx.config.max_texture_channel_caches = 8;
  926. adev->gfx.config.max_gprs = 256;
  927. adev->gfx.config.max_gs_threads = 32;
  928. adev->gfx.config.max_hw_contexts = 8;
  929. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  930. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  931. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  932. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  933. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  934. break;
  935. case CHIP_TONGA:
  936. adev->gfx.config.max_shader_engines = 4;
  937. adev->gfx.config.max_tile_pipes = 8;
  938. adev->gfx.config.max_cu_per_sh = 8;
  939. adev->gfx.config.max_sh_per_se = 1;
  940. adev->gfx.config.max_backends_per_se = 2;
  941. adev->gfx.config.max_texture_channel_caches = 8;
  942. adev->gfx.config.max_gprs = 256;
  943. adev->gfx.config.max_gs_threads = 32;
  944. adev->gfx.config.max_hw_contexts = 8;
  945. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  946. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  947. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  948. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  949. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  950. break;
  951. case CHIP_CARRIZO:
  952. adev->gfx.config.max_shader_engines = 1;
  953. adev->gfx.config.max_tile_pipes = 2;
  954. adev->gfx.config.max_sh_per_se = 1;
  955. adev->gfx.config.max_backends_per_se = 2;
  956. switch (adev->pdev->revision) {
  957. case 0xc4:
  958. case 0x84:
  959. case 0xc8:
  960. case 0xcc:
  961. case 0xe1:
  962. case 0xe3:
  963. /* B10 */
  964. adev->gfx.config.max_cu_per_sh = 8;
  965. break;
  966. case 0xc5:
  967. case 0x81:
  968. case 0x85:
  969. case 0xc9:
  970. case 0xcd:
  971. case 0xe2:
  972. case 0xe4:
  973. /* B8 */
  974. adev->gfx.config.max_cu_per_sh = 6;
  975. break;
  976. case 0xc6:
  977. case 0xca:
  978. case 0xce:
  979. case 0x88:
  980. /* B6 */
  981. adev->gfx.config.max_cu_per_sh = 6;
  982. break;
  983. case 0xc7:
  984. case 0x87:
  985. case 0xcb:
  986. case 0xe5:
  987. case 0x89:
  988. default:
  989. /* B4 */
  990. adev->gfx.config.max_cu_per_sh = 4;
  991. break;
  992. }
  993. adev->gfx.config.max_texture_channel_caches = 2;
  994. adev->gfx.config.max_gprs = 256;
  995. adev->gfx.config.max_gs_threads = 32;
  996. adev->gfx.config.max_hw_contexts = 8;
  997. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  998. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  999. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1000. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1001. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1002. break;
  1003. case CHIP_STONEY:
  1004. adev->gfx.config.max_shader_engines = 1;
  1005. adev->gfx.config.max_tile_pipes = 2;
  1006. adev->gfx.config.max_sh_per_se = 1;
  1007. adev->gfx.config.max_backends_per_se = 1;
  1008. switch (adev->pdev->revision) {
  1009. case 0xc0:
  1010. case 0xc1:
  1011. case 0xc2:
  1012. case 0xc4:
  1013. case 0xc8:
  1014. case 0xc9:
  1015. adev->gfx.config.max_cu_per_sh = 3;
  1016. break;
  1017. case 0xd0:
  1018. case 0xd1:
  1019. case 0xd2:
  1020. default:
  1021. adev->gfx.config.max_cu_per_sh = 2;
  1022. break;
  1023. }
  1024. adev->gfx.config.max_texture_channel_caches = 2;
  1025. adev->gfx.config.max_gprs = 256;
  1026. adev->gfx.config.max_gs_threads = 16;
  1027. adev->gfx.config.max_hw_contexts = 8;
  1028. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1029. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1030. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1031. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1032. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1033. break;
  1034. default:
  1035. adev->gfx.config.max_shader_engines = 2;
  1036. adev->gfx.config.max_tile_pipes = 4;
  1037. adev->gfx.config.max_cu_per_sh = 2;
  1038. adev->gfx.config.max_sh_per_se = 1;
  1039. adev->gfx.config.max_backends_per_se = 2;
  1040. adev->gfx.config.max_texture_channel_caches = 4;
  1041. adev->gfx.config.max_gprs = 256;
  1042. adev->gfx.config.max_gs_threads = 32;
  1043. adev->gfx.config.max_hw_contexts = 8;
  1044. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1045. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1046. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1047. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1048. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1049. break;
  1050. }
  1051. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1052. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1053. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1054. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1055. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1056. if (adev->flags & AMD_IS_APU) {
  1057. /* Get memory bank mapping mode. */
  1058. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1059. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1060. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1061. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1062. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1063. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1064. /* Validate settings in case only one DIMM installed. */
  1065. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1066. dimm00_addr_map = 0;
  1067. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1068. dimm01_addr_map = 0;
  1069. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1070. dimm10_addr_map = 0;
  1071. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1072. dimm11_addr_map = 0;
  1073. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1074. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1075. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1076. adev->gfx.config.mem_row_size_in_kb = 2;
  1077. else
  1078. adev->gfx.config.mem_row_size_in_kb = 1;
  1079. } else {
  1080. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1081. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1082. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1083. adev->gfx.config.mem_row_size_in_kb = 4;
  1084. }
  1085. adev->gfx.config.shader_engine_tile_size = 32;
  1086. adev->gfx.config.num_gpus = 1;
  1087. adev->gfx.config.multi_gpu_tile_size = 64;
  1088. /* fix up row size */
  1089. switch (adev->gfx.config.mem_row_size_in_kb) {
  1090. case 1:
  1091. default:
  1092. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1093. break;
  1094. case 2:
  1095. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1096. break;
  1097. case 4:
  1098. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1099. break;
  1100. }
  1101. adev->gfx.config.gb_addr_config = gb_addr_config;
  1102. }
  1103. static int gfx_v8_0_sw_init(void *handle)
  1104. {
  1105. int i, r;
  1106. struct amdgpu_ring *ring;
  1107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1108. /* EOP Event */
  1109. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1110. if (r)
  1111. return r;
  1112. /* Privileged reg */
  1113. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1114. if (r)
  1115. return r;
  1116. /* Privileged inst */
  1117. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1118. if (r)
  1119. return r;
  1120. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1121. gfx_v8_0_scratch_init(adev);
  1122. r = gfx_v8_0_init_microcode(adev);
  1123. if (r) {
  1124. DRM_ERROR("Failed to load gfx firmware!\n");
  1125. return r;
  1126. }
  1127. r = gfx_v8_0_mec_init(adev);
  1128. if (r) {
  1129. DRM_ERROR("Failed to init MEC BOs!\n");
  1130. return r;
  1131. }
  1132. /* set up the gfx ring */
  1133. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1134. ring = &adev->gfx.gfx_ring[i];
  1135. ring->ring_obj = NULL;
  1136. sprintf(ring->name, "gfx");
  1137. /* no gfx doorbells on iceland */
  1138. if (adev->asic_type != CHIP_TOPAZ) {
  1139. ring->use_doorbell = true;
  1140. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1141. }
  1142. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1143. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1144. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1145. AMDGPU_RING_TYPE_GFX);
  1146. if (r)
  1147. return r;
  1148. }
  1149. /* set up the compute queues */
  1150. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1151. unsigned irq_type;
  1152. /* max 32 queues per MEC */
  1153. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1154. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1155. break;
  1156. }
  1157. ring = &adev->gfx.compute_ring[i];
  1158. ring->ring_obj = NULL;
  1159. ring->use_doorbell = true;
  1160. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1161. ring->me = 1; /* first MEC */
  1162. ring->pipe = i / 8;
  1163. ring->queue = i % 8;
  1164. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1165. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1166. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1167. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1168. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1169. &adev->gfx.eop_irq, irq_type,
  1170. AMDGPU_RING_TYPE_COMPUTE);
  1171. if (r)
  1172. return r;
  1173. }
  1174. /* reserve GDS, GWS and OA resource for gfx */
  1175. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1176. PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1178. NULL, &adev->gds.gds_gfx_bo);
  1179. if (r)
  1180. return r;
  1181. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1182. PAGE_SIZE, true,
  1183. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1184. NULL, &adev->gds.gws_gfx_bo);
  1185. if (r)
  1186. return r;
  1187. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1188. PAGE_SIZE, true,
  1189. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1190. NULL, &adev->gds.oa_gfx_bo);
  1191. if (r)
  1192. return r;
  1193. adev->gfx.ce_ram_size = 0x8000;
  1194. gfx_v8_0_gpu_early_init(adev);
  1195. return 0;
  1196. }
  1197. static int gfx_v8_0_sw_fini(void *handle)
  1198. {
  1199. int i;
  1200. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1201. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1202. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1203. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1204. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1205. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1206. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1207. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1208. gfx_v8_0_mec_fini(adev);
  1209. return 0;
  1210. }
  1211. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1212. {
  1213. const u32 num_tile_mode_states = 32;
  1214. const u32 num_secondary_tile_mode_states = 16;
  1215. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1216. switch (adev->gfx.config.mem_row_size_in_kb) {
  1217. case 1:
  1218. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1219. break;
  1220. case 2:
  1221. default:
  1222. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1223. break;
  1224. case 4:
  1225. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1226. break;
  1227. }
  1228. switch (adev->asic_type) {
  1229. case CHIP_TOPAZ:
  1230. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1231. switch (reg_offset) {
  1232. case 0:
  1233. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1234. PIPE_CONFIG(ADDR_SURF_P2) |
  1235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1236. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1237. break;
  1238. case 1:
  1239. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1240. PIPE_CONFIG(ADDR_SURF_P2) |
  1241. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1243. break;
  1244. case 2:
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. PIPE_CONFIG(ADDR_SURF_P2) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1249. break;
  1250. case 3:
  1251. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1252. PIPE_CONFIG(ADDR_SURF_P2) |
  1253. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1254. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1255. break;
  1256. case 4:
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. PIPE_CONFIG(ADDR_SURF_P2) |
  1259. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1261. break;
  1262. case 5:
  1263. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1264. PIPE_CONFIG(ADDR_SURF_P2) |
  1265. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1267. break;
  1268. case 6:
  1269. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1270. PIPE_CONFIG(ADDR_SURF_P2) |
  1271. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1273. break;
  1274. case 8:
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1276. PIPE_CONFIG(ADDR_SURF_P2));
  1277. break;
  1278. case 9:
  1279. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1280. PIPE_CONFIG(ADDR_SURF_P2) |
  1281. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1283. break;
  1284. case 10:
  1285. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1286. PIPE_CONFIG(ADDR_SURF_P2) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1289. break;
  1290. case 11:
  1291. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1292. PIPE_CONFIG(ADDR_SURF_P2) |
  1293. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1295. break;
  1296. case 13:
  1297. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1298. PIPE_CONFIG(ADDR_SURF_P2) |
  1299. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1301. break;
  1302. case 14:
  1303. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1304. PIPE_CONFIG(ADDR_SURF_P2) |
  1305. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1307. break;
  1308. case 15:
  1309. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1310. PIPE_CONFIG(ADDR_SURF_P2) |
  1311. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1313. break;
  1314. case 16:
  1315. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1316. PIPE_CONFIG(ADDR_SURF_P2) |
  1317. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1319. break;
  1320. case 18:
  1321. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1322. PIPE_CONFIG(ADDR_SURF_P2) |
  1323. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1325. break;
  1326. case 19:
  1327. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1328. PIPE_CONFIG(ADDR_SURF_P2) |
  1329. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1331. break;
  1332. case 20:
  1333. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1334. PIPE_CONFIG(ADDR_SURF_P2) |
  1335. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1337. break;
  1338. case 21:
  1339. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1340. PIPE_CONFIG(ADDR_SURF_P2) |
  1341. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1343. break;
  1344. case 22:
  1345. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1346. PIPE_CONFIG(ADDR_SURF_P2) |
  1347. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1349. break;
  1350. case 24:
  1351. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1352. PIPE_CONFIG(ADDR_SURF_P2) |
  1353. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1355. break;
  1356. case 25:
  1357. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1358. PIPE_CONFIG(ADDR_SURF_P2) |
  1359. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1361. break;
  1362. case 26:
  1363. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1364. PIPE_CONFIG(ADDR_SURF_P2) |
  1365. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1367. break;
  1368. case 27:
  1369. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1370. PIPE_CONFIG(ADDR_SURF_P2) |
  1371. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1373. break;
  1374. case 28:
  1375. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1376. PIPE_CONFIG(ADDR_SURF_P2) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1379. break;
  1380. case 29:
  1381. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1382. PIPE_CONFIG(ADDR_SURF_P2) |
  1383. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1385. break;
  1386. case 7:
  1387. case 12:
  1388. case 17:
  1389. case 23:
  1390. /* unused idx */
  1391. continue;
  1392. default:
  1393. gb_tile_moden = 0;
  1394. break;
  1395. };
  1396. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1397. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1398. }
  1399. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1400. switch (reg_offset) {
  1401. case 0:
  1402. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1405. NUM_BANKS(ADDR_SURF_8_BANK));
  1406. break;
  1407. case 1:
  1408. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1411. NUM_BANKS(ADDR_SURF_8_BANK));
  1412. break;
  1413. case 2:
  1414. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1417. NUM_BANKS(ADDR_SURF_8_BANK));
  1418. break;
  1419. case 3:
  1420. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1423. NUM_BANKS(ADDR_SURF_8_BANK));
  1424. break;
  1425. case 4:
  1426. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1429. NUM_BANKS(ADDR_SURF_8_BANK));
  1430. break;
  1431. case 5:
  1432. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1435. NUM_BANKS(ADDR_SURF_8_BANK));
  1436. break;
  1437. case 6:
  1438. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1441. NUM_BANKS(ADDR_SURF_8_BANK));
  1442. break;
  1443. case 8:
  1444. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1447. NUM_BANKS(ADDR_SURF_16_BANK));
  1448. break;
  1449. case 9:
  1450. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1453. NUM_BANKS(ADDR_SURF_16_BANK));
  1454. break;
  1455. case 10:
  1456. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1459. NUM_BANKS(ADDR_SURF_16_BANK));
  1460. break;
  1461. case 11:
  1462. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1465. NUM_BANKS(ADDR_SURF_16_BANK));
  1466. break;
  1467. case 12:
  1468. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1471. NUM_BANKS(ADDR_SURF_16_BANK));
  1472. break;
  1473. case 13:
  1474. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1477. NUM_BANKS(ADDR_SURF_16_BANK));
  1478. break;
  1479. case 14:
  1480. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. break;
  1485. case 7:
  1486. /* unused idx */
  1487. continue;
  1488. default:
  1489. gb_tile_moden = 0;
  1490. break;
  1491. };
  1492. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1493. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1494. }
  1495. case CHIP_FIJI:
  1496. case CHIP_TONGA:
  1497. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1498. switch (reg_offset) {
  1499. case 0:
  1500. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1501. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1504. break;
  1505. case 1:
  1506. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1507. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1508. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1509. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1510. break;
  1511. case 2:
  1512. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1513. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1514. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1515. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1516. break;
  1517. case 3:
  1518. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1519. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1520. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1521. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1522. break;
  1523. case 4:
  1524. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1525. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1526. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1527. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1528. break;
  1529. case 5:
  1530. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1531. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1532. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1533. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1534. break;
  1535. case 6:
  1536. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1537. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1538. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1539. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1540. break;
  1541. case 7:
  1542. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1544. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1545. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1546. break;
  1547. case 8:
  1548. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1549. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1550. break;
  1551. case 9:
  1552. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1553. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1554. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1556. break;
  1557. case 10:
  1558. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1559. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1560. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1562. break;
  1563. case 11:
  1564. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1565. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1566. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1567. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1568. break;
  1569. case 12:
  1570. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1572. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1574. break;
  1575. case 13:
  1576. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1577. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1578. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1579. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1580. break;
  1581. case 14:
  1582. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1583. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1584. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1586. break;
  1587. case 15:
  1588. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1589. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1590. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1591. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1592. break;
  1593. case 16:
  1594. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1595. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1596. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1598. break;
  1599. case 17:
  1600. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1602. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1603. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1604. break;
  1605. case 18:
  1606. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1607. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1608. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1610. break;
  1611. case 19:
  1612. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1613. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1614. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1616. break;
  1617. case 20:
  1618. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1619. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1620. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1622. break;
  1623. case 21:
  1624. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1625. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1626. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1628. break;
  1629. case 22:
  1630. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1631. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1632. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1634. break;
  1635. case 23:
  1636. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1638. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1640. break;
  1641. case 24:
  1642. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1643. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1644. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1646. break;
  1647. case 25:
  1648. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1649. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1650. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1652. break;
  1653. case 26:
  1654. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1655. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1656. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1657. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1658. break;
  1659. case 27:
  1660. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1661. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1662. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1664. break;
  1665. case 28:
  1666. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1667. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1668. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1669. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1670. break;
  1671. case 29:
  1672. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1674. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1676. break;
  1677. case 30:
  1678. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1679. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1680. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1681. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1682. break;
  1683. default:
  1684. gb_tile_moden = 0;
  1685. break;
  1686. };
  1687. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1688. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1689. }
  1690. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1691. switch (reg_offset) {
  1692. case 0:
  1693. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1696. NUM_BANKS(ADDR_SURF_16_BANK));
  1697. break;
  1698. case 1:
  1699. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1702. NUM_BANKS(ADDR_SURF_16_BANK));
  1703. break;
  1704. case 2:
  1705. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1708. NUM_BANKS(ADDR_SURF_16_BANK));
  1709. break;
  1710. case 3:
  1711. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1714. NUM_BANKS(ADDR_SURF_16_BANK));
  1715. break;
  1716. case 4:
  1717. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1720. NUM_BANKS(ADDR_SURF_16_BANK));
  1721. break;
  1722. case 5:
  1723. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1724. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1725. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1726. NUM_BANKS(ADDR_SURF_16_BANK));
  1727. break;
  1728. case 6:
  1729. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1732. NUM_BANKS(ADDR_SURF_16_BANK));
  1733. break;
  1734. case 8:
  1735. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1736. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1737. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1738. NUM_BANKS(ADDR_SURF_16_BANK));
  1739. break;
  1740. case 9:
  1741. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1744. NUM_BANKS(ADDR_SURF_16_BANK));
  1745. break;
  1746. case 10:
  1747. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1750. NUM_BANKS(ADDR_SURF_16_BANK));
  1751. break;
  1752. case 11:
  1753. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1756. NUM_BANKS(ADDR_SURF_16_BANK));
  1757. break;
  1758. case 12:
  1759. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1760. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1761. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1762. NUM_BANKS(ADDR_SURF_8_BANK));
  1763. break;
  1764. case 13:
  1765. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1768. NUM_BANKS(ADDR_SURF_4_BANK));
  1769. break;
  1770. case 14:
  1771. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1774. NUM_BANKS(ADDR_SURF_4_BANK));
  1775. break;
  1776. case 7:
  1777. /* unused idx */
  1778. continue;
  1779. default:
  1780. gb_tile_moden = 0;
  1781. break;
  1782. };
  1783. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1784. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1785. }
  1786. break;
  1787. case CHIP_STONEY:
  1788. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1789. switch (reg_offset) {
  1790. case 0:
  1791. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1792. PIPE_CONFIG(ADDR_SURF_P2) |
  1793. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1795. break;
  1796. case 1:
  1797. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1798. PIPE_CONFIG(ADDR_SURF_P2) |
  1799. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1801. break;
  1802. case 2:
  1803. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1804. PIPE_CONFIG(ADDR_SURF_P2) |
  1805. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1807. break;
  1808. case 3:
  1809. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1810. PIPE_CONFIG(ADDR_SURF_P2) |
  1811. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1812. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1813. break;
  1814. case 4:
  1815. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1816. PIPE_CONFIG(ADDR_SURF_P2) |
  1817. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1818. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1819. break;
  1820. case 5:
  1821. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1822. PIPE_CONFIG(ADDR_SURF_P2) |
  1823. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1824. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1825. break;
  1826. case 6:
  1827. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1828. PIPE_CONFIG(ADDR_SURF_P2) |
  1829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1830. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1831. break;
  1832. case 8:
  1833. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1834. PIPE_CONFIG(ADDR_SURF_P2));
  1835. break;
  1836. case 9:
  1837. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1838. PIPE_CONFIG(ADDR_SURF_P2) |
  1839. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1841. break;
  1842. case 10:
  1843. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1844. PIPE_CONFIG(ADDR_SURF_P2) |
  1845. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1846. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1847. break;
  1848. case 11:
  1849. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1850. PIPE_CONFIG(ADDR_SURF_P2) |
  1851. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1853. break;
  1854. case 13:
  1855. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1856. PIPE_CONFIG(ADDR_SURF_P2) |
  1857. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1858. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1859. break;
  1860. case 14:
  1861. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1862. PIPE_CONFIG(ADDR_SURF_P2) |
  1863. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1865. break;
  1866. case 15:
  1867. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1868. PIPE_CONFIG(ADDR_SURF_P2) |
  1869. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1870. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1871. break;
  1872. case 16:
  1873. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1874. PIPE_CONFIG(ADDR_SURF_P2) |
  1875. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1877. break;
  1878. case 18:
  1879. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1880. PIPE_CONFIG(ADDR_SURF_P2) |
  1881. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1883. break;
  1884. case 19:
  1885. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1886. PIPE_CONFIG(ADDR_SURF_P2) |
  1887. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1889. break;
  1890. case 20:
  1891. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1892. PIPE_CONFIG(ADDR_SURF_P2) |
  1893. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1895. break;
  1896. case 21:
  1897. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1898. PIPE_CONFIG(ADDR_SURF_P2) |
  1899. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1901. break;
  1902. case 22:
  1903. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1904. PIPE_CONFIG(ADDR_SURF_P2) |
  1905. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1907. break;
  1908. case 24:
  1909. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1910. PIPE_CONFIG(ADDR_SURF_P2) |
  1911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1913. break;
  1914. case 25:
  1915. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1916. PIPE_CONFIG(ADDR_SURF_P2) |
  1917. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1919. break;
  1920. case 26:
  1921. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1922. PIPE_CONFIG(ADDR_SURF_P2) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1925. break;
  1926. case 27:
  1927. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1928. PIPE_CONFIG(ADDR_SURF_P2) |
  1929. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1931. break;
  1932. case 28:
  1933. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P2) |
  1935. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1937. break;
  1938. case 29:
  1939. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1940. PIPE_CONFIG(ADDR_SURF_P2) |
  1941. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1943. break;
  1944. case 7:
  1945. case 12:
  1946. case 17:
  1947. case 23:
  1948. /* unused idx */
  1949. continue;
  1950. default:
  1951. gb_tile_moden = 0;
  1952. break;
  1953. };
  1954. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1955. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1956. }
  1957. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1958. switch (reg_offset) {
  1959. case 0:
  1960. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1963. NUM_BANKS(ADDR_SURF_8_BANK));
  1964. break;
  1965. case 1:
  1966. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1967. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1968. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1969. NUM_BANKS(ADDR_SURF_8_BANK));
  1970. break;
  1971. case 2:
  1972. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1975. NUM_BANKS(ADDR_SURF_8_BANK));
  1976. break;
  1977. case 3:
  1978. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1981. NUM_BANKS(ADDR_SURF_8_BANK));
  1982. break;
  1983. case 4:
  1984. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1987. NUM_BANKS(ADDR_SURF_8_BANK));
  1988. break;
  1989. case 5:
  1990. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1993. NUM_BANKS(ADDR_SURF_8_BANK));
  1994. break;
  1995. case 6:
  1996. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1999. NUM_BANKS(ADDR_SURF_8_BANK));
  2000. break;
  2001. case 8:
  2002. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2005. NUM_BANKS(ADDR_SURF_16_BANK));
  2006. break;
  2007. case 9:
  2008. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2011. NUM_BANKS(ADDR_SURF_16_BANK));
  2012. break;
  2013. case 10:
  2014. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2017. NUM_BANKS(ADDR_SURF_16_BANK));
  2018. break;
  2019. case 11:
  2020. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2023. NUM_BANKS(ADDR_SURF_16_BANK));
  2024. break;
  2025. case 12:
  2026. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2029. NUM_BANKS(ADDR_SURF_16_BANK));
  2030. break;
  2031. case 13:
  2032. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2035. NUM_BANKS(ADDR_SURF_16_BANK));
  2036. break;
  2037. case 14:
  2038. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2041. NUM_BANKS(ADDR_SURF_8_BANK));
  2042. break;
  2043. case 7:
  2044. /* unused idx */
  2045. continue;
  2046. default:
  2047. gb_tile_moden = 0;
  2048. break;
  2049. };
  2050. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2051. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2052. }
  2053. break;
  2054. case CHIP_CARRIZO:
  2055. default:
  2056. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2057. switch (reg_offset) {
  2058. case 0:
  2059. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2060. PIPE_CONFIG(ADDR_SURF_P2) |
  2061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2063. break;
  2064. case 1:
  2065. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2066. PIPE_CONFIG(ADDR_SURF_P2) |
  2067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2069. break;
  2070. case 2:
  2071. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2072. PIPE_CONFIG(ADDR_SURF_P2) |
  2073. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2075. break;
  2076. case 3:
  2077. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2078. PIPE_CONFIG(ADDR_SURF_P2) |
  2079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2081. break;
  2082. case 4:
  2083. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P2) |
  2085. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2087. break;
  2088. case 5:
  2089. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2090. PIPE_CONFIG(ADDR_SURF_P2) |
  2091. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2093. break;
  2094. case 6:
  2095. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2096. PIPE_CONFIG(ADDR_SURF_P2) |
  2097. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2099. break;
  2100. case 8:
  2101. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2102. PIPE_CONFIG(ADDR_SURF_P2));
  2103. break;
  2104. case 9:
  2105. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2106. PIPE_CONFIG(ADDR_SURF_P2) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2109. break;
  2110. case 10:
  2111. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2112. PIPE_CONFIG(ADDR_SURF_P2) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2115. break;
  2116. case 11:
  2117. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P2) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2121. break;
  2122. case 13:
  2123. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P2) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2127. break;
  2128. case 14:
  2129. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P2) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2133. break;
  2134. case 15:
  2135. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P2) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2139. break;
  2140. case 16:
  2141. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2142. PIPE_CONFIG(ADDR_SURF_P2) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2145. break;
  2146. case 18:
  2147. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2148. PIPE_CONFIG(ADDR_SURF_P2) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2151. break;
  2152. case 19:
  2153. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2154. PIPE_CONFIG(ADDR_SURF_P2) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2157. break;
  2158. case 20:
  2159. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2160. PIPE_CONFIG(ADDR_SURF_P2) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2163. break;
  2164. case 21:
  2165. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2166. PIPE_CONFIG(ADDR_SURF_P2) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2169. break;
  2170. case 22:
  2171. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2172. PIPE_CONFIG(ADDR_SURF_P2) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2175. break;
  2176. case 24:
  2177. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2178. PIPE_CONFIG(ADDR_SURF_P2) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2181. break;
  2182. case 25:
  2183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2184. PIPE_CONFIG(ADDR_SURF_P2) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2187. break;
  2188. case 26:
  2189. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P2) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. break;
  2194. case 27:
  2195. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P2) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2199. break;
  2200. case 28:
  2201. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2202. PIPE_CONFIG(ADDR_SURF_P2) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2205. break;
  2206. case 29:
  2207. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P2) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2211. break;
  2212. case 7:
  2213. case 12:
  2214. case 17:
  2215. case 23:
  2216. /* unused idx */
  2217. continue;
  2218. default:
  2219. gb_tile_moden = 0;
  2220. break;
  2221. };
  2222. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  2223. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  2224. }
  2225. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2226. switch (reg_offset) {
  2227. case 0:
  2228. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2229. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2230. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2231. NUM_BANKS(ADDR_SURF_8_BANK));
  2232. break;
  2233. case 1:
  2234. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2237. NUM_BANKS(ADDR_SURF_8_BANK));
  2238. break;
  2239. case 2:
  2240. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. break;
  2245. case 3:
  2246. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2249. NUM_BANKS(ADDR_SURF_8_BANK));
  2250. break;
  2251. case 4:
  2252. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. break;
  2257. case 5:
  2258. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2261. NUM_BANKS(ADDR_SURF_8_BANK));
  2262. break;
  2263. case 6:
  2264. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2267. NUM_BANKS(ADDR_SURF_8_BANK));
  2268. break;
  2269. case 8:
  2270. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2273. NUM_BANKS(ADDR_SURF_16_BANK));
  2274. break;
  2275. case 9:
  2276. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2279. NUM_BANKS(ADDR_SURF_16_BANK));
  2280. break;
  2281. case 10:
  2282. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2285. NUM_BANKS(ADDR_SURF_16_BANK));
  2286. break;
  2287. case 11:
  2288. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2291. NUM_BANKS(ADDR_SURF_16_BANK));
  2292. break;
  2293. case 12:
  2294. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2295. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2296. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2297. NUM_BANKS(ADDR_SURF_16_BANK));
  2298. break;
  2299. case 13:
  2300. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2303. NUM_BANKS(ADDR_SURF_16_BANK));
  2304. break;
  2305. case 14:
  2306. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2309. NUM_BANKS(ADDR_SURF_8_BANK));
  2310. break;
  2311. case 7:
  2312. /* unused idx */
  2313. continue;
  2314. default:
  2315. gb_tile_moden = 0;
  2316. break;
  2317. };
  2318. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2319. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2320. }
  2321. }
  2322. }
  2323. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2324. {
  2325. u32 i, mask = 0;
  2326. for (i = 0; i < bit_width; i++) {
  2327. mask <<= 1;
  2328. mask |= 1;
  2329. }
  2330. return mask;
  2331. }
  2332. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2333. {
  2334. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2335. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2336. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2337. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2338. } else if (se_num == 0xffffffff) {
  2339. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2340. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2341. } else if (sh_num == 0xffffffff) {
  2342. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2343. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2344. } else {
  2345. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2346. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2347. }
  2348. WREG32(mmGRBM_GFX_INDEX, data);
  2349. }
  2350. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  2351. u32 max_rb_num_per_se,
  2352. u32 sh_per_se)
  2353. {
  2354. u32 data, mask;
  2355. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2356. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2357. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2358. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2359. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  2360. return data & mask;
  2361. }
  2362. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  2363. u32 se_num, u32 sh_per_se,
  2364. u32 max_rb_num_per_se)
  2365. {
  2366. int i, j;
  2367. u32 data, mask;
  2368. u32 disabled_rbs = 0;
  2369. u32 enabled_rbs = 0;
  2370. mutex_lock(&adev->grbm_idx_mutex);
  2371. for (i = 0; i < se_num; i++) {
  2372. for (j = 0; j < sh_per_se; j++) {
  2373. gfx_v8_0_select_se_sh(adev, i, j);
  2374. data = gfx_v8_0_get_rb_disabled(adev,
  2375. max_rb_num_per_se, sh_per_se);
  2376. disabled_rbs |= data << ((i * sh_per_se + j) *
  2377. RB_BITMAP_WIDTH_PER_SH);
  2378. }
  2379. }
  2380. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2381. mutex_unlock(&adev->grbm_idx_mutex);
  2382. mask = 1;
  2383. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2384. if (!(disabled_rbs & mask))
  2385. enabled_rbs |= mask;
  2386. mask <<= 1;
  2387. }
  2388. adev->gfx.config.backend_enable_mask = enabled_rbs;
  2389. mutex_lock(&adev->grbm_idx_mutex);
  2390. for (i = 0; i < se_num; i++) {
  2391. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2392. data = 0;
  2393. for (j = 0; j < sh_per_se; j++) {
  2394. switch (enabled_rbs & 3) {
  2395. case 0:
  2396. if (j == 0)
  2397. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2398. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2399. else
  2400. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2401. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2402. break;
  2403. case 1:
  2404. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2405. (i * sh_per_se + j) * 2);
  2406. break;
  2407. case 2:
  2408. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2409. (i * sh_per_se + j) * 2);
  2410. break;
  2411. case 3:
  2412. default:
  2413. data |= (RASTER_CONFIG_RB_MAP_2 <<
  2414. (i * sh_per_se + j) * 2);
  2415. break;
  2416. }
  2417. enabled_rbs >>= 2;
  2418. }
  2419. WREG32(mmPA_SC_RASTER_CONFIG, data);
  2420. }
  2421. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2422. mutex_unlock(&adev->grbm_idx_mutex);
  2423. }
  2424. /**
  2425. * gfx_v8_0_init_compute_vmid - gart enable
  2426. *
  2427. * @rdev: amdgpu_device pointer
  2428. *
  2429. * Initialize compute vmid sh_mem registers
  2430. *
  2431. */
  2432. #define DEFAULT_SH_MEM_BASES (0x6000)
  2433. #define FIRST_COMPUTE_VMID (8)
  2434. #define LAST_COMPUTE_VMID (16)
  2435. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2436. {
  2437. int i;
  2438. uint32_t sh_mem_config;
  2439. uint32_t sh_mem_bases;
  2440. /*
  2441. * Configure apertures:
  2442. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2443. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2444. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2445. */
  2446. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2447. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2448. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2449. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2450. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2451. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2452. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2453. mutex_lock(&adev->srbm_mutex);
  2454. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2455. vi_srbm_select(adev, 0, 0, 0, i);
  2456. /* CP and shaders */
  2457. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2458. WREG32(mmSH_MEM_APE1_BASE, 1);
  2459. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2460. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2461. }
  2462. vi_srbm_select(adev, 0, 0, 0, 0);
  2463. mutex_unlock(&adev->srbm_mutex);
  2464. }
  2465. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2466. {
  2467. u32 tmp;
  2468. int i;
  2469. tmp = RREG32(mmGRBM_CNTL);
  2470. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2471. WREG32(mmGRBM_CNTL, tmp);
  2472. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2473. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2474. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2475. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2476. adev->gfx.config.gb_addr_config & 0x70);
  2477. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2478. adev->gfx.config.gb_addr_config & 0x70);
  2479. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2480. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2481. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2482. gfx_v8_0_tiling_mode_table_init(adev);
  2483. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2484. adev->gfx.config.max_sh_per_se,
  2485. adev->gfx.config.max_backends_per_se);
  2486. /* XXX SH_MEM regs */
  2487. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2488. mutex_lock(&adev->srbm_mutex);
  2489. for (i = 0; i < 16; i++) {
  2490. vi_srbm_select(adev, 0, 0, 0, i);
  2491. /* CP and shaders */
  2492. if (i == 0) {
  2493. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2494. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2495. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2496. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2497. WREG32(mmSH_MEM_CONFIG, tmp);
  2498. } else {
  2499. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2500. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2501. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2502. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2503. WREG32(mmSH_MEM_CONFIG, tmp);
  2504. }
  2505. WREG32(mmSH_MEM_APE1_BASE, 1);
  2506. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2507. WREG32(mmSH_MEM_BASES, 0);
  2508. }
  2509. vi_srbm_select(adev, 0, 0, 0, 0);
  2510. mutex_unlock(&adev->srbm_mutex);
  2511. gfx_v8_0_init_compute_vmid(adev);
  2512. mutex_lock(&adev->grbm_idx_mutex);
  2513. /*
  2514. * making sure that the following register writes will be broadcasted
  2515. * to all the shaders
  2516. */
  2517. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2518. WREG32(mmPA_SC_FIFO_SIZE,
  2519. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2520. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2521. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2522. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2523. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2524. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2525. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2526. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2527. mutex_unlock(&adev->grbm_idx_mutex);
  2528. }
  2529. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2530. {
  2531. u32 i, j, k;
  2532. u32 mask;
  2533. mutex_lock(&adev->grbm_idx_mutex);
  2534. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2535. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2536. gfx_v8_0_select_se_sh(adev, i, j);
  2537. for (k = 0; k < adev->usec_timeout; k++) {
  2538. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2539. break;
  2540. udelay(1);
  2541. }
  2542. }
  2543. }
  2544. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2545. mutex_unlock(&adev->grbm_idx_mutex);
  2546. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2547. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2548. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2549. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2550. for (k = 0; k < adev->usec_timeout; k++) {
  2551. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2552. break;
  2553. udelay(1);
  2554. }
  2555. }
  2556. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2557. bool enable)
  2558. {
  2559. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2560. if (enable) {
  2561. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2562. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2563. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2564. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2565. } else {
  2566. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2567. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2568. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2569. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2570. }
  2571. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2572. }
  2573. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2574. {
  2575. u32 tmp = RREG32(mmRLC_CNTL);
  2576. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2577. WREG32(mmRLC_CNTL, tmp);
  2578. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2579. gfx_v8_0_wait_for_rlc_serdes(adev);
  2580. }
  2581. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2582. {
  2583. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2584. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2585. WREG32(mmGRBM_SOFT_RESET, tmp);
  2586. udelay(50);
  2587. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2588. WREG32(mmGRBM_SOFT_RESET, tmp);
  2589. udelay(50);
  2590. }
  2591. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2592. {
  2593. u32 tmp = RREG32(mmRLC_CNTL);
  2594. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2595. WREG32(mmRLC_CNTL, tmp);
  2596. /* carrizo do enable cp interrupt after cp inited */
  2597. if (!(adev->flags & AMD_IS_APU))
  2598. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2599. udelay(50);
  2600. }
  2601. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2602. {
  2603. const struct rlc_firmware_header_v2_0 *hdr;
  2604. const __le32 *fw_data;
  2605. unsigned i, fw_size;
  2606. if (!adev->gfx.rlc_fw)
  2607. return -EINVAL;
  2608. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2609. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2610. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2611. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2612. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2613. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2614. for (i = 0; i < fw_size; i++)
  2615. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2616. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2617. return 0;
  2618. }
  2619. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2620. {
  2621. int r;
  2622. gfx_v8_0_rlc_stop(adev);
  2623. /* disable CG */
  2624. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2625. /* disable PG */
  2626. WREG32(mmRLC_PG_CNTL, 0);
  2627. gfx_v8_0_rlc_reset(adev);
  2628. if (!adev->firmware.smu_load) {
  2629. /* legacy rlc firmware loading */
  2630. r = gfx_v8_0_rlc_load_microcode(adev);
  2631. if (r)
  2632. return r;
  2633. } else {
  2634. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2635. AMDGPU_UCODE_ID_RLC_G);
  2636. if (r)
  2637. return -EINVAL;
  2638. }
  2639. gfx_v8_0_rlc_start(adev);
  2640. return 0;
  2641. }
  2642. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2643. {
  2644. int i;
  2645. u32 tmp = RREG32(mmCP_ME_CNTL);
  2646. if (enable) {
  2647. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2648. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2649. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2650. } else {
  2651. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2652. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2653. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2654. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2655. adev->gfx.gfx_ring[i].ready = false;
  2656. }
  2657. WREG32(mmCP_ME_CNTL, tmp);
  2658. udelay(50);
  2659. }
  2660. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2661. {
  2662. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2663. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2664. const struct gfx_firmware_header_v1_0 *me_hdr;
  2665. const __le32 *fw_data;
  2666. unsigned i, fw_size;
  2667. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2668. return -EINVAL;
  2669. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2670. adev->gfx.pfp_fw->data;
  2671. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2672. adev->gfx.ce_fw->data;
  2673. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2674. adev->gfx.me_fw->data;
  2675. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2676. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2677. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2678. gfx_v8_0_cp_gfx_enable(adev, false);
  2679. /* PFP */
  2680. fw_data = (const __le32 *)
  2681. (adev->gfx.pfp_fw->data +
  2682. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2683. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2684. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2685. for (i = 0; i < fw_size; i++)
  2686. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2687. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2688. /* CE */
  2689. fw_data = (const __le32 *)
  2690. (adev->gfx.ce_fw->data +
  2691. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2692. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2693. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2694. for (i = 0; i < fw_size; i++)
  2695. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2696. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2697. /* ME */
  2698. fw_data = (const __le32 *)
  2699. (adev->gfx.me_fw->data +
  2700. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2701. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2702. WREG32(mmCP_ME_RAM_WADDR, 0);
  2703. for (i = 0; i < fw_size; i++)
  2704. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2705. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2706. return 0;
  2707. }
  2708. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2709. {
  2710. u32 count = 0;
  2711. const struct cs_section_def *sect = NULL;
  2712. const struct cs_extent_def *ext = NULL;
  2713. /* begin clear state */
  2714. count += 2;
  2715. /* context control state */
  2716. count += 3;
  2717. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2718. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2719. if (sect->id == SECT_CONTEXT)
  2720. count += 2 + ext->reg_count;
  2721. else
  2722. return 0;
  2723. }
  2724. }
  2725. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2726. count += 4;
  2727. /* end clear state */
  2728. count += 2;
  2729. /* clear state */
  2730. count += 2;
  2731. return count;
  2732. }
  2733. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2734. {
  2735. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2736. const struct cs_section_def *sect = NULL;
  2737. const struct cs_extent_def *ext = NULL;
  2738. int r, i;
  2739. /* init the CP */
  2740. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2741. WREG32(mmCP_ENDIAN_SWAP, 0);
  2742. WREG32(mmCP_DEVICE_ID, 1);
  2743. gfx_v8_0_cp_gfx_enable(adev, true);
  2744. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2745. if (r) {
  2746. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2747. return r;
  2748. }
  2749. /* clear state buffer */
  2750. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2751. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2752. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2753. amdgpu_ring_write(ring, 0x80000000);
  2754. amdgpu_ring_write(ring, 0x80000000);
  2755. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2756. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2757. if (sect->id == SECT_CONTEXT) {
  2758. amdgpu_ring_write(ring,
  2759. PACKET3(PACKET3_SET_CONTEXT_REG,
  2760. ext->reg_count));
  2761. amdgpu_ring_write(ring,
  2762. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2763. for (i = 0; i < ext->reg_count; i++)
  2764. amdgpu_ring_write(ring, ext->extent[i]);
  2765. }
  2766. }
  2767. }
  2768. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2769. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2770. switch (adev->asic_type) {
  2771. case CHIP_TONGA:
  2772. amdgpu_ring_write(ring, 0x16000012);
  2773. amdgpu_ring_write(ring, 0x0000002A);
  2774. break;
  2775. case CHIP_FIJI:
  2776. amdgpu_ring_write(ring, 0x3a00161a);
  2777. amdgpu_ring_write(ring, 0x0000002e);
  2778. break;
  2779. case CHIP_TOPAZ:
  2780. case CHIP_CARRIZO:
  2781. amdgpu_ring_write(ring, 0x00000002);
  2782. amdgpu_ring_write(ring, 0x00000000);
  2783. break;
  2784. case CHIP_STONEY:
  2785. amdgpu_ring_write(ring, 0x00000000);
  2786. amdgpu_ring_write(ring, 0x00000000);
  2787. break;
  2788. default:
  2789. BUG();
  2790. }
  2791. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2792. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2793. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2794. amdgpu_ring_write(ring, 0);
  2795. /* init the CE partitions */
  2796. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2797. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2798. amdgpu_ring_write(ring, 0x8000);
  2799. amdgpu_ring_write(ring, 0x8000);
  2800. amdgpu_ring_unlock_commit(ring);
  2801. return 0;
  2802. }
  2803. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2804. {
  2805. struct amdgpu_ring *ring;
  2806. u32 tmp;
  2807. u32 rb_bufsz;
  2808. u64 rb_addr, rptr_addr;
  2809. int r;
  2810. /* Set the write pointer delay */
  2811. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2812. /* set the RB to use vmid 0 */
  2813. WREG32(mmCP_RB_VMID, 0);
  2814. /* Set ring buffer size */
  2815. ring = &adev->gfx.gfx_ring[0];
  2816. rb_bufsz = order_base_2(ring->ring_size / 8);
  2817. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2818. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2819. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2820. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2821. #ifdef __BIG_ENDIAN
  2822. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2823. #endif
  2824. WREG32(mmCP_RB0_CNTL, tmp);
  2825. /* Initialize the ring buffer's read and write pointers */
  2826. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2827. ring->wptr = 0;
  2828. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2829. /* set the wb address wether it's enabled or not */
  2830. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2831. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2832. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2833. mdelay(1);
  2834. WREG32(mmCP_RB0_CNTL, tmp);
  2835. rb_addr = ring->gpu_addr >> 8;
  2836. WREG32(mmCP_RB0_BASE, rb_addr);
  2837. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2838. /* no gfx doorbells on iceland */
  2839. if (adev->asic_type != CHIP_TOPAZ) {
  2840. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2841. if (ring->use_doorbell) {
  2842. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2843. DOORBELL_OFFSET, ring->doorbell_index);
  2844. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2845. DOORBELL_EN, 1);
  2846. } else {
  2847. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2848. DOORBELL_EN, 0);
  2849. }
  2850. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2851. if (adev->asic_type == CHIP_TONGA) {
  2852. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2853. DOORBELL_RANGE_LOWER,
  2854. AMDGPU_DOORBELL_GFX_RING0);
  2855. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2856. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2857. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2858. }
  2859. }
  2860. /* start the ring */
  2861. gfx_v8_0_cp_gfx_start(adev);
  2862. ring->ready = true;
  2863. r = amdgpu_ring_test_ring(ring);
  2864. if (r) {
  2865. ring->ready = false;
  2866. return r;
  2867. }
  2868. return 0;
  2869. }
  2870. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2871. {
  2872. int i;
  2873. if (enable) {
  2874. WREG32(mmCP_MEC_CNTL, 0);
  2875. } else {
  2876. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2877. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2878. adev->gfx.compute_ring[i].ready = false;
  2879. }
  2880. udelay(50);
  2881. }
  2882. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2883. {
  2884. gfx_v8_0_cp_compute_enable(adev, true);
  2885. return 0;
  2886. }
  2887. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2888. {
  2889. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2890. const __le32 *fw_data;
  2891. unsigned i, fw_size;
  2892. if (!adev->gfx.mec_fw)
  2893. return -EINVAL;
  2894. gfx_v8_0_cp_compute_enable(adev, false);
  2895. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2896. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2897. fw_data = (const __le32 *)
  2898. (adev->gfx.mec_fw->data +
  2899. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2900. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2901. /* MEC1 */
  2902. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2903. for (i = 0; i < fw_size; i++)
  2904. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2905. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2906. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2907. if (adev->gfx.mec2_fw) {
  2908. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2909. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2910. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2911. fw_data = (const __le32 *)
  2912. (adev->gfx.mec2_fw->data +
  2913. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2914. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2915. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2916. for (i = 0; i < fw_size; i++)
  2917. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2918. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2919. }
  2920. return 0;
  2921. }
  2922. struct vi_mqd {
  2923. uint32_t header; /* ordinal0 */
  2924. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2925. uint32_t compute_dim_x; /* ordinal2 */
  2926. uint32_t compute_dim_y; /* ordinal3 */
  2927. uint32_t compute_dim_z; /* ordinal4 */
  2928. uint32_t compute_start_x; /* ordinal5 */
  2929. uint32_t compute_start_y; /* ordinal6 */
  2930. uint32_t compute_start_z; /* ordinal7 */
  2931. uint32_t compute_num_thread_x; /* ordinal8 */
  2932. uint32_t compute_num_thread_y; /* ordinal9 */
  2933. uint32_t compute_num_thread_z; /* ordinal10 */
  2934. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2935. uint32_t compute_perfcount_enable; /* ordinal12 */
  2936. uint32_t compute_pgm_lo; /* ordinal13 */
  2937. uint32_t compute_pgm_hi; /* ordinal14 */
  2938. uint32_t compute_tba_lo; /* ordinal15 */
  2939. uint32_t compute_tba_hi; /* ordinal16 */
  2940. uint32_t compute_tma_lo; /* ordinal17 */
  2941. uint32_t compute_tma_hi; /* ordinal18 */
  2942. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2943. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2944. uint32_t compute_vmid; /* ordinal21 */
  2945. uint32_t compute_resource_limits; /* ordinal22 */
  2946. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2947. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2948. uint32_t compute_tmpring_size; /* ordinal25 */
  2949. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2950. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2951. uint32_t compute_restart_x; /* ordinal28 */
  2952. uint32_t compute_restart_y; /* ordinal29 */
  2953. uint32_t compute_restart_z; /* ordinal30 */
  2954. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2955. uint32_t compute_misc_reserved; /* ordinal32 */
  2956. uint32_t compute_dispatch_id; /* ordinal33 */
  2957. uint32_t compute_threadgroup_id; /* ordinal34 */
  2958. uint32_t compute_relaunch; /* ordinal35 */
  2959. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2960. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2961. uint32_t compute_wave_restore_control; /* ordinal38 */
  2962. uint32_t reserved9; /* ordinal39 */
  2963. uint32_t reserved10; /* ordinal40 */
  2964. uint32_t reserved11; /* ordinal41 */
  2965. uint32_t reserved12; /* ordinal42 */
  2966. uint32_t reserved13; /* ordinal43 */
  2967. uint32_t reserved14; /* ordinal44 */
  2968. uint32_t reserved15; /* ordinal45 */
  2969. uint32_t reserved16; /* ordinal46 */
  2970. uint32_t reserved17; /* ordinal47 */
  2971. uint32_t reserved18; /* ordinal48 */
  2972. uint32_t reserved19; /* ordinal49 */
  2973. uint32_t reserved20; /* ordinal50 */
  2974. uint32_t reserved21; /* ordinal51 */
  2975. uint32_t reserved22; /* ordinal52 */
  2976. uint32_t reserved23; /* ordinal53 */
  2977. uint32_t reserved24; /* ordinal54 */
  2978. uint32_t reserved25; /* ordinal55 */
  2979. uint32_t reserved26; /* ordinal56 */
  2980. uint32_t reserved27; /* ordinal57 */
  2981. uint32_t reserved28; /* ordinal58 */
  2982. uint32_t reserved29; /* ordinal59 */
  2983. uint32_t reserved30; /* ordinal60 */
  2984. uint32_t reserved31; /* ordinal61 */
  2985. uint32_t reserved32; /* ordinal62 */
  2986. uint32_t reserved33; /* ordinal63 */
  2987. uint32_t reserved34; /* ordinal64 */
  2988. uint32_t compute_user_data_0; /* ordinal65 */
  2989. uint32_t compute_user_data_1; /* ordinal66 */
  2990. uint32_t compute_user_data_2; /* ordinal67 */
  2991. uint32_t compute_user_data_3; /* ordinal68 */
  2992. uint32_t compute_user_data_4; /* ordinal69 */
  2993. uint32_t compute_user_data_5; /* ordinal70 */
  2994. uint32_t compute_user_data_6; /* ordinal71 */
  2995. uint32_t compute_user_data_7; /* ordinal72 */
  2996. uint32_t compute_user_data_8; /* ordinal73 */
  2997. uint32_t compute_user_data_9; /* ordinal74 */
  2998. uint32_t compute_user_data_10; /* ordinal75 */
  2999. uint32_t compute_user_data_11; /* ordinal76 */
  3000. uint32_t compute_user_data_12; /* ordinal77 */
  3001. uint32_t compute_user_data_13; /* ordinal78 */
  3002. uint32_t compute_user_data_14; /* ordinal79 */
  3003. uint32_t compute_user_data_15; /* ordinal80 */
  3004. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3005. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3006. uint32_t reserved35; /* ordinal83 */
  3007. uint32_t reserved36; /* ordinal84 */
  3008. uint32_t reserved37; /* ordinal85 */
  3009. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3010. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3011. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3012. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3013. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3014. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3015. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3016. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3017. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3018. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3019. uint32_t reserved38; /* ordinal96 */
  3020. uint32_t reserved39; /* ordinal97 */
  3021. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3022. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3023. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3024. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3025. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3026. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3027. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3028. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3029. uint32_t reserved40; /* ordinal106 */
  3030. uint32_t reserved41; /* ordinal107 */
  3031. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3032. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3033. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3034. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3035. uint32_t reserved42; /* ordinal112 */
  3036. uint32_t reserved43; /* ordinal113 */
  3037. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3038. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3039. uint32_t cp_packet_id_lo; /* ordinal116 */
  3040. uint32_t cp_packet_id_hi; /* ordinal117 */
  3041. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3042. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3043. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3044. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3045. uint32_t gds_save_mask_lo; /* ordinal122 */
  3046. uint32_t gds_save_mask_hi; /* ordinal123 */
  3047. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3048. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3049. uint32_t reserved44; /* ordinal126 */
  3050. uint32_t reserved45; /* ordinal127 */
  3051. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3052. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3053. uint32_t cp_hqd_active; /* ordinal130 */
  3054. uint32_t cp_hqd_vmid; /* ordinal131 */
  3055. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3056. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3057. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3058. uint32_t cp_hqd_quantum; /* ordinal135 */
  3059. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3060. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3061. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3062. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3063. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3064. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3065. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3066. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3067. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3068. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3069. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3070. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3071. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3072. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3073. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3074. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3075. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3076. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3077. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3078. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3079. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3080. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3081. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3082. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3083. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3084. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3085. uint32_t cp_mqd_control; /* ordinal162 */
  3086. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3087. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3088. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3089. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3090. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3091. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3092. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3093. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3094. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3095. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3096. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3097. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3098. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3099. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3100. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3101. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3102. uint32_t cp_hqd_error; /* ordinal179 */
  3103. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3104. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3105. uint32_t reserved46; /* ordinal182 */
  3106. uint32_t reserved47; /* ordinal183 */
  3107. uint32_t reserved48; /* ordinal184 */
  3108. uint32_t reserved49; /* ordinal185 */
  3109. uint32_t reserved50; /* ordinal186 */
  3110. uint32_t reserved51; /* ordinal187 */
  3111. uint32_t reserved52; /* ordinal188 */
  3112. uint32_t reserved53; /* ordinal189 */
  3113. uint32_t reserved54; /* ordinal190 */
  3114. uint32_t reserved55; /* ordinal191 */
  3115. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3116. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3117. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3118. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3119. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3120. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3121. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3122. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3123. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3124. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3125. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3126. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3127. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3128. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3129. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3130. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3131. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3132. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3133. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3134. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3135. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3136. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3137. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3138. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3139. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3140. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3141. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3142. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3143. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3144. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3145. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3146. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3147. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3148. uint32_t reserved56; /* ordinal225 */
  3149. uint32_t reserved57; /* ordinal226 */
  3150. uint32_t reserved58; /* ordinal227 */
  3151. uint32_t set_resources_header; /* ordinal228 */
  3152. uint32_t set_resources_dw1; /* ordinal229 */
  3153. uint32_t set_resources_dw2; /* ordinal230 */
  3154. uint32_t set_resources_dw3; /* ordinal231 */
  3155. uint32_t set_resources_dw4; /* ordinal232 */
  3156. uint32_t set_resources_dw5; /* ordinal233 */
  3157. uint32_t set_resources_dw6; /* ordinal234 */
  3158. uint32_t set_resources_dw7; /* ordinal235 */
  3159. uint32_t reserved59; /* ordinal236 */
  3160. uint32_t reserved60; /* ordinal237 */
  3161. uint32_t reserved61; /* ordinal238 */
  3162. uint32_t reserved62; /* ordinal239 */
  3163. uint32_t reserved63; /* ordinal240 */
  3164. uint32_t reserved64; /* ordinal241 */
  3165. uint32_t reserved65; /* ordinal242 */
  3166. uint32_t reserved66; /* ordinal243 */
  3167. uint32_t reserved67; /* ordinal244 */
  3168. uint32_t reserved68; /* ordinal245 */
  3169. uint32_t reserved69; /* ordinal246 */
  3170. uint32_t reserved70; /* ordinal247 */
  3171. uint32_t reserved71; /* ordinal248 */
  3172. uint32_t reserved72; /* ordinal249 */
  3173. uint32_t reserved73; /* ordinal250 */
  3174. uint32_t reserved74; /* ordinal251 */
  3175. uint32_t reserved75; /* ordinal252 */
  3176. uint32_t reserved76; /* ordinal253 */
  3177. uint32_t reserved77; /* ordinal254 */
  3178. uint32_t reserved78; /* ordinal255 */
  3179. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3180. };
  3181. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3182. {
  3183. int i, r;
  3184. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3185. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3186. if (ring->mqd_obj) {
  3187. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3188. if (unlikely(r != 0))
  3189. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3190. amdgpu_bo_unpin(ring->mqd_obj);
  3191. amdgpu_bo_unreserve(ring->mqd_obj);
  3192. amdgpu_bo_unref(&ring->mqd_obj);
  3193. ring->mqd_obj = NULL;
  3194. }
  3195. }
  3196. }
  3197. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3198. {
  3199. int r, i, j;
  3200. u32 tmp;
  3201. bool use_doorbell = true;
  3202. u64 hqd_gpu_addr;
  3203. u64 mqd_gpu_addr;
  3204. u64 eop_gpu_addr;
  3205. u64 wb_gpu_addr;
  3206. u32 *buf;
  3207. struct vi_mqd *mqd;
  3208. /* init the pipes */
  3209. mutex_lock(&adev->srbm_mutex);
  3210. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3211. int me = (i < 4) ? 1 : 2;
  3212. int pipe = (i < 4) ? i : (i - 4);
  3213. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3214. eop_gpu_addr >>= 8;
  3215. vi_srbm_select(adev, me, pipe, 0, 0);
  3216. /* write the EOP addr */
  3217. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3218. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3219. /* set the VMID assigned */
  3220. WREG32(mmCP_HQD_VMID, 0);
  3221. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3222. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3223. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3224. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3225. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3226. }
  3227. vi_srbm_select(adev, 0, 0, 0, 0);
  3228. mutex_unlock(&adev->srbm_mutex);
  3229. /* init the queues. Just two for now. */
  3230. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3231. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3232. if (ring->mqd_obj == NULL) {
  3233. r = amdgpu_bo_create(adev,
  3234. sizeof(struct vi_mqd),
  3235. PAGE_SIZE, true,
  3236. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3237. NULL, &ring->mqd_obj);
  3238. if (r) {
  3239. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3240. return r;
  3241. }
  3242. }
  3243. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3244. if (unlikely(r != 0)) {
  3245. gfx_v8_0_cp_compute_fini(adev);
  3246. return r;
  3247. }
  3248. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3249. &mqd_gpu_addr);
  3250. if (r) {
  3251. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3252. gfx_v8_0_cp_compute_fini(adev);
  3253. return r;
  3254. }
  3255. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3256. if (r) {
  3257. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3258. gfx_v8_0_cp_compute_fini(adev);
  3259. return r;
  3260. }
  3261. /* init the mqd struct */
  3262. memset(buf, 0, sizeof(struct vi_mqd));
  3263. mqd = (struct vi_mqd *)buf;
  3264. mqd->header = 0xC0310800;
  3265. mqd->compute_pipelinestat_enable = 0x00000001;
  3266. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3267. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3268. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3269. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3270. mqd->compute_misc_reserved = 0x00000003;
  3271. mutex_lock(&adev->srbm_mutex);
  3272. vi_srbm_select(adev, ring->me,
  3273. ring->pipe,
  3274. ring->queue, 0);
  3275. /* disable wptr polling */
  3276. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3277. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3278. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3279. mqd->cp_hqd_eop_base_addr_lo =
  3280. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3281. mqd->cp_hqd_eop_base_addr_hi =
  3282. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3283. /* enable doorbell? */
  3284. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3285. if (use_doorbell) {
  3286. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3287. } else {
  3288. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3289. }
  3290. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3291. mqd->cp_hqd_pq_doorbell_control = tmp;
  3292. /* disable the queue if it's active */
  3293. mqd->cp_hqd_dequeue_request = 0;
  3294. mqd->cp_hqd_pq_rptr = 0;
  3295. mqd->cp_hqd_pq_wptr= 0;
  3296. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3297. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3298. for (j = 0; j < adev->usec_timeout; j++) {
  3299. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3300. break;
  3301. udelay(1);
  3302. }
  3303. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3304. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3305. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3306. }
  3307. /* set the pointer to the MQD */
  3308. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3309. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3310. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3311. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3312. /* set MQD vmid to 0 */
  3313. tmp = RREG32(mmCP_MQD_CONTROL);
  3314. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3315. WREG32(mmCP_MQD_CONTROL, tmp);
  3316. mqd->cp_mqd_control = tmp;
  3317. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3318. hqd_gpu_addr = ring->gpu_addr >> 8;
  3319. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3320. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3321. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3322. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3323. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3324. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3325. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3326. (order_base_2(ring->ring_size / 4) - 1));
  3327. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3328. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3329. #ifdef __BIG_ENDIAN
  3330. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3331. #endif
  3332. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3333. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3334. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3335. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3336. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3337. mqd->cp_hqd_pq_control = tmp;
  3338. /* set the wb address wether it's enabled or not */
  3339. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3340. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3341. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3342. upper_32_bits(wb_gpu_addr) & 0xffff;
  3343. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3344. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3345. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3346. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3347. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3348. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3349. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3350. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3351. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3352. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3353. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3354. /* enable the doorbell if requested */
  3355. if (use_doorbell) {
  3356. if ((adev->asic_type == CHIP_CARRIZO) ||
  3357. (adev->asic_type == CHIP_FIJI) ||
  3358. (adev->asic_type == CHIP_STONEY)) {
  3359. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3360. AMDGPU_DOORBELL_KIQ << 2);
  3361. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3362. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3363. }
  3364. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3365. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3366. DOORBELL_OFFSET, ring->doorbell_index);
  3367. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3368. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3369. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3370. mqd->cp_hqd_pq_doorbell_control = tmp;
  3371. } else {
  3372. mqd->cp_hqd_pq_doorbell_control = 0;
  3373. }
  3374. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3375. mqd->cp_hqd_pq_doorbell_control);
  3376. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3377. ring->wptr = 0;
  3378. mqd->cp_hqd_pq_wptr = ring->wptr;
  3379. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3380. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3381. /* set the vmid for the queue */
  3382. mqd->cp_hqd_vmid = 0;
  3383. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3384. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3385. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3386. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3387. mqd->cp_hqd_persistent_state = tmp;
  3388. /* activate the queue */
  3389. mqd->cp_hqd_active = 1;
  3390. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3391. vi_srbm_select(adev, 0, 0, 0, 0);
  3392. mutex_unlock(&adev->srbm_mutex);
  3393. amdgpu_bo_kunmap(ring->mqd_obj);
  3394. amdgpu_bo_unreserve(ring->mqd_obj);
  3395. }
  3396. if (use_doorbell) {
  3397. tmp = RREG32(mmCP_PQ_STATUS);
  3398. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3399. WREG32(mmCP_PQ_STATUS, tmp);
  3400. }
  3401. r = gfx_v8_0_cp_compute_start(adev);
  3402. if (r)
  3403. return r;
  3404. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3405. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3406. ring->ready = true;
  3407. r = amdgpu_ring_test_ring(ring);
  3408. if (r)
  3409. ring->ready = false;
  3410. }
  3411. return 0;
  3412. }
  3413. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3414. {
  3415. int r;
  3416. if (!(adev->flags & AMD_IS_APU))
  3417. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3418. if (!adev->firmware.smu_load) {
  3419. /* legacy firmware loading */
  3420. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3421. if (r)
  3422. return r;
  3423. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3424. if (r)
  3425. return r;
  3426. } else {
  3427. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3428. AMDGPU_UCODE_ID_CP_CE);
  3429. if (r)
  3430. return -EINVAL;
  3431. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3432. AMDGPU_UCODE_ID_CP_PFP);
  3433. if (r)
  3434. return -EINVAL;
  3435. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3436. AMDGPU_UCODE_ID_CP_ME);
  3437. if (r)
  3438. return -EINVAL;
  3439. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3440. AMDGPU_UCODE_ID_CP_MEC1);
  3441. if (r)
  3442. return -EINVAL;
  3443. }
  3444. r = gfx_v8_0_cp_gfx_resume(adev);
  3445. if (r)
  3446. return r;
  3447. r = gfx_v8_0_cp_compute_resume(adev);
  3448. if (r)
  3449. return r;
  3450. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3451. return 0;
  3452. }
  3453. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3454. {
  3455. gfx_v8_0_cp_gfx_enable(adev, enable);
  3456. gfx_v8_0_cp_compute_enable(adev, enable);
  3457. }
  3458. static int gfx_v8_0_hw_init(void *handle)
  3459. {
  3460. int r;
  3461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3462. gfx_v8_0_init_golden_registers(adev);
  3463. gfx_v8_0_gpu_init(adev);
  3464. r = gfx_v8_0_rlc_resume(adev);
  3465. if (r)
  3466. return r;
  3467. r = gfx_v8_0_cp_resume(adev);
  3468. if (r)
  3469. return r;
  3470. return r;
  3471. }
  3472. static int gfx_v8_0_hw_fini(void *handle)
  3473. {
  3474. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3475. gfx_v8_0_cp_enable(adev, false);
  3476. gfx_v8_0_rlc_stop(adev);
  3477. gfx_v8_0_cp_compute_fini(adev);
  3478. return 0;
  3479. }
  3480. static int gfx_v8_0_suspend(void *handle)
  3481. {
  3482. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3483. return gfx_v8_0_hw_fini(adev);
  3484. }
  3485. static int gfx_v8_0_resume(void *handle)
  3486. {
  3487. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3488. return gfx_v8_0_hw_init(adev);
  3489. }
  3490. static bool gfx_v8_0_is_idle(void *handle)
  3491. {
  3492. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3493. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3494. return false;
  3495. else
  3496. return true;
  3497. }
  3498. static int gfx_v8_0_wait_for_idle(void *handle)
  3499. {
  3500. unsigned i;
  3501. u32 tmp;
  3502. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3503. for (i = 0; i < adev->usec_timeout; i++) {
  3504. /* read MC_STATUS */
  3505. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3506. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3507. return 0;
  3508. udelay(1);
  3509. }
  3510. return -ETIMEDOUT;
  3511. }
  3512. static void gfx_v8_0_print_status(void *handle)
  3513. {
  3514. int i;
  3515. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3516. dev_info(adev->dev, "GFX 8.x registers\n");
  3517. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3518. RREG32(mmGRBM_STATUS));
  3519. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3520. RREG32(mmGRBM_STATUS2));
  3521. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3522. RREG32(mmGRBM_STATUS_SE0));
  3523. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3524. RREG32(mmGRBM_STATUS_SE1));
  3525. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3526. RREG32(mmGRBM_STATUS_SE2));
  3527. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3528. RREG32(mmGRBM_STATUS_SE3));
  3529. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3530. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3531. RREG32(mmCP_STALLED_STAT1));
  3532. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3533. RREG32(mmCP_STALLED_STAT2));
  3534. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3535. RREG32(mmCP_STALLED_STAT3));
  3536. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3537. RREG32(mmCP_CPF_BUSY_STAT));
  3538. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3539. RREG32(mmCP_CPF_STALLED_STAT1));
  3540. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3541. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3542. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3543. RREG32(mmCP_CPC_STALLED_STAT1));
  3544. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3545. for (i = 0; i < 32; i++) {
  3546. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3547. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3548. }
  3549. for (i = 0; i < 16; i++) {
  3550. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3551. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3552. }
  3553. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3554. dev_info(adev->dev, " se: %d\n", i);
  3555. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3556. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3557. RREG32(mmPA_SC_RASTER_CONFIG));
  3558. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3559. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3560. }
  3561. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3562. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3563. RREG32(mmGB_ADDR_CONFIG));
  3564. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3565. RREG32(mmHDP_ADDR_CONFIG));
  3566. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3567. RREG32(mmDMIF_ADDR_CALC));
  3568. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3569. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3570. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3571. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3572. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3573. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3574. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3575. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3576. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3577. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3578. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3579. RREG32(mmCP_MEQ_THRESHOLDS));
  3580. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3581. RREG32(mmSX_DEBUG_1));
  3582. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3583. RREG32(mmTA_CNTL_AUX));
  3584. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3585. RREG32(mmSPI_CONFIG_CNTL));
  3586. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3587. RREG32(mmSQ_CONFIG));
  3588. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3589. RREG32(mmDB_DEBUG));
  3590. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3591. RREG32(mmDB_DEBUG2));
  3592. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3593. RREG32(mmDB_DEBUG3));
  3594. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3595. RREG32(mmCB_HW_CONTROL));
  3596. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3597. RREG32(mmSPI_CONFIG_CNTL_1));
  3598. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3599. RREG32(mmPA_SC_FIFO_SIZE));
  3600. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3601. RREG32(mmVGT_NUM_INSTANCES));
  3602. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3603. RREG32(mmCP_PERFMON_CNTL));
  3604. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3605. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3606. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3607. RREG32(mmVGT_CACHE_INVALIDATION));
  3608. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3609. RREG32(mmVGT_GS_VERTEX_REUSE));
  3610. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3611. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3612. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3613. RREG32(mmPA_CL_ENHANCE));
  3614. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3615. RREG32(mmPA_SC_ENHANCE));
  3616. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3617. RREG32(mmCP_ME_CNTL));
  3618. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3619. RREG32(mmCP_MAX_CONTEXT));
  3620. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3621. RREG32(mmCP_ENDIAN_SWAP));
  3622. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3623. RREG32(mmCP_DEVICE_ID));
  3624. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3625. RREG32(mmCP_SEM_WAIT_TIMER));
  3626. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3627. RREG32(mmCP_RB_WPTR_DELAY));
  3628. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3629. RREG32(mmCP_RB_VMID));
  3630. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3631. RREG32(mmCP_RB0_CNTL));
  3632. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3633. RREG32(mmCP_RB0_WPTR));
  3634. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3635. RREG32(mmCP_RB0_RPTR_ADDR));
  3636. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3637. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3638. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3639. RREG32(mmCP_RB0_CNTL));
  3640. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3641. RREG32(mmCP_RB0_BASE));
  3642. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3643. RREG32(mmCP_RB0_BASE_HI));
  3644. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3645. RREG32(mmCP_MEC_CNTL));
  3646. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3647. RREG32(mmCP_CPF_DEBUG));
  3648. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3649. RREG32(mmSCRATCH_ADDR));
  3650. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3651. RREG32(mmSCRATCH_UMSK));
  3652. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3653. RREG32(mmCP_INT_CNTL_RING0));
  3654. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3655. RREG32(mmRLC_LB_CNTL));
  3656. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3657. RREG32(mmRLC_CNTL));
  3658. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3659. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3660. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3661. RREG32(mmRLC_LB_CNTR_INIT));
  3662. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3663. RREG32(mmRLC_LB_CNTR_MAX));
  3664. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3665. RREG32(mmRLC_LB_INIT_CU_MASK));
  3666. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3667. RREG32(mmRLC_LB_PARAMS));
  3668. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3669. RREG32(mmRLC_LB_CNTL));
  3670. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3671. RREG32(mmRLC_MC_CNTL));
  3672. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3673. RREG32(mmRLC_UCODE_CNTL));
  3674. mutex_lock(&adev->srbm_mutex);
  3675. for (i = 0; i < 16; i++) {
  3676. vi_srbm_select(adev, 0, 0, 0, i);
  3677. dev_info(adev->dev, " VM %d:\n", i);
  3678. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3679. RREG32(mmSH_MEM_CONFIG));
  3680. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3681. RREG32(mmSH_MEM_APE1_BASE));
  3682. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3683. RREG32(mmSH_MEM_APE1_LIMIT));
  3684. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3685. RREG32(mmSH_MEM_BASES));
  3686. }
  3687. vi_srbm_select(adev, 0, 0, 0, 0);
  3688. mutex_unlock(&adev->srbm_mutex);
  3689. }
  3690. static int gfx_v8_0_soft_reset(void *handle)
  3691. {
  3692. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3693. u32 tmp;
  3694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3695. /* GRBM_STATUS */
  3696. tmp = RREG32(mmGRBM_STATUS);
  3697. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3698. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3699. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3700. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3701. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3702. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3703. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3704. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3705. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3706. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3707. }
  3708. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3709. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3710. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3711. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3712. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3713. }
  3714. /* GRBM_STATUS2 */
  3715. tmp = RREG32(mmGRBM_STATUS2);
  3716. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3717. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3718. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3719. /* SRBM_STATUS */
  3720. tmp = RREG32(mmSRBM_STATUS);
  3721. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3722. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3723. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3724. if (grbm_soft_reset || srbm_soft_reset) {
  3725. gfx_v8_0_print_status((void *)adev);
  3726. /* stop the rlc */
  3727. gfx_v8_0_rlc_stop(adev);
  3728. /* Disable GFX parsing/prefetching */
  3729. gfx_v8_0_cp_gfx_enable(adev, false);
  3730. /* Disable MEC parsing/prefetching */
  3731. /* XXX todo */
  3732. if (grbm_soft_reset) {
  3733. tmp = RREG32(mmGRBM_SOFT_RESET);
  3734. tmp |= grbm_soft_reset;
  3735. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3736. WREG32(mmGRBM_SOFT_RESET, tmp);
  3737. tmp = RREG32(mmGRBM_SOFT_RESET);
  3738. udelay(50);
  3739. tmp &= ~grbm_soft_reset;
  3740. WREG32(mmGRBM_SOFT_RESET, tmp);
  3741. tmp = RREG32(mmGRBM_SOFT_RESET);
  3742. }
  3743. if (srbm_soft_reset) {
  3744. tmp = RREG32(mmSRBM_SOFT_RESET);
  3745. tmp |= srbm_soft_reset;
  3746. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3747. WREG32(mmSRBM_SOFT_RESET, tmp);
  3748. tmp = RREG32(mmSRBM_SOFT_RESET);
  3749. udelay(50);
  3750. tmp &= ~srbm_soft_reset;
  3751. WREG32(mmSRBM_SOFT_RESET, tmp);
  3752. tmp = RREG32(mmSRBM_SOFT_RESET);
  3753. }
  3754. /* Wait a little for things to settle down */
  3755. udelay(50);
  3756. gfx_v8_0_print_status((void *)adev);
  3757. }
  3758. return 0;
  3759. }
  3760. /**
  3761. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3762. *
  3763. * @adev: amdgpu_device pointer
  3764. *
  3765. * Fetches a GPU clock counter snapshot.
  3766. * Returns the 64 bit clock counter snapshot.
  3767. */
  3768. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3769. {
  3770. uint64_t clock;
  3771. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3772. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3773. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3774. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3775. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3776. return clock;
  3777. }
  3778. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3779. uint32_t vmid,
  3780. uint32_t gds_base, uint32_t gds_size,
  3781. uint32_t gws_base, uint32_t gws_size,
  3782. uint32_t oa_base, uint32_t oa_size)
  3783. {
  3784. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3785. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3786. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3787. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3788. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3789. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3790. /* GDS Base */
  3791. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3792. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3793. WRITE_DATA_DST_SEL(0)));
  3794. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3795. amdgpu_ring_write(ring, 0);
  3796. amdgpu_ring_write(ring, gds_base);
  3797. /* GDS Size */
  3798. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3799. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3800. WRITE_DATA_DST_SEL(0)));
  3801. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3802. amdgpu_ring_write(ring, 0);
  3803. amdgpu_ring_write(ring, gds_size);
  3804. /* GWS */
  3805. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3806. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3807. WRITE_DATA_DST_SEL(0)));
  3808. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3809. amdgpu_ring_write(ring, 0);
  3810. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3811. /* OA */
  3812. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3813. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3814. WRITE_DATA_DST_SEL(0)));
  3815. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3816. amdgpu_ring_write(ring, 0);
  3817. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3818. }
  3819. static int gfx_v8_0_early_init(void *handle)
  3820. {
  3821. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3822. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3823. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3824. gfx_v8_0_set_ring_funcs(adev);
  3825. gfx_v8_0_set_irq_funcs(adev);
  3826. gfx_v8_0_set_gds_init(adev);
  3827. return 0;
  3828. }
  3829. static int gfx_v8_0_set_powergating_state(void *handle,
  3830. enum amd_powergating_state state)
  3831. {
  3832. return 0;
  3833. }
  3834. static int gfx_v8_0_set_clockgating_state(void *handle,
  3835. enum amd_clockgating_state state)
  3836. {
  3837. return 0;
  3838. }
  3839. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3840. {
  3841. u32 rptr;
  3842. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3843. return rptr;
  3844. }
  3845. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3846. {
  3847. struct amdgpu_device *adev = ring->adev;
  3848. u32 wptr;
  3849. if (ring->use_doorbell)
  3850. /* XXX check if swapping is necessary on BE */
  3851. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3852. else
  3853. wptr = RREG32(mmCP_RB0_WPTR);
  3854. return wptr;
  3855. }
  3856. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3857. {
  3858. struct amdgpu_device *adev = ring->adev;
  3859. if (ring->use_doorbell) {
  3860. /* XXX check if swapping is necessary on BE */
  3861. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3862. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3863. } else {
  3864. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3865. (void)RREG32(mmCP_RB0_WPTR);
  3866. }
  3867. }
  3868. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3869. {
  3870. u32 ref_and_mask, reg_mem_engine;
  3871. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3872. switch (ring->me) {
  3873. case 1:
  3874. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3875. break;
  3876. case 2:
  3877. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3878. break;
  3879. default:
  3880. return;
  3881. }
  3882. reg_mem_engine = 0;
  3883. } else {
  3884. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3885. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3886. }
  3887. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3888. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3889. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3890. reg_mem_engine));
  3891. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3892. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3893. amdgpu_ring_write(ring, ref_and_mask);
  3894. amdgpu_ring_write(ring, ref_and_mask);
  3895. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3896. }
  3897. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3898. struct amdgpu_ib *ib)
  3899. {
  3900. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3901. u32 header, control = 0;
  3902. u32 next_rptr = ring->wptr + 5;
  3903. /* drop the CE preamble IB for the same context */
  3904. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3905. return;
  3906. if (need_ctx_switch)
  3907. next_rptr += 2;
  3908. next_rptr += 4;
  3909. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3910. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3911. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3912. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3913. amdgpu_ring_write(ring, next_rptr);
  3914. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3915. if (need_ctx_switch) {
  3916. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3917. amdgpu_ring_write(ring, 0);
  3918. }
  3919. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3920. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3921. else
  3922. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3923. control |= ib->length_dw |
  3924. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3925. amdgpu_ring_write(ring, header);
  3926. amdgpu_ring_write(ring,
  3927. #ifdef __BIG_ENDIAN
  3928. (2 << 0) |
  3929. #endif
  3930. (ib->gpu_addr & 0xFFFFFFFC));
  3931. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3932. amdgpu_ring_write(ring, control);
  3933. }
  3934. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3935. struct amdgpu_ib *ib)
  3936. {
  3937. u32 header, control = 0;
  3938. u32 next_rptr = ring->wptr + 5;
  3939. control |= INDIRECT_BUFFER_VALID;
  3940. next_rptr += 4;
  3941. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3942. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3943. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3944. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3945. amdgpu_ring_write(ring, next_rptr);
  3946. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3947. control |= ib->length_dw |
  3948. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3949. amdgpu_ring_write(ring, header);
  3950. amdgpu_ring_write(ring,
  3951. #ifdef __BIG_ENDIAN
  3952. (2 << 0) |
  3953. #endif
  3954. (ib->gpu_addr & 0xFFFFFFFC));
  3955. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3956. amdgpu_ring_write(ring, control);
  3957. }
  3958. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3959. u64 seq, unsigned flags)
  3960. {
  3961. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3962. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3963. /* EVENT_WRITE_EOP - flush caches, send int */
  3964. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3965. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3966. EOP_TC_ACTION_EN |
  3967. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3968. EVENT_INDEX(5)));
  3969. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3970. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3971. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3972. amdgpu_ring_write(ring, lower_32_bits(seq));
  3973. amdgpu_ring_write(ring, upper_32_bits(seq));
  3974. }
  3975. /**
  3976. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3977. *
  3978. * @ring: amdgpu ring buffer object
  3979. * @semaphore: amdgpu semaphore object
  3980. * @emit_wait: Is this a sempahore wait?
  3981. *
  3982. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3983. * from running ahead of semaphore waits.
  3984. */
  3985. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3986. struct amdgpu_semaphore *semaphore,
  3987. bool emit_wait)
  3988. {
  3989. uint64_t addr = semaphore->gpu_addr;
  3990. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3991. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3992. ring->adev->asic_type == CHIP_TONGA ||
  3993. ring->adev->asic_type == CHIP_FIJI)
  3994. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3995. return false;
  3996. else {
  3997. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3998. amdgpu_ring_write(ring, lower_32_bits(addr));
  3999. amdgpu_ring_write(ring, upper_32_bits(addr));
  4000. amdgpu_ring_write(ring, sel);
  4001. }
  4002. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  4003. /* Prevent the PFP from running ahead of the semaphore wait */
  4004. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4005. amdgpu_ring_write(ring, 0x0);
  4006. }
  4007. return true;
  4008. }
  4009. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4010. unsigned vm_id, uint64_t pd_addr)
  4011. {
  4012. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4013. uint32_t seq = ring->fence_drv.sync_seq[ring->idx];
  4014. uint64_t addr = ring->fence_drv.gpu_addr;
  4015. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4016. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4017. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4018. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4019. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4020. amdgpu_ring_write(ring, seq);
  4021. amdgpu_ring_write(ring, 0xffffffff);
  4022. amdgpu_ring_write(ring, 4); /* poll interval */
  4023. if (usepfp) {
  4024. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4025. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4026. amdgpu_ring_write(ring, 0);
  4027. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4028. amdgpu_ring_write(ring, 0);
  4029. }
  4030. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4031. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4032. WRITE_DATA_DST_SEL(0)) |
  4033. WR_CONFIRM);
  4034. if (vm_id < 8) {
  4035. amdgpu_ring_write(ring,
  4036. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4037. } else {
  4038. amdgpu_ring_write(ring,
  4039. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4040. }
  4041. amdgpu_ring_write(ring, 0);
  4042. amdgpu_ring_write(ring, pd_addr >> 12);
  4043. /* bits 0-15 are the VM contexts0-15 */
  4044. /* invalidate the cache */
  4045. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4046. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4047. WRITE_DATA_DST_SEL(0)));
  4048. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4049. amdgpu_ring_write(ring, 0);
  4050. amdgpu_ring_write(ring, 1 << vm_id);
  4051. /* wait for the invalidate to complete */
  4052. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4053. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4054. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4055. WAIT_REG_MEM_ENGINE(0))); /* me */
  4056. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4057. amdgpu_ring_write(ring, 0);
  4058. amdgpu_ring_write(ring, 0); /* ref */
  4059. amdgpu_ring_write(ring, 0); /* mask */
  4060. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4061. /* compute doesn't have PFP */
  4062. if (usepfp) {
  4063. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4064. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4065. amdgpu_ring_write(ring, 0x0);
  4066. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4067. amdgpu_ring_write(ring, 0);
  4068. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4069. amdgpu_ring_write(ring, 0);
  4070. }
  4071. }
  4072. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4073. {
  4074. return ring->adev->wb.wb[ring->rptr_offs];
  4075. }
  4076. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4077. {
  4078. return ring->adev->wb.wb[ring->wptr_offs];
  4079. }
  4080. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4081. {
  4082. struct amdgpu_device *adev = ring->adev;
  4083. /* XXX check if swapping is necessary on BE */
  4084. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4085. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4086. }
  4087. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4088. u64 addr, u64 seq,
  4089. unsigned flags)
  4090. {
  4091. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4092. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4093. /* RELEASE_MEM - flush caches, send int */
  4094. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4095. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4096. EOP_TC_ACTION_EN |
  4097. EOP_TC_WB_ACTION_EN |
  4098. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4099. EVENT_INDEX(5)));
  4100. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4101. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4102. amdgpu_ring_write(ring, upper_32_bits(addr));
  4103. amdgpu_ring_write(ring, lower_32_bits(seq));
  4104. amdgpu_ring_write(ring, upper_32_bits(seq));
  4105. }
  4106. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4107. enum amdgpu_interrupt_state state)
  4108. {
  4109. u32 cp_int_cntl;
  4110. switch (state) {
  4111. case AMDGPU_IRQ_STATE_DISABLE:
  4112. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4113. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4114. TIME_STAMP_INT_ENABLE, 0);
  4115. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4116. break;
  4117. case AMDGPU_IRQ_STATE_ENABLE:
  4118. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4119. cp_int_cntl =
  4120. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4121. TIME_STAMP_INT_ENABLE, 1);
  4122. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4123. break;
  4124. default:
  4125. break;
  4126. }
  4127. }
  4128. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4129. int me, int pipe,
  4130. enum amdgpu_interrupt_state state)
  4131. {
  4132. u32 mec_int_cntl, mec_int_cntl_reg;
  4133. /*
  4134. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4135. * handles the setting of interrupts for this specific pipe. All other
  4136. * pipes' interrupts are set by amdkfd.
  4137. */
  4138. if (me == 1) {
  4139. switch (pipe) {
  4140. case 0:
  4141. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4142. break;
  4143. default:
  4144. DRM_DEBUG("invalid pipe %d\n", pipe);
  4145. return;
  4146. }
  4147. } else {
  4148. DRM_DEBUG("invalid me %d\n", me);
  4149. return;
  4150. }
  4151. switch (state) {
  4152. case AMDGPU_IRQ_STATE_DISABLE:
  4153. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4154. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4155. TIME_STAMP_INT_ENABLE, 0);
  4156. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4157. break;
  4158. case AMDGPU_IRQ_STATE_ENABLE:
  4159. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4160. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4161. TIME_STAMP_INT_ENABLE, 1);
  4162. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4163. break;
  4164. default:
  4165. break;
  4166. }
  4167. }
  4168. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4169. struct amdgpu_irq_src *source,
  4170. unsigned type,
  4171. enum amdgpu_interrupt_state state)
  4172. {
  4173. u32 cp_int_cntl;
  4174. switch (state) {
  4175. case AMDGPU_IRQ_STATE_DISABLE:
  4176. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4177. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4178. PRIV_REG_INT_ENABLE, 0);
  4179. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4180. break;
  4181. case AMDGPU_IRQ_STATE_ENABLE:
  4182. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4183. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4184. PRIV_REG_INT_ENABLE, 0);
  4185. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4186. break;
  4187. default:
  4188. break;
  4189. }
  4190. return 0;
  4191. }
  4192. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4193. struct amdgpu_irq_src *source,
  4194. unsigned type,
  4195. enum amdgpu_interrupt_state state)
  4196. {
  4197. u32 cp_int_cntl;
  4198. switch (state) {
  4199. case AMDGPU_IRQ_STATE_DISABLE:
  4200. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4201. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4202. PRIV_INSTR_INT_ENABLE, 0);
  4203. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4204. break;
  4205. case AMDGPU_IRQ_STATE_ENABLE:
  4206. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4207. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4208. PRIV_INSTR_INT_ENABLE, 1);
  4209. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4210. break;
  4211. default:
  4212. break;
  4213. }
  4214. return 0;
  4215. }
  4216. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4217. struct amdgpu_irq_src *src,
  4218. unsigned type,
  4219. enum amdgpu_interrupt_state state)
  4220. {
  4221. switch (type) {
  4222. case AMDGPU_CP_IRQ_GFX_EOP:
  4223. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4224. break;
  4225. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4226. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4227. break;
  4228. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4229. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4230. break;
  4231. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4232. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4233. break;
  4234. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4235. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4236. break;
  4237. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4238. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4239. break;
  4240. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4241. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4242. break;
  4243. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4244. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4245. break;
  4246. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4247. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4248. break;
  4249. default:
  4250. break;
  4251. }
  4252. return 0;
  4253. }
  4254. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4255. struct amdgpu_irq_src *source,
  4256. struct amdgpu_iv_entry *entry)
  4257. {
  4258. int i;
  4259. u8 me_id, pipe_id, queue_id;
  4260. struct amdgpu_ring *ring;
  4261. DRM_DEBUG("IH: CP EOP\n");
  4262. me_id = (entry->ring_id & 0x0c) >> 2;
  4263. pipe_id = (entry->ring_id & 0x03) >> 0;
  4264. queue_id = (entry->ring_id & 0x70) >> 4;
  4265. switch (me_id) {
  4266. case 0:
  4267. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4268. break;
  4269. case 1:
  4270. case 2:
  4271. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4272. ring = &adev->gfx.compute_ring[i];
  4273. /* Per-queue interrupt is supported for MEC starting from VI.
  4274. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4275. */
  4276. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4277. amdgpu_fence_process(ring);
  4278. }
  4279. break;
  4280. }
  4281. return 0;
  4282. }
  4283. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4284. struct amdgpu_irq_src *source,
  4285. struct amdgpu_iv_entry *entry)
  4286. {
  4287. DRM_ERROR("Illegal register access in command stream\n");
  4288. schedule_work(&adev->reset_work);
  4289. return 0;
  4290. }
  4291. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4292. struct amdgpu_irq_src *source,
  4293. struct amdgpu_iv_entry *entry)
  4294. {
  4295. DRM_ERROR("Illegal instruction in command stream\n");
  4296. schedule_work(&adev->reset_work);
  4297. return 0;
  4298. }
  4299. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4300. .early_init = gfx_v8_0_early_init,
  4301. .late_init = NULL,
  4302. .sw_init = gfx_v8_0_sw_init,
  4303. .sw_fini = gfx_v8_0_sw_fini,
  4304. .hw_init = gfx_v8_0_hw_init,
  4305. .hw_fini = gfx_v8_0_hw_fini,
  4306. .suspend = gfx_v8_0_suspend,
  4307. .resume = gfx_v8_0_resume,
  4308. .is_idle = gfx_v8_0_is_idle,
  4309. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4310. .soft_reset = gfx_v8_0_soft_reset,
  4311. .print_status = gfx_v8_0_print_status,
  4312. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4313. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4314. };
  4315. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4316. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4317. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4318. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4319. .parse_cs = NULL,
  4320. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4321. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4322. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4323. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4324. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4325. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4326. .test_ring = gfx_v8_0_ring_test_ring,
  4327. .test_ib = gfx_v8_0_ring_test_ib,
  4328. .insert_nop = amdgpu_ring_insert_nop,
  4329. };
  4330. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4331. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4332. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4333. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4334. .parse_cs = NULL,
  4335. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4336. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4337. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4338. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4339. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4340. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4341. .test_ring = gfx_v8_0_ring_test_ring,
  4342. .test_ib = gfx_v8_0_ring_test_ib,
  4343. .insert_nop = amdgpu_ring_insert_nop,
  4344. };
  4345. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4346. {
  4347. int i;
  4348. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4349. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4350. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4351. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4352. }
  4353. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4354. .set = gfx_v8_0_set_eop_interrupt_state,
  4355. .process = gfx_v8_0_eop_irq,
  4356. };
  4357. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4358. .set = gfx_v8_0_set_priv_reg_fault_state,
  4359. .process = gfx_v8_0_priv_reg_irq,
  4360. };
  4361. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4362. .set = gfx_v8_0_set_priv_inst_fault_state,
  4363. .process = gfx_v8_0_priv_inst_irq,
  4364. };
  4365. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4366. {
  4367. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4368. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4369. adev->gfx.priv_reg_irq.num_types = 1;
  4370. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4371. adev->gfx.priv_inst_irq.num_types = 1;
  4372. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4373. }
  4374. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4375. {
  4376. /* init asci gds info */
  4377. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4378. adev->gds.gws.total_size = 64;
  4379. adev->gds.oa.total_size = 16;
  4380. if (adev->gds.mem.total_size == 64 * 1024) {
  4381. adev->gds.mem.gfx_partition_size = 4096;
  4382. adev->gds.mem.cs_partition_size = 4096;
  4383. adev->gds.gws.gfx_partition_size = 4;
  4384. adev->gds.gws.cs_partition_size = 4;
  4385. adev->gds.oa.gfx_partition_size = 4;
  4386. adev->gds.oa.cs_partition_size = 1;
  4387. } else {
  4388. adev->gds.mem.gfx_partition_size = 1024;
  4389. adev->gds.mem.cs_partition_size = 1024;
  4390. adev->gds.gws.gfx_partition_size = 16;
  4391. adev->gds.gws.cs_partition_size = 16;
  4392. adev->gds.oa.gfx_partition_size = 4;
  4393. adev->gds.oa.cs_partition_size = 4;
  4394. }
  4395. }
  4396. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4397. u32 se, u32 sh)
  4398. {
  4399. u32 mask = 0, tmp, tmp1;
  4400. int i;
  4401. gfx_v8_0_select_se_sh(adev, se, sh);
  4402. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4403. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4404. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4405. tmp &= 0xffff0000;
  4406. tmp |= tmp1;
  4407. tmp >>= 16;
  4408. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4409. mask <<= 1;
  4410. mask |= 1;
  4411. }
  4412. return (~tmp) & mask;
  4413. }
  4414. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4415. struct amdgpu_cu_info *cu_info)
  4416. {
  4417. int i, j, k, counter, active_cu_number = 0;
  4418. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4419. if (!adev || !cu_info)
  4420. return -EINVAL;
  4421. mutex_lock(&adev->grbm_idx_mutex);
  4422. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4423. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4424. mask = 1;
  4425. ao_bitmap = 0;
  4426. counter = 0;
  4427. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4428. cu_info->bitmap[i][j] = bitmap;
  4429. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4430. if (bitmap & mask) {
  4431. if (counter < 2)
  4432. ao_bitmap |= mask;
  4433. counter ++;
  4434. }
  4435. mask <<= 1;
  4436. }
  4437. active_cu_number += counter;
  4438. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4439. }
  4440. }
  4441. cu_info->number = active_cu_number;
  4442. cu_info->ao_cu_mask = ao_cu_mask;
  4443. mutex_unlock(&adev->grbm_idx_mutex);
  4444. return 0;
  4445. }