cpu.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * cpu.h: Values of the PRId register used to match up
  3. * various MIPS cpu types.
  4. *
  5. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  6. * Copyright (C) 2004, 2013 Maciej W. Rozycki
  7. */
  8. #ifndef _ASM_CPU_H
  9. #define _ASM_CPU_H
  10. /*
  11. As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
  12. register 15, select 0) is defined in this (backwards compatible) way:
  13. +----------------+----------------+----------------+----------------+
  14. | Company Options| Company ID | Processor ID | Revision |
  15. +----------------+----------------+----------------+----------------+
  16. 31 24 23 16 15 8 7
  17. I don't have docs for all the previous processors, but my impression is
  18. that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
  19. spec.
  20. */
  21. #define PRID_OPT_MASK 0xff000000
  22. /*
  23. * Assigned Company values for bits 23:16 of the PRId register.
  24. */
  25. #define PRID_COMP_MASK 0xff0000
  26. #define PRID_COMP_LEGACY 0x000000
  27. #define PRID_COMP_MIPS 0x010000
  28. #define PRID_COMP_BROADCOM 0x020000
  29. #define PRID_COMP_ALCHEMY 0x030000
  30. #define PRID_COMP_SIBYTE 0x040000
  31. #define PRID_COMP_SANDCRAFT 0x050000
  32. #define PRID_COMP_NXP 0x060000
  33. #define PRID_COMP_TOSHIBA 0x070000
  34. #define PRID_COMP_LSI 0x080000
  35. #define PRID_COMP_LEXRA 0x0b0000
  36. #define PRID_COMP_NETLOGIC 0x0c0000
  37. #define PRID_COMP_CAVIUM 0x0d0000
  38. #define PRID_COMP_INGENIC 0xd00000
  39. /*
  40. * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
  41. * register. In order to detect a certain CPU type exactly eventually
  42. * additional registers may need to be examined.
  43. */
  44. #define PRID_IMP_MASK 0xff00
  45. /*
  46. * These are valid when 23:16 == PRID_COMP_LEGACY
  47. */
  48. #define PRID_IMP_R2000 0x0100
  49. #define PRID_IMP_AU1_REV1 0x0100
  50. #define PRID_IMP_AU1_REV2 0x0200
  51. #define PRID_IMP_R3000 0x0200 /* Same as R2000A */
  52. #define PRID_IMP_R6000 0x0300 /* Same as R3000A */
  53. #define PRID_IMP_R4000 0x0400
  54. #define PRID_IMP_R6000A 0x0600
  55. #define PRID_IMP_R10000 0x0900
  56. #define PRID_IMP_R4300 0x0b00
  57. #define PRID_IMP_VR41XX 0x0c00
  58. #define PRID_IMP_R12000 0x0e00
  59. #define PRID_IMP_R14000 0x0f00
  60. #define PRID_IMP_R8000 0x1000
  61. #define PRID_IMP_PR4450 0x1200
  62. #define PRID_IMP_R4600 0x2000
  63. #define PRID_IMP_R4700 0x2100
  64. #define PRID_IMP_TX39 0x2200
  65. #define PRID_IMP_R4640 0x2200
  66. #define PRID_IMP_R4650 0x2200 /* Same as R4640 */
  67. #define PRID_IMP_R5000 0x2300
  68. #define PRID_IMP_TX49 0x2d00
  69. #define PRID_IMP_SONIC 0x2400
  70. #define PRID_IMP_MAGIC 0x2500
  71. #define PRID_IMP_RM7000 0x2700
  72. #define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
  73. #define PRID_IMP_RM9000 0x3400
  74. #define PRID_IMP_LOONGSON1 0x4200
  75. #define PRID_IMP_R5432 0x5400
  76. #define PRID_IMP_R5500 0x5500
  77. #define PRID_IMP_LOONGSON2 0x6300
  78. #define PRID_IMP_UNKNOWN 0xff00
  79. /*
  80. * These are the PRID's for when 23:16 == PRID_COMP_MIPS
  81. */
  82. #define PRID_IMP_4KC 0x8000
  83. #define PRID_IMP_5KC 0x8100
  84. #define PRID_IMP_20KC 0x8200
  85. #define PRID_IMP_4KEC 0x8400
  86. #define PRID_IMP_4KSC 0x8600
  87. #define PRID_IMP_25KF 0x8800
  88. #define PRID_IMP_5KE 0x8900
  89. #define PRID_IMP_4KECR2 0x9000
  90. #define PRID_IMP_4KEMPR2 0x9100
  91. #define PRID_IMP_4KSD 0x9200
  92. #define PRID_IMP_24K 0x9300
  93. #define PRID_IMP_34K 0x9500
  94. #define PRID_IMP_24KE 0x9600
  95. #define PRID_IMP_74K 0x9700
  96. #define PRID_IMP_1004K 0x9900
  97. #define PRID_IMP_1074K 0x9a00
  98. #define PRID_IMP_M14KC 0x9c00
  99. #define PRID_IMP_M14KEC 0x9e00
  100. #define PRID_IMP_INTERAPTIV_UP 0xa000
  101. #define PRID_IMP_INTERAPTIV_MP 0xa100
  102. #define PRID_IMP_PROAPTIV_UP 0xa200
  103. #define PRID_IMP_PROAPTIV_MP 0xa300
  104. /*
  105. * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
  106. */
  107. #define PRID_IMP_SB1 0x0100
  108. #define PRID_IMP_SB1A 0x1100
  109. /*
  110. * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
  111. */
  112. #define PRID_IMP_SR71000 0x0400
  113. /*
  114. * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
  115. */
  116. #define PRID_IMP_BMIPS32_REV4 0x4000
  117. #define PRID_IMP_BMIPS32_REV8 0x8000
  118. #define PRID_IMP_BMIPS3300 0x9000
  119. #define PRID_IMP_BMIPS3300_ALT 0x9100
  120. #define PRID_IMP_BMIPS3300_BUG 0x0000
  121. #define PRID_IMP_BMIPS43XX 0xa000
  122. #define PRID_IMP_BMIPS5000 0x5a00
  123. #define PRID_REV_BMIPS4380_LO 0x0040
  124. #define PRID_REV_BMIPS4380_HI 0x006f
  125. /*
  126. * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
  127. */
  128. #define PRID_IMP_CAVIUM_CN38XX 0x0000
  129. #define PRID_IMP_CAVIUM_CN31XX 0x0100
  130. #define PRID_IMP_CAVIUM_CN30XX 0x0200
  131. #define PRID_IMP_CAVIUM_CN58XX 0x0300
  132. #define PRID_IMP_CAVIUM_CN56XX 0x0400
  133. #define PRID_IMP_CAVIUM_CN50XX 0x0600
  134. #define PRID_IMP_CAVIUM_CN52XX 0x0700
  135. #define PRID_IMP_CAVIUM_CN63XX 0x9000
  136. #define PRID_IMP_CAVIUM_CN68XX 0x9100
  137. #define PRID_IMP_CAVIUM_CN66XX 0x9200
  138. #define PRID_IMP_CAVIUM_CN61XX 0x9300
  139. #define PRID_IMP_CAVIUM_CNF71XX 0x9400
  140. #define PRID_IMP_CAVIUM_CN78XX 0x9500
  141. #define PRID_IMP_CAVIUM_CN70XX 0x9600
  142. /*
  143. * These are the PRID's for when 23:16 == PRID_COMP_INGENIC
  144. */
  145. #define PRID_IMP_JZRISC 0x0200
  146. /*
  147. * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
  148. */
  149. #define PRID_IMP_NETLOGIC_XLR732 0x0000
  150. #define PRID_IMP_NETLOGIC_XLR716 0x0200
  151. #define PRID_IMP_NETLOGIC_XLR532 0x0900
  152. #define PRID_IMP_NETLOGIC_XLR308 0x0600
  153. #define PRID_IMP_NETLOGIC_XLR532C 0x0800
  154. #define PRID_IMP_NETLOGIC_XLR516C 0x0a00
  155. #define PRID_IMP_NETLOGIC_XLR508C 0x0b00
  156. #define PRID_IMP_NETLOGIC_XLR308C 0x0f00
  157. #define PRID_IMP_NETLOGIC_XLS608 0x8000
  158. #define PRID_IMP_NETLOGIC_XLS408 0x8800
  159. #define PRID_IMP_NETLOGIC_XLS404 0x8c00
  160. #define PRID_IMP_NETLOGIC_XLS208 0x8e00
  161. #define PRID_IMP_NETLOGIC_XLS204 0x8f00
  162. #define PRID_IMP_NETLOGIC_XLS108 0xce00
  163. #define PRID_IMP_NETLOGIC_XLS104 0xcf00
  164. #define PRID_IMP_NETLOGIC_XLS616B 0x4000
  165. #define PRID_IMP_NETLOGIC_XLS608B 0x4a00
  166. #define PRID_IMP_NETLOGIC_XLS416B 0x4400
  167. #define PRID_IMP_NETLOGIC_XLS412B 0x4c00
  168. #define PRID_IMP_NETLOGIC_XLS408B 0x4e00
  169. #define PRID_IMP_NETLOGIC_XLS404B 0x4f00
  170. #define PRID_IMP_NETLOGIC_AU13XX 0x8000
  171. #define PRID_IMP_NETLOGIC_XLP8XX 0x1000
  172. #define PRID_IMP_NETLOGIC_XLP3XX 0x1100
  173. #define PRID_IMP_NETLOGIC_XLP2XX 0x1200
  174. #define PRID_IMP_NETLOGIC_XLP9XX 0x1500
  175. /*
  176. * Particular Revision values for bits 7:0 of the PRId register.
  177. */
  178. #define PRID_REV_MASK 0x00ff
  179. /*
  180. * Definitions for 7:0 on legacy processors
  181. */
  182. #define PRID_REV_TX4927 0x0022
  183. #define PRID_REV_TX4937 0x0030
  184. #define PRID_REV_R4400 0x0040
  185. #define PRID_REV_R3000A 0x0030
  186. #define PRID_REV_R3000 0x0020
  187. #define PRID_REV_R2000A 0x0010
  188. #define PRID_REV_TX3912 0x0010
  189. #define PRID_REV_TX3922 0x0030
  190. #define PRID_REV_TX3927 0x0040
  191. #define PRID_REV_VR4111 0x0050
  192. #define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
  193. #define PRID_REV_VR4121 0x0060
  194. #define PRID_REV_VR4122 0x0070
  195. #define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
  196. #define PRID_REV_VR4130 0x0080
  197. #define PRID_REV_34K_V1_0_2 0x0022
  198. #define PRID_REV_LOONGSON1B 0x0020
  199. #define PRID_REV_LOONGSON2E 0x0002
  200. #define PRID_REV_LOONGSON2F 0x0003
  201. /*
  202. * Older processors used to encode processor version and revision in two
  203. * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
  204. * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
  205. * the patch number. *ARGH*
  206. */
  207. #define PRID_REV_ENCODE_44(ver, rev) \
  208. ((ver) << 4 | (rev))
  209. #define PRID_REV_ENCODE_332(ver, rev, patch) \
  210. ((ver) << 5 | (rev) << 2 | (patch))
  211. /*
  212. * FPU implementation/revision register (CP1 control register 0).
  213. *
  214. * +---------------------------------+----------------+----------------+
  215. * | 0 | Implementation | Revision |
  216. * +---------------------------------+----------------+----------------+
  217. * 31 16 15 8 7 0
  218. */
  219. #define FPIR_IMP_MASK 0xff00
  220. #define FPIR_IMP_NONE 0x0000
  221. #if !defined(__ASSEMBLY__)
  222. enum cpu_type_enum {
  223. CPU_UNKNOWN,
  224. /*
  225. * R2000 class processors
  226. */
  227. CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
  228. CPU_R3081, CPU_R3081E,
  229. /*
  230. * R6000 class processors
  231. */
  232. CPU_R6000, CPU_R6000A,
  233. /*
  234. * R4000 class processors
  235. */
  236. CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
  237. CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
  238. CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000,
  239. CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, CPU_VR4122,
  240. CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
  241. CPU_SR71000, CPU_RM9000, CPU_TX49XX,
  242. /*
  243. * R8000 class processors
  244. */
  245. CPU_R8000,
  246. /*
  247. * TX3900 class processors
  248. */
  249. CPU_TX3912, CPU_TX3922, CPU_TX3927,
  250. /*
  251. * MIPS32 class processors
  252. */
  253. CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
  254. CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
  255. CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
  256. CPU_M14KEC, CPU_INTERAPTIV, CPU_PROAPTIV, CPU_1074K,
  257. /*
  258. * MIPS64 class processors
  259. */
  260. CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
  261. CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, CPU_CAVIUM_OCTEON2,
  262. CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP,
  263. CPU_LAST
  264. };
  265. #endif /* !__ASSEMBLY */
  266. /*
  267. * ISA Level encodings
  268. *
  269. */
  270. #define MIPS_CPU_ISA_II 0x00000001
  271. #define MIPS_CPU_ISA_III 0x00000002
  272. #define MIPS_CPU_ISA_IV 0x00000004
  273. #define MIPS_CPU_ISA_V 0x00000008
  274. #define MIPS_CPU_ISA_M32R1 0x00000010
  275. #define MIPS_CPU_ISA_M32R2 0x00000020
  276. #define MIPS_CPU_ISA_M64R1 0x00000040
  277. #define MIPS_CPU_ISA_M64R2 0x00000080
  278. #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
  279. MIPS_CPU_ISA_M32R2)
  280. #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
  281. MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
  282. /*
  283. * CPU Option encodings
  284. */
  285. #define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
  286. #define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
  287. #define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
  288. #define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
  289. #define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
  290. #define MIPS_CPU_FPU 0x00000020 /* CPU has FPU */
  291. #define MIPS_CPU_32FPR 0x00000040 /* 32 dbl. prec. FP registers */
  292. #define MIPS_CPU_COUNTER 0x00000080 /* Cycle count/compare */
  293. #define MIPS_CPU_WATCH 0x00000100 /* watchpoint registers */
  294. #define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */
  295. #define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */
  296. #define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */
  297. #define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */
  298. #define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */
  299. #define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */
  300. #define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */
  301. #define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */
  302. #define MIPS_CPU_INCLUSIVE_CACHES 0x00020000 /* P-cache subset enforced */
  303. #define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */
  304. #define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */
  305. #define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
  306. #define MIPS_CPU_ULRI 0x00200000 /* CPU has ULRI feature */
  307. #define MIPS_CPU_PCI 0x00400000 /* CPU has Perf Ctr Int indicator */
  308. #define MIPS_CPU_RIXI 0x00800000 /* CPU has TLB Read/eXec Inhibit */
  309. #define MIPS_CPU_MICROMIPS 0x01000000 /* CPU has microMIPS capability */
  310. #define MIPS_CPU_TLBINV 0x02000000 /* CPU supports TLBINV/F */
  311. #define MIPS_CPU_SEGMENTS 0x04000000 /* CPU supports Segmentation Control registers */
  312. /*
  313. * CPU ASE encodings
  314. */
  315. #define MIPS_ASE_MIPS16 0x00000001 /* code compression */
  316. #define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
  317. #define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
  318. #define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
  319. #define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
  320. #define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
  321. #define MIPS_ASE_DSP2P 0x00000040 /* Signal Processing ASE Rev 2 */
  322. #define MIPS_ASE_VZ 0x00000080 /* Virtualization ASE */
  323. #endif /* _ASM_CPU_H */