intc.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sh_intc.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/list.h>
  27. #include <linux/topology.h>
  28. #include <linux/bitmap.h>
  29. #include <linux/cpumask.h>
  30. #include <asm/sizes.h>
  31. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  32. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  33. ((addr_e) << 16) | ((addr_d << 24)))
  34. #define _INTC_SHIFT(h) (h & 0x1f)
  35. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  36. #define _INTC_FN(h) ((h >> 9) & 0xf)
  37. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  38. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  39. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  40. struct intc_handle_int {
  41. unsigned int irq;
  42. unsigned long handle;
  43. };
  44. struct intc_window {
  45. phys_addr_t phys;
  46. void __iomem *virt;
  47. unsigned long size;
  48. };
  49. struct intc_desc_int {
  50. struct list_head list;
  51. struct sys_device sysdev;
  52. pm_message_t state;
  53. unsigned long *reg;
  54. #ifdef CONFIG_SMP
  55. unsigned long *smp;
  56. #endif
  57. unsigned int nr_reg;
  58. struct intc_handle_int *prio;
  59. unsigned int nr_prio;
  60. struct intc_handle_int *sense;
  61. unsigned int nr_sense;
  62. struct intc_window *window;
  63. unsigned int nr_windows;
  64. struct irq_chip chip;
  65. };
  66. static LIST_HEAD(intc_list);
  67. /*
  68. * The intc_irq_map provides a global map of bound IRQ vectors for a
  69. * given platform. Allocation of IRQs are either static through the CPU
  70. * vector map, or dynamic in the case of board mux vectors or MSI.
  71. *
  72. * As this is a central point for all IRQ controllers on the system,
  73. * each of the available sources are mapped out here. This combined with
  74. * sparseirq makes it quite trivial to keep the vector map tightly packed
  75. * when dynamically creating IRQs, as well as tying in to otherwise
  76. * unused irq_desc positions in the sparse array.
  77. */
  78. static DECLARE_BITMAP(intc_irq_map, NR_IRQS);
  79. static DEFINE_SPINLOCK(vector_lock);
  80. #ifdef CONFIG_SMP
  81. #define IS_SMP(x) x.smp
  82. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  83. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  84. #else
  85. #define IS_SMP(x) 0
  86. #define INTC_REG(d, x, c) (d->reg[(x)])
  87. #define SMP_NR(d, x) 1
  88. #endif
  89. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  90. static unsigned int default_prio_level = 2; /* 2 - 16 */
  91. static unsigned long ack_handle[NR_IRQS];
  92. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  93. {
  94. struct irq_chip *chip = get_irq_chip(irq);
  95. return container_of(chip, struct intc_desc_int, chip);
  96. }
  97. static inline unsigned int set_field(unsigned int value,
  98. unsigned int field_value,
  99. unsigned int handle)
  100. {
  101. unsigned int width = _INTC_WIDTH(handle);
  102. unsigned int shift = _INTC_SHIFT(handle);
  103. value &= ~(((1 << width) - 1) << shift);
  104. value |= field_value << shift;
  105. return value;
  106. }
  107. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  108. {
  109. __raw_writeb(set_field(0, data, h), addr);
  110. (void)__raw_readb(addr); /* Defeat write posting */
  111. }
  112. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  113. {
  114. __raw_writew(set_field(0, data, h), addr);
  115. (void)__raw_readw(addr); /* Defeat write posting */
  116. }
  117. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  118. {
  119. __raw_writel(set_field(0, data, h), addr);
  120. (void)__raw_readl(addr); /* Defeat write posting */
  121. }
  122. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  123. {
  124. unsigned long flags;
  125. local_irq_save(flags);
  126. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  127. (void)__raw_readb(addr); /* Defeat write posting */
  128. local_irq_restore(flags);
  129. }
  130. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  131. {
  132. unsigned long flags;
  133. local_irq_save(flags);
  134. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  135. (void)__raw_readw(addr); /* Defeat write posting */
  136. local_irq_restore(flags);
  137. }
  138. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  139. {
  140. unsigned long flags;
  141. local_irq_save(flags);
  142. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  143. (void)__raw_readl(addr); /* Defeat write posting */
  144. local_irq_restore(flags);
  145. }
  146. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  147. static void (*intc_reg_fns[])(unsigned long addr,
  148. unsigned long h,
  149. unsigned long data) = {
  150. [REG_FN_WRITE_BASE + 0] = write_8,
  151. [REG_FN_WRITE_BASE + 1] = write_16,
  152. [REG_FN_WRITE_BASE + 3] = write_32,
  153. [REG_FN_MODIFY_BASE + 0] = modify_8,
  154. [REG_FN_MODIFY_BASE + 1] = modify_16,
  155. [REG_FN_MODIFY_BASE + 3] = modify_32,
  156. };
  157. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  158. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  159. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  160. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  161. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  162. };
  163. static void intc_mode_field(unsigned long addr,
  164. unsigned long handle,
  165. void (*fn)(unsigned long,
  166. unsigned long,
  167. unsigned long),
  168. unsigned int irq)
  169. {
  170. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  171. }
  172. static void intc_mode_zero(unsigned long addr,
  173. unsigned long handle,
  174. void (*fn)(unsigned long,
  175. unsigned long,
  176. unsigned long),
  177. unsigned int irq)
  178. {
  179. fn(addr, handle, 0);
  180. }
  181. static void intc_mode_prio(unsigned long addr,
  182. unsigned long handle,
  183. void (*fn)(unsigned long,
  184. unsigned long,
  185. unsigned long),
  186. unsigned int irq)
  187. {
  188. fn(addr, handle, intc_prio_level[irq]);
  189. }
  190. static void (*intc_enable_fns[])(unsigned long addr,
  191. unsigned long handle,
  192. void (*fn)(unsigned long,
  193. unsigned long,
  194. unsigned long),
  195. unsigned int irq) = {
  196. [MODE_ENABLE_REG] = intc_mode_field,
  197. [MODE_MASK_REG] = intc_mode_zero,
  198. [MODE_DUAL_REG] = intc_mode_field,
  199. [MODE_PRIO_REG] = intc_mode_prio,
  200. [MODE_PCLR_REG] = intc_mode_prio,
  201. };
  202. static void (*intc_disable_fns[])(unsigned long addr,
  203. unsigned long handle,
  204. void (*fn)(unsigned long,
  205. unsigned long,
  206. unsigned long),
  207. unsigned int irq) = {
  208. [MODE_ENABLE_REG] = intc_mode_zero,
  209. [MODE_MASK_REG] = intc_mode_field,
  210. [MODE_DUAL_REG] = intc_mode_field,
  211. [MODE_PRIO_REG] = intc_mode_zero,
  212. [MODE_PCLR_REG] = intc_mode_field,
  213. };
  214. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  215. {
  216. struct intc_desc_int *d = get_intc_desc(irq);
  217. unsigned long addr;
  218. unsigned int cpu;
  219. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  220. #ifdef CONFIG_SMP
  221. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  222. continue;
  223. #endif
  224. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  225. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  226. [_INTC_FN(handle)], irq);
  227. }
  228. }
  229. static void intc_enable(unsigned int irq)
  230. {
  231. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  232. }
  233. static void intc_disable(unsigned int irq)
  234. {
  235. struct intc_desc_int *d = get_intc_desc(irq);
  236. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  237. unsigned long addr;
  238. unsigned int cpu;
  239. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  240. #ifdef CONFIG_SMP
  241. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  242. continue;
  243. #endif
  244. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  245. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  246. [_INTC_FN(handle)], irq);
  247. }
  248. }
  249. static void (*intc_enable_noprio_fns[])(unsigned long addr,
  250. unsigned long handle,
  251. void (*fn)(unsigned long,
  252. unsigned long,
  253. unsigned long),
  254. unsigned int irq) = {
  255. [MODE_ENABLE_REG] = intc_mode_field,
  256. [MODE_MASK_REG] = intc_mode_zero,
  257. [MODE_DUAL_REG] = intc_mode_field,
  258. [MODE_PRIO_REG] = intc_mode_field,
  259. [MODE_PCLR_REG] = intc_mode_field,
  260. };
  261. static void intc_enable_disable(struct intc_desc_int *d,
  262. unsigned long handle, int do_enable)
  263. {
  264. unsigned long addr;
  265. unsigned int cpu;
  266. void (*fn)(unsigned long, unsigned long,
  267. void (*)(unsigned long, unsigned long, unsigned long),
  268. unsigned int);
  269. if (do_enable) {
  270. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  271. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  272. fn = intc_enable_noprio_fns[_INTC_MODE(handle)];
  273. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  274. }
  275. } else {
  276. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  277. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  278. fn = intc_disable_fns[_INTC_MODE(handle)];
  279. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  280. }
  281. }
  282. }
  283. static int intc_set_wake(unsigned int irq, unsigned int on)
  284. {
  285. return 0; /* allow wakeup, but setup hardware in intc_suspend() */
  286. }
  287. #ifdef CONFIG_SMP
  288. /*
  289. * This is held with the irq desc lock held, so we don't require any
  290. * additional locking here at the intc desc level. The affinity mask is
  291. * later tested in the enable/disable paths.
  292. */
  293. static int intc_set_affinity(unsigned int irq, const struct cpumask *cpumask)
  294. {
  295. if (!cpumask_intersects(cpumask, cpu_online_mask))
  296. return -1;
  297. cpumask_copy(irq_to_desc(irq)->affinity, cpumask);
  298. return 0;
  299. }
  300. #endif
  301. static void intc_mask_ack(unsigned int irq)
  302. {
  303. struct intc_desc_int *d = get_intc_desc(irq);
  304. unsigned long handle = ack_handle[irq];
  305. unsigned long addr;
  306. intc_disable(irq);
  307. /* read register and write zero only to the assocaited bit */
  308. if (handle) {
  309. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  310. switch (_INTC_FN(handle)) {
  311. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  312. __raw_readb(addr);
  313. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  314. break;
  315. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  316. __raw_readw(addr);
  317. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  318. break;
  319. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  320. __raw_readl(addr);
  321. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  322. break;
  323. default:
  324. BUG();
  325. break;
  326. }
  327. }
  328. }
  329. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  330. unsigned int nr_hp,
  331. unsigned int irq)
  332. {
  333. int i;
  334. /* this doesn't scale well, but...
  335. *
  336. * this function should only be used for cerain uncommon
  337. * operations such as intc_set_priority() and intc_set_sense()
  338. * and in those rare cases performance doesn't matter that much.
  339. * keeping the memory footprint low is more important.
  340. *
  341. * one rather simple way to speed this up and still keep the
  342. * memory footprint down is to make sure the array is sorted
  343. * and then perform a bisect to lookup the irq.
  344. */
  345. for (i = 0; i < nr_hp; i++) {
  346. if ((hp + i)->irq != irq)
  347. continue;
  348. return hp + i;
  349. }
  350. return NULL;
  351. }
  352. int intc_set_priority(unsigned int irq, unsigned int prio)
  353. {
  354. struct intc_desc_int *d = get_intc_desc(irq);
  355. struct intc_handle_int *ihp;
  356. if (!intc_prio_level[irq] || prio <= 1)
  357. return -EINVAL;
  358. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  359. if (ihp) {
  360. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  361. return -EINVAL;
  362. intc_prio_level[irq] = prio;
  363. /*
  364. * only set secondary masking method directly
  365. * primary masking method is using intc_prio_level[irq]
  366. * priority level will be set during next enable()
  367. */
  368. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  369. _intc_enable(irq, ihp->handle);
  370. }
  371. return 0;
  372. }
  373. #define VALID(x) (x | 0x80)
  374. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  375. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  376. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  377. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  378. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  379. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  380. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  381. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  382. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  383. #endif
  384. };
  385. static int intc_set_sense(unsigned int irq, unsigned int type)
  386. {
  387. struct intc_desc_int *d = get_intc_desc(irq);
  388. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  389. struct intc_handle_int *ihp;
  390. unsigned long addr;
  391. if (!value)
  392. return -EINVAL;
  393. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  394. if (ihp) {
  395. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  396. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  397. }
  398. return 0;
  399. }
  400. static unsigned long intc_phys_to_virt(struct intc_desc_int *d,
  401. unsigned long address)
  402. {
  403. struct intc_window *window;
  404. int k;
  405. /* scan through physical windows and convert address */
  406. for (k = 0; k < d->nr_windows; k++) {
  407. window = d->window + k;
  408. if (address < window->phys)
  409. continue;
  410. if (address >= (window->phys + window->size))
  411. continue;
  412. address -= window->phys;
  413. address += (unsigned long)window->virt;
  414. return address;
  415. }
  416. /* no windows defined, register must be 1:1 mapped virt:phys */
  417. return address;
  418. }
  419. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  420. unsigned long address)
  421. {
  422. unsigned int k;
  423. address = intc_phys_to_virt(d, address);
  424. for (k = 0; k < d->nr_reg; k++) {
  425. if (d->reg[k] == address)
  426. return k;
  427. }
  428. BUG();
  429. return 0;
  430. }
  431. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  432. intc_enum enum_id)
  433. {
  434. struct intc_group *g = desc->hw.groups;
  435. unsigned int i, j;
  436. for (i = 0; g && enum_id && i < desc->hw.nr_groups; i++) {
  437. g = desc->hw.groups + i;
  438. for (j = 0; g->enum_ids[j]; j++) {
  439. if (g->enum_ids[j] != enum_id)
  440. continue;
  441. return g->enum_id;
  442. }
  443. }
  444. return 0;
  445. }
  446. static unsigned int __init _intc_mask_data(struct intc_desc *desc,
  447. struct intc_desc_int *d,
  448. intc_enum enum_id,
  449. unsigned int *reg_idx,
  450. unsigned int *fld_idx)
  451. {
  452. struct intc_mask_reg *mr = desc->hw.mask_regs;
  453. unsigned int fn, mode;
  454. unsigned long reg_e, reg_d;
  455. while (mr && enum_id && *reg_idx < desc->hw.nr_mask_regs) {
  456. mr = desc->hw.mask_regs + *reg_idx;
  457. for (; *fld_idx < ARRAY_SIZE(mr->enum_ids); (*fld_idx)++) {
  458. if (mr->enum_ids[*fld_idx] != enum_id)
  459. continue;
  460. if (mr->set_reg && mr->clr_reg) {
  461. fn = REG_FN_WRITE_BASE;
  462. mode = MODE_DUAL_REG;
  463. reg_e = mr->clr_reg;
  464. reg_d = mr->set_reg;
  465. } else {
  466. fn = REG_FN_MODIFY_BASE;
  467. if (mr->set_reg) {
  468. mode = MODE_ENABLE_REG;
  469. reg_e = mr->set_reg;
  470. reg_d = mr->set_reg;
  471. } else {
  472. mode = MODE_MASK_REG;
  473. reg_e = mr->clr_reg;
  474. reg_d = mr->clr_reg;
  475. }
  476. }
  477. fn += (mr->reg_width >> 3) - 1;
  478. return _INTC_MK(fn, mode,
  479. intc_get_reg(d, reg_e),
  480. intc_get_reg(d, reg_d),
  481. 1,
  482. (mr->reg_width - 1) - *fld_idx);
  483. }
  484. *fld_idx = 0;
  485. (*reg_idx)++;
  486. }
  487. return 0;
  488. }
  489. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  490. struct intc_desc_int *d,
  491. intc_enum enum_id, int do_grps)
  492. {
  493. unsigned int i = 0;
  494. unsigned int j = 0;
  495. unsigned int ret;
  496. ret = _intc_mask_data(desc, d, enum_id, &i, &j);
  497. if (ret)
  498. return ret;
  499. if (do_grps)
  500. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  501. return 0;
  502. }
  503. static unsigned int __init _intc_prio_data(struct intc_desc *desc,
  504. struct intc_desc_int *d,
  505. intc_enum enum_id,
  506. unsigned int *reg_idx,
  507. unsigned int *fld_idx)
  508. {
  509. struct intc_prio_reg *pr = desc->hw.prio_regs;
  510. unsigned int fn, n, mode, bit;
  511. unsigned long reg_e, reg_d;
  512. while (pr && enum_id && *reg_idx < desc->hw.nr_prio_regs) {
  513. pr = desc->hw.prio_regs + *reg_idx;
  514. for (; *fld_idx < ARRAY_SIZE(pr->enum_ids); (*fld_idx)++) {
  515. if (pr->enum_ids[*fld_idx] != enum_id)
  516. continue;
  517. if (pr->set_reg && pr->clr_reg) {
  518. fn = REG_FN_WRITE_BASE;
  519. mode = MODE_PCLR_REG;
  520. reg_e = pr->set_reg;
  521. reg_d = pr->clr_reg;
  522. } else {
  523. fn = REG_FN_MODIFY_BASE;
  524. mode = MODE_PRIO_REG;
  525. if (!pr->set_reg)
  526. BUG();
  527. reg_e = pr->set_reg;
  528. reg_d = pr->set_reg;
  529. }
  530. fn += (pr->reg_width >> 3) - 1;
  531. n = *fld_idx + 1;
  532. BUG_ON(n * pr->field_width > pr->reg_width);
  533. bit = pr->reg_width - (n * pr->field_width);
  534. return _INTC_MK(fn, mode,
  535. intc_get_reg(d, reg_e),
  536. intc_get_reg(d, reg_d),
  537. pr->field_width, bit);
  538. }
  539. *fld_idx = 0;
  540. (*reg_idx)++;
  541. }
  542. return 0;
  543. }
  544. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  545. struct intc_desc_int *d,
  546. intc_enum enum_id, int do_grps)
  547. {
  548. unsigned int i = 0;
  549. unsigned int j = 0;
  550. unsigned int ret;
  551. ret = _intc_prio_data(desc, d, enum_id, &i, &j);
  552. if (ret)
  553. return ret;
  554. if (do_grps)
  555. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  556. return 0;
  557. }
  558. static void __init intc_enable_disable_enum(struct intc_desc *desc,
  559. struct intc_desc_int *d,
  560. intc_enum enum_id, int enable)
  561. {
  562. unsigned int i, j, data;
  563. /* go through and enable/disable all mask bits */
  564. i = j = 0;
  565. do {
  566. data = _intc_mask_data(desc, d, enum_id, &i, &j);
  567. if (data)
  568. intc_enable_disable(d, data, enable);
  569. j++;
  570. } while (data);
  571. /* go through and enable/disable all priority fields */
  572. i = j = 0;
  573. do {
  574. data = _intc_prio_data(desc, d, enum_id, &i, &j);
  575. if (data)
  576. intc_enable_disable(d, data, enable);
  577. j++;
  578. } while (data);
  579. }
  580. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  581. struct intc_desc_int *d,
  582. intc_enum enum_id)
  583. {
  584. struct intc_mask_reg *mr = desc->hw.ack_regs;
  585. unsigned int i, j, fn, mode;
  586. unsigned long reg_e, reg_d;
  587. for (i = 0; mr && enum_id && i < desc->hw.nr_ack_regs; i++) {
  588. mr = desc->hw.ack_regs + i;
  589. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  590. if (mr->enum_ids[j] != enum_id)
  591. continue;
  592. fn = REG_FN_MODIFY_BASE;
  593. mode = MODE_ENABLE_REG;
  594. reg_e = mr->set_reg;
  595. reg_d = mr->set_reg;
  596. fn += (mr->reg_width >> 3) - 1;
  597. return _INTC_MK(fn, mode,
  598. intc_get_reg(d, reg_e),
  599. intc_get_reg(d, reg_d),
  600. 1,
  601. (mr->reg_width - 1) - j);
  602. }
  603. }
  604. return 0;
  605. }
  606. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  607. struct intc_desc_int *d,
  608. intc_enum enum_id)
  609. {
  610. struct intc_sense_reg *sr = desc->hw.sense_regs;
  611. unsigned int i, j, fn, bit;
  612. for (i = 0; sr && enum_id && i < desc->hw.nr_sense_regs; i++) {
  613. sr = desc->hw.sense_regs + i;
  614. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  615. if (sr->enum_ids[j] != enum_id)
  616. continue;
  617. fn = REG_FN_MODIFY_BASE;
  618. fn += (sr->reg_width >> 3) - 1;
  619. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  620. bit = sr->reg_width - ((j + 1) * sr->field_width);
  621. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  622. 0, sr->field_width, bit);
  623. }
  624. }
  625. return 0;
  626. }
  627. static void __init intc_register_irq(struct intc_desc *desc,
  628. struct intc_desc_int *d,
  629. intc_enum enum_id,
  630. unsigned int irq)
  631. {
  632. struct intc_handle_int *hp;
  633. unsigned int data[2], primary;
  634. /*
  635. * Register the IRQ position with the global IRQ map
  636. */
  637. set_bit(irq, intc_irq_map);
  638. /* Prefer single interrupt source bitmap over other combinations:
  639. * 1. bitmap, single interrupt source
  640. * 2. priority, single interrupt source
  641. * 3. bitmap, multiple interrupt sources (groups)
  642. * 4. priority, multiple interrupt sources (groups)
  643. */
  644. data[0] = intc_mask_data(desc, d, enum_id, 0);
  645. data[1] = intc_prio_data(desc, d, enum_id, 0);
  646. primary = 0;
  647. if (!data[0] && data[1])
  648. primary = 1;
  649. if (!data[0] && !data[1])
  650. pr_warning("intc: missing unique irq mask for "
  651. "irq %d (vect 0x%04x)\n", irq, irq2evt(irq));
  652. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  653. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  654. if (!data[primary])
  655. primary ^= 1;
  656. BUG_ON(!data[primary]); /* must have primary masking method */
  657. disable_irq_nosync(irq);
  658. set_irq_chip_and_handler_name(irq, &d->chip,
  659. handle_level_irq, "level");
  660. set_irq_chip_data(irq, (void *)data[primary]);
  661. /* set priority level
  662. * - this needs to be at least 2 for 5-bit priorities on 7780
  663. */
  664. intc_prio_level[irq] = default_prio_level;
  665. /* enable secondary masking method if present */
  666. if (data[!primary])
  667. _intc_enable(irq, data[!primary]);
  668. /* add irq to d->prio list if priority is available */
  669. if (data[1]) {
  670. hp = d->prio + d->nr_prio;
  671. hp->irq = irq;
  672. hp->handle = data[1];
  673. if (primary) {
  674. /*
  675. * only secondary priority should access registers, so
  676. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  677. */
  678. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  679. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  680. }
  681. d->nr_prio++;
  682. }
  683. /* add irq to d->sense list if sense is available */
  684. data[0] = intc_sense_data(desc, d, enum_id);
  685. if (data[0]) {
  686. (d->sense + d->nr_sense)->irq = irq;
  687. (d->sense + d->nr_sense)->handle = data[0];
  688. d->nr_sense++;
  689. }
  690. /* irq should be disabled by default */
  691. d->chip.mask(irq);
  692. if (desc->hw.ack_regs)
  693. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  694. #ifdef CONFIG_ARM
  695. set_irq_flags(irq, IRQF_VALID); /* Enable IRQ on ARM systems */
  696. #endif
  697. }
  698. static unsigned int __init save_reg(struct intc_desc_int *d,
  699. unsigned int cnt,
  700. unsigned long value,
  701. unsigned int smp)
  702. {
  703. if (value) {
  704. value = intc_phys_to_virt(d, value);
  705. d->reg[cnt] = value;
  706. #ifdef CONFIG_SMP
  707. d->smp[cnt] = smp;
  708. #endif
  709. return 1;
  710. }
  711. return 0;
  712. }
  713. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  714. {
  715. generic_handle_irq((unsigned int)get_irq_data(irq));
  716. }
  717. int __init register_intc_controller(struct intc_desc *desc)
  718. {
  719. unsigned int i, k, smp;
  720. struct intc_hw_desc *hw = &desc->hw;
  721. struct intc_desc_int *d;
  722. struct resource *res;
  723. pr_info("intc: Registered controller '%s' with %u IRQs\n",
  724. desc->name, hw->nr_vectors);
  725. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  726. if (!d)
  727. goto err0;
  728. INIT_LIST_HEAD(&d->list);
  729. list_add(&d->list, &intc_list);
  730. if (desc->num_resources) {
  731. d->nr_windows = desc->num_resources;
  732. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  733. GFP_NOWAIT);
  734. if (!d->window)
  735. goto err1;
  736. for (k = 0; k < d->nr_windows; k++) {
  737. res = desc->resource + k;
  738. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  739. d->window[k].phys = res->start;
  740. d->window[k].size = resource_size(res);
  741. d->window[k].virt = ioremap_nocache(res->start,
  742. resource_size(res));
  743. if (!d->window[k].virt)
  744. goto err2;
  745. }
  746. }
  747. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  748. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  749. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  750. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  751. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  752. if (!d->reg)
  753. goto err2;
  754. #ifdef CONFIG_SMP
  755. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  756. if (!d->smp)
  757. goto err3;
  758. #endif
  759. k = 0;
  760. if (hw->mask_regs) {
  761. for (i = 0; i < hw->nr_mask_regs; i++) {
  762. smp = IS_SMP(hw->mask_regs[i]);
  763. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  764. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  765. }
  766. }
  767. if (hw->prio_regs) {
  768. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  769. GFP_NOWAIT);
  770. if (!d->prio)
  771. goto err4;
  772. for (i = 0; i < hw->nr_prio_regs; i++) {
  773. smp = IS_SMP(hw->prio_regs[i]);
  774. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  775. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  776. }
  777. }
  778. if (hw->sense_regs) {
  779. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  780. GFP_NOWAIT);
  781. if (!d->sense)
  782. goto err5;
  783. for (i = 0; i < hw->nr_sense_regs; i++)
  784. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  785. }
  786. d->chip.name = desc->name;
  787. d->chip.mask = intc_disable;
  788. d->chip.unmask = intc_enable;
  789. d->chip.mask_ack = intc_disable;
  790. d->chip.enable = intc_enable;
  791. d->chip.disable = intc_disable;
  792. d->chip.shutdown = intc_disable;
  793. d->chip.set_type = intc_set_sense;
  794. d->chip.set_wake = intc_set_wake;
  795. #ifdef CONFIG_SMP
  796. d->chip.set_affinity = intc_set_affinity;
  797. #endif
  798. if (hw->ack_regs) {
  799. for (i = 0; i < hw->nr_ack_regs; i++)
  800. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  801. d->chip.mask_ack = intc_mask_ack;
  802. }
  803. /* disable bits matching force_disable before registering irqs */
  804. if (desc->force_disable)
  805. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  806. /* disable bits matching force_enable before registering irqs */
  807. if (desc->force_enable)
  808. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  809. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  810. /* register the vectors one by one */
  811. for (i = 0; i < hw->nr_vectors; i++) {
  812. struct intc_vect *vect = hw->vectors + i;
  813. unsigned int irq = evt2irq(vect->vect);
  814. struct irq_desc *irq_desc;
  815. if (!vect->enum_id)
  816. continue;
  817. irq_desc = irq_to_desc_alloc_node(irq, numa_node_id());
  818. if (unlikely(!irq_desc)) {
  819. pr_err("can't get irq_desc for %d\n", irq);
  820. continue;
  821. }
  822. intc_register_irq(desc, d, vect->enum_id, irq);
  823. for (k = i + 1; k < hw->nr_vectors; k++) {
  824. struct intc_vect *vect2 = hw->vectors + k;
  825. unsigned int irq2 = evt2irq(vect2->vect);
  826. if (vect->enum_id != vect2->enum_id)
  827. continue;
  828. /*
  829. * In the case of multi-evt handling and sparse
  830. * IRQ support, each vector still needs to have
  831. * its own backing irq_desc.
  832. */
  833. irq_desc = irq_to_desc_alloc_node(irq2, numa_node_id());
  834. if (unlikely(!irq_desc)) {
  835. pr_err("can't get irq_desc for %d\n", irq2);
  836. continue;
  837. }
  838. vect2->enum_id = 0;
  839. /* redirect this interrupts to the first one */
  840. set_irq_chip(irq2, &dummy_irq_chip);
  841. set_irq_chained_handler(irq2, intc_redirect_irq);
  842. set_irq_data(irq2, (void *)irq);
  843. }
  844. }
  845. /* enable bits matching force_enable after registering irqs */
  846. if (desc->force_enable)
  847. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  848. return 0;
  849. err5:
  850. kfree(d->prio);
  851. err4:
  852. #ifdef CONFIG_SMP
  853. kfree(d->smp);
  854. err3:
  855. #endif
  856. kfree(d->reg);
  857. err2:
  858. for (k = 0; k < d->nr_windows; k++)
  859. if (d->window[k].virt)
  860. iounmap(d->window[k].virt);
  861. kfree(d->window);
  862. err1:
  863. kfree(d);
  864. err0:
  865. pr_err("unable to allocate INTC memory\n");
  866. return -ENOMEM;
  867. }
  868. #ifdef CONFIG_INTC_USERIMASK
  869. static void __iomem *uimask;
  870. int register_intc_userimask(unsigned long addr)
  871. {
  872. if (unlikely(uimask))
  873. return -EBUSY;
  874. uimask = ioremap_nocache(addr, SZ_4K);
  875. if (unlikely(!uimask))
  876. return -ENOMEM;
  877. pr_info("intc: userimask support registered for levels 0 -> %d\n",
  878. default_prio_level - 1);
  879. return 0;
  880. }
  881. static ssize_t
  882. show_intc_userimask(struct sysdev_class *cls,
  883. struct sysdev_class_attribute *attr, char *buf)
  884. {
  885. return sprintf(buf, "%d\n", (__raw_readl(uimask) >> 4) & 0xf);
  886. }
  887. static ssize_t
  888. store_intc_userimask(struct sysdev_class *cls,
  889. struct sysdev_class_attribute *attr,
  890. const char *buf, size_t count)
  891. {
  892. unsigned long level;
  893. level = simple_strtoul(buf, NULL, 10);
  894. /*
  895. * Minimal acceptable IRQ levels are in the 2 - 16 range, but
  896. * these are chomped so as to not interfere with normal IRQs.
  897. *
  898. * Level 1 is a special case on some CPUs in that it's not
  899. * directly settable, but given that USERIMASK cuts off below a
  900. * certain level, we don't care about this limitation here.
  901. * Level 0 on the other hand equates to user masking disabled.
  902. *
  903. * We use default_prio_level as a cut off so that only special
  904. * case opt-in IRQs can be mangled.
  905. */
  906. if (level >= default_prio_level)
  907. return -EINVAL;
  908. __raw_writel(0xa5 << 24 | level << 4, uimask);
  909. return count;
  910. }
  911. static SYSDEV_CLASS_ATTR(userimask, S_IRUSR | S_IWUSR,
  912. show_intc_userimask, store_intc_userimask);
  913. #endif
  914. static ssize_t
  915. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  916. {
  917. struct intc_desc_int *d;
  918. d = container_of(dev, struct intc_desc_int, sysdev);
  919. return sprintf(buf, "%s\n", d->chip.name);
  920. }
  921. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  922. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  923. {
  924. struct intc_desc_int *d;
  925. struct irq_desc *desc;
  926. int irq;
  927. /* get intc controller associated with this sysdev */
  928. d = container_of(dev, struct intc_desc_int, sysdev);
  929. switch (state.event) {
  930. case PM_EVENT_ON:
  931. if (d->state.event != PM_EVENT_FREEZE)
  932. break;
  933. for_each_irq_desc(irq, desc) {
  934. if (desc->handle_irq == intc_redirect_irq)
  935. continue;
  936. if (desc->chip != &d->chip)
  937. continue;
  938. if (desc->status & IRQ_DISABLED)
  939. intc_disable(irq);
  940. else
  941. intc_enable(irq);
  942. }
  943. break;
  944. case PM_EVENT_FREEZE:
  945. /* nothing has to be done */
  946. break;
  947. case PM_EVENT_SUSPEND:
  948. /* enable wakeup irqs belonging to this intc controller */
  949. for_each_irq_desc(irq, desc) {
  950. if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
  951. intc_enable(irq);
  952. }
  953. break;
  954. }
  955. d->state = state;
  956. return 0;
  957. }
  958. static int intc_resume(struct sys_device *dev)
  959. {
  960. return intc_suspend(dev, PMSG_ON);
  961. }
  962. static struct sysdev_class intc_sysdev_class = {
  963. .name = "intc",
  964. .suspend = intc_suspend,
  965. .resume = intc_resume,
  966. };
  967. /* register this intc as sysdev to allow suspend/resume */
  968. static int __init register_intc_sysdevs(void)
  969. {
  970. struct intc_desc_int *d;
  971. int error;
  972. int id = 0;
  973. error = sysdev_class_register(&intc_sysdev_class);
  974. #ifdef CONFIG_INTC_USERIMASK
  975. if (!error && uimask)
  976. error = sysdev_class_create_file(&intc_sysdev_class,
  977. &attr_userimask);
  978. #endif
  979. if (!error) {
  980. list_for_each_entry(d, &intc_list, list) {
  981. d->sysdev.id = id;
  982. d->sysdev.cls = &intc_sysdev_class;
  983. error = sysdev_register(&d->sysdev);
  984. if (error == 0)
  985. error = sysdev_create_file(&d->sysdev,
  986. &attr_name);
  987. if (error)
  988. break;
  989. id++;
  990. }
  991. }
  992. if (error)
  993. pr_err("intc: sysdev registration error\n");
  994. return error;
  995. }
  996. device_initcall(register_intc_sysdevs);
  997. /*
  998. * Dynamic IRQ allocation and deallocation
  999. */
  1000. unsigned int create_irq_nr(unsigned int irq_want, int node)
  1001. {
  1002. unsigned int irq = 0, new;
  1003. unsigned long flags;
  1004. struct irq_desc *desc;
  1005. spin_lock_irqsave(&vector_lock, flags);
  1006. /*
  1007. * First try the wanted IRQ
  1008. */
  1009. if (test_and_set_bit(irq_want, intc_irq_map) == 0) {
  1010. new = irq_want;
  1011. } else {
  1012. /* .. then fall back to scanning. */
  1013. new = find_first_zero_bit(intc_irq_map, nr_irqs);
  1014. if (unlikely(new == nr_irqs))
  1015. goto out_unlock;
  1016. __set_bit(new, intc_irq_map);
  1017. }
  1018. desc = irq_to_desc_alloc_node(new, node);
  1019. if (unlikely(!desc)) {
  1020. pr_err("can't get irq_desc for %d\n", new);
  1021. goto out_unlock;
  1022. }
  1023. desc = move_irq_desc(desc, node);
  1024. irq = new;
  1025. out_unlock:
  1026. spin_unlock_irqrestore(&vector_lock, flags);
  1027. if (irq > 0) {
  1028. dynamic_irq_init(irq);
  1029. #ifdef CONFIG_ARM
  1030. set_irq_flags(irq, IRQF_VALID); /* Enable IRQ on ARM systems */
  1031. #endif
  1032. }
  1033. return irq;
  1034. }
  1035. int create_irq(void)
  1036. {
  1037. int nid = cpu_to_node(smp_processor_id());
  1038. int irq;
  1039. irq = create_irq_nr(NR_IRQS_LEGACY, nid);
  1040. if (irq == 0)
  1041. irq = -1;
  1042. return irq;
  1043. }
  1044. void destroy_irq(unsigned int irq)
  1045. {
  1046. unsigned long flags;
  1047. dynamic_irq_cleanup(irq);
  1048. spin_lock_irqsave(&vector_lock, flags);
  1049. __clear_bit(irq, intc_irq_map);
  1050. spin_unlock_irqrestore(&vector_lock, flags);
  1051. }
  1052. int reserve_irq_vector(unsigned int irq)
  1053. {
  1054. unsigned long flags;
  1055. int ret = 0;
  1056. spin_lock_irqsave(&vector_lock, flags);
  1057. if (test_and_set_bit(irq, intc_irq_map))
  1058. ret = -EBUSY;
  1059. spin_unlock_irqrestore(&vector_lock, flags);
  1060. return ret;
  1061. }
  1062. void reserve_irq_legacy(void)
  1063. {
  1064. unsigned long flags;
  1065. int i, j;
  1066. spin_lock_irqsave(&vector_lock, flags);
  1067. j = find_first_bit(intc_irq_map, nr_irqs);
  1068. for (i = 0; i < j; i++)
  1069. __set_bit(i, intc_irq_map);
  1070. spin_unlock_irqrestore(&vector_lock, flags);
  1071. }