imx6qdl-aristainetos.dtsi 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * support fot the imx6 based aristainetos board
  3. *
  4. * Copyright (C) 2014 Heiko Schocher <hs@denx.de>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <dt-bindings/gpio/gpio.h>
  12. / {
  13. regulators {
  14. compatible = "simple-bus";
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. reg_2p5v: regulator@0 {
  18. compatible = "regulator-fixed";
  19. regulator-name = "2P5V";
  20. regulator-min-microvolt = <2500000>;
  21. regulator-max-microvolt = <2500000>;
  22. regulator-always-on;
  23. };
  24. reg_3p3v: regulator@1 {
  25. compatible = "regulator-fixed";
  26. regulator-name = "3P3V";
  27. regulator-min-microvolt = <3300000>;
  28. regulator-max-microvolt = <3300000>;
  29. regulator-always-on;
  30. };
  31. reg_usbh1_vbus: regulator@2 {
  32. compatible = "regulator-fixed";
  33. enable-active-high;
  34. gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
  35. pinctrl-names = "default";
  36. pinctrl-0 = <&pinctrl_aristainetos_usbh1_vbus>;
  37. regulator-name = "usb_h1_vbus";
  38. regulator-min-microvolt = <5000000>;
  39. regulator-max-microvolt = <5000000>;
  40. };
  41. reg_usbotg_vbus: regulator@3 {
  42. compatible = "regulator-fixed";
  43. enable-active-high;
  44. gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>;
  45. pinctrl-names = "default";
  46. pinctrl-0 = <&pinctrl_aristainetos_usbotg_vbus>;
  47. regulator-name = "usb_otg_vbus";
  48. regulator-min-microvolt = <5000000>;
  49. regulator-max-microvolt = <5000000>;
  50. };
  51. };
  52. };
  53. &audmux {
  54. pinctrl-names = "default";
  55. pinctrl-0 = <&pinctrl_audmux>;
  56. status = "okay";
  57. };
  58. &can1 {
  59. pinctrl-names = "default";
  60. pinctrl-0 = <&pinctrl_flexcan1>;
  61. status = "okay";
  62. };
  63. &can2 {
  64. pinctrl-names = "default";
  65. pinctrl-0 = <&pinctrl_flexcan2>;
  66. status = "okay";
  67. };
  68. &i2c1 {
  69. clock-frequency = <100000>;
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_i2c1>;
  72. status = "okay";
  73. tmp103: tmp103@71 {
  74. compatible = "ti,tmp103";
  75. reg = <0x71>;
  76. };
  77. };
  78. &i2c3 {
  79. clock-frequency = <100000>;
  80. pinctrl-names = "default";
  81. pinctrl-0 = <&pinctrl_i2c3>;
  82. status = "okay";
  83. rtc@68 {
  84. compatible = "dallas,m41t00";
  85. reg = <0x68>;
  86. };
  87. };
  88. &ecspi4 {
  89. fsl,spi-num-chipselects = <1>;
  90. cs-gpios = <&gpio3 20 0>;
  91. pinctrl-names = "default";
  92. pinctrl-0 = <&pinctrl_ecspi4>;
  93. status = "okay";
  94. flash: m25p80@0 {
  95. #address-cells = <1>;
  96. #size-cells = <1>;
  97. compatible = "micron,n25q128a11";
  98. spi-max-frequency = <20000000>;
  99. reg = <0>;
  100. };
  101. };
  102. &fec {
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_enet>;
  105. phy-mode = "rmii";
  106. phy-reset-gpios = <&gpio3 29 GPIO_ACTIVE_HIGH>;
  107. status = "okay";
  108. };
  109. &gpmi {
  110. pinctrl-names = "default";
  111. pinctrl-0 = <&pinctrl_gpmi_nand>;
  112. status = "okay";
  113. };
  114. &pcie {
  115. status = "okay";
  116. };
  117. &uart2 {
  118. pinctrl-names = "default";
  119. pinctrl-0 = <&pinctrl_uart2>;
  120. status = "okay";
  121. };
  122. &uart4 {
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_uart4>;
  125. fsl,uart-has-rtscts;
  126. status = "okay";
  127. };
  128. &uart5 {
  129. pinctrl-names = "default";
  130. pinctrl-0 = <&pinctrl_uart5>;
  131. fsl,uart-has-rtscts;
  132. status = "okay";
  133. };
  134. &usbh1 {
  135. vbus-supply = <&reg_usbh1_vbus>;
  136. dr_mode = "host";
  137. status = "okay";
  138. };
  139. &usbotg {
  140. vbus-supply = <&reg_usbotg_vbus>;
  141. pinctrl-names = "default";
  142. pinctrl-0 = <&pinctrl_usbotg>;
  143. disable-over-current;
  144. dr_mode = "host";
  145. status = "okay";
  146. };
  147. &usdhc1 {
  148. pinctrl-names = "default";
  149. pinctrl-0 = <&pinctrl_usdhc1>;
  150. vmmc-supply = <&reg_3p3v>;
  151. cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>;
  152. status = "okay";
  153. };
  154. &usdhc2 {
  155. pinctrl-names = "default";
  156. pinctrl-0 = <&pinctrl_usdhc2>;
  157. vmmc-supply = <&reg_3p3v>;
  158. cd-gpios = <&gpio4 8 GPIO_ACTIVE_LOW>;
  159. status = "okay";
  160. };
  161. &iomuxc {
  162. pinctrl-names = "default";
  163. pinctrl-0 = <&pinctrl_hog &pinctrl_gpio>;
  164. imx6qdl-aristainetos {
  165. pinctrl_aristainetos_usbh1_vbus: aristainetos-usbh1-vbus {
  166. fsl,pins = <MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0>;
  167. };
  168. pinctrl_aristainetos_usbotg_vbus: aristainetos-usbotg-vbus {
  169. fsl,pins = <MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0>;
  170. };
  171. pinctrl_audmux: audmuxgrp {
  172. fsl,pins = <
  173. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x1b0b0
  174. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x1b0b0
  175. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x1b0b0
  176. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0
  177. >;
  178. };
  179. pinctrl_backlight: backlightgrp {
  180. fsl,pins = <
  181. MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b0
  182. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b0
  183. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
  184. >;
  185. };
  186. pinctrl_ecspi2: ecspi2grp {
  187. fsl,pins = <
  188. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
  189. MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
  190. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
  191. MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x100b1
  192. >;
  193. };
  194. pinctrl_ecspi4: ecspi4grp {
  195. fsl,pins = <
  196. MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
  197. MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
  198. MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
  199. MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x100b1
  200. MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b0 /* WP pin */
  201. >;
  202. };
  203. pinctrl_enet: enetgrp {
  204. fsl,pins = <
  205. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  206. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  207. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  208. MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0
  209. MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0
  210. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  211. MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0
  212. MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0
  213. MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0
  214. MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0
  215. >;
  216. };
  217. pinctrl_flexcan1: flexcan1grp {
  218. fsl,pins = <
  219. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0
  220. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0
  221. >;
  222. };
  223. pinctrl_flexcan2: flexcan2grp {
  224. fsl,pins = <
  225. MX6QDL_PAD_SD3_DAT0__FLEXCAN2_TX 0x1b0b0
  226. MX6QDL_PAD_SD3_DAT1__FLEXCAN2_RX 0x1b0b0
  227. >;
  228. };
  229. pinctrl_gpio: gpiogrp {
  230. fsl,pins = <
  231. MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0x1b0b0
  232. MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b0b0
  233. MX6QDL_PAD_SD4_DAT4__GPIO2_IO12 0x1b0b0
  234. MX6QDL_PAD_SD4_DAT5__GPIO2_IO13 0x1b0b0
  235. MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0
  236. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0
  237. MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0
  238. MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0
  239. MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0
  240. MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0
  241. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  242. >;
  243. };
  244. pinctrl_gpmi_nand: gpminandgrp {
  245. fsl,pins = <
  246. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  247. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  248. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  249. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  250. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  251. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  252. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  253. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  254. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  255. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  256. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  257. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  258. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  259. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  260. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  261. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  262. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  263. >;
  264. };
  265. pinctrl_hog: hoggrp {
  266. fsl,pins = <
  267. MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x10
  268. >;
  269. };
  270. pinctrl_i2c1: i2c1grp {
  271. fsl,pins = <
  272. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  273. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  274. >;
  275. };
  276. pinctrl_i2c2: i2c2grp {
  277. fsl,pins = <
  278. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  279. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  280. >;
  281. };
  282. pinctrl_i2c3: i2c3grp {
  283. fsl,pins = <
  284. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  285. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  286. >;
  287. };
  288. pinctrl_ipu_disp: ipudisp1grp {
  289. fsl,pins = <
  290. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  291. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  292. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  293. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  294. MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x20000
  295. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  296. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  297. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  298. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  299. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  300. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  301. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  302. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  303. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  304. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  305. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  306. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  307. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  308. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  309. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  310. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  311. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  312. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  313. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  314. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  315. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  316. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  317. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  318. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  319. >;
  320. };
  321. pinctrl_uart2: uart2grp {
  322. fsl,pins = <
  323. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  324. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  325. >;
  326. };
  327. pinctrl_uart4: uart4grp {
  328. fsl,pins = <
  329. MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
  330. MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
  331. MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
  332. MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
  333. >;
  334. };
  335. pinctrl_uart5: uart5grp {
  336. fsl,pins = <
  337. MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
  338. MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
  339. >;
  340. };
  341. pinctrl_usbotg: usbotggrp {
  342. fsl,pins = <
  343. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  344. >;
  345. };
  346. pinctrl_usdhc1: usdhc1grp {
  347. fsl,pins = <
  348. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  349. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  350. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  351. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  352. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  353. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  354. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  355. >;
  356. };
  357. pinctrl_usdhc2: usdhc2grp {
  358. fsl,pins = <
  359. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  360. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  361. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  362. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  363. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  364. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  365. MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x1b0b0
  366. >;
  367. };
  368. };
  369. };