setup_32.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Common prep/pmac/chrp boot and setup code.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/string.h>
  6. #include <linux/sched.h>
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/reboot.h>
  10. #include <linux/delay.h>
  11. #include <linux/initrd.h>
  12. #include <linux/tty.h>
  13. #include <linux/seq_file.h>
  14. #include <linux/root_dev.h>
  15. #include <linux/cpu.h>
  16. #include <linux/console.h>
  17. #include <linux/memblock.h>
  18. #include <linux/export.h>
  19. #include <asm/io.h>
  20. #include <asm/prom.h>
  21. #include <asm/processor.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/setup.h>
  24. #include <asm/smp.h>
  25. #include <asm/elf.h>
  26. #include <asm/cputable.h>
  27. #include <asm/bootx.h>
  28. #include <asm/btext.h>
  29. #include <asm/machdep.h>
  30. #include <linux/uaccess.h>
  31. #include <asm/pmac_feature.h>
  32. #include <asm/sections.h>
  33. #include <asm/nvram.h>
  34. #include <asm/xmon.h>
  35. #include <asm/time.h>
  36. #include <asm/serial.h>
  37. #include <asm/udbg.h>
  38. #include <asm/code-patching.h>
  39. #include <asm/cpu_has_feature.h>
  40. #define DBG(fmt...)
  41. extern void bootx_init(unsigned long r4, unsigned long phys);
  42. int boot_cpuid_phys;
  43. EXPORT_SYMBOL_GPL(boot_cpuid_phys);
  44. int smp_hw_index[NR_CPUS];
  45. EXPORT_SYMBOL(smp_hw_index);
  46. unsigned long ISA_DMA_THRESHOLD;
  47. unsigned int DMA_MODE_READ;
  48. unsigned int DMA_MODE_WRITE;
  49. EXPORT_SYMBOL(ISA_DMA_THRESHOLD);
  50. EXPORT_SYMBOL(DMA_MODE_READ);
  51. EXPORT_SYMBOL(DMA_MODE_WRITE);
  52. /*
  53. * We're called here very early in the boot.
  54. *
  55. * Note that the kernel may be running at an address which is different
  56. * from the address that it was linked at, so we must use RELOC/PTRRELOC
  57. * to access static data (including strings). -- paulus
  58. */
  59. notrace unsigned long __init early_init(unsigned long dt_ptr)
  60. {
  61. unsigned long offset = reloc_offset();
  62. /* First zero the BSS -- use memset_io, some platforms don't have
  63. * caches on yet */
  64. memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
  65. __bss_stop - __bss_start);
  66. /*
  67. * Identify the CPU type and fix up code sections
  68. * that depend on which cpu we have.
  69. */
  70. identify_cpu(offset, mfspr(SPRN_PVR));
  71. apply_feature_fixups();
  72. return KERNELBASE + offset;
  73. }
  74. /*
  75. * This is run before start_kernel(), the kernel has been relocated
  76. * and we are running with enough of the MMU enabled to have our
  77. * proper kernel virtual addresses
  78. *
  79. * We do the initial parsing of the flat device-tree and prepares
  80. * for the MMU to be fully initialized.
  81. */
  82. extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */
  83. notrace void __init machine_init(u64 dt_ptr)
  84. {
  85. unsigned int *addr = &memset_nocache_branch;
  86. unsigned long insn;
  87. /* Configure static keys first, now that we're relocated. */
  88. setup_feature_keys();
  89. /* Enable early debugging if any specified (see udbg.h) */
  90. udbg_early_init();
  91. patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP);
  92. insn = create_cond_branch(addr, branch_target(addr), 0x820000);
  93. patch_instruction(addr, insn); /* replace b by bne cr0 */
  94. /* Do some early initialization based on the flat device tree */
  95. early_init_devtree(__va(dt_ptr));
  96. early_init_mmu();
  97. setup_kdump_trampoline();
  98. }
  99. /* Checks "l2cr=xxxx" command-line option */
  100. int __init ppc_setup_l2cr(char *str)
  101. {
  102. if (cpu_has_feature(CPU_FTR_L2CR)) {
  103. unsigned long val = simple_strtoul(str, NULL, 0);
  104. printk(KERN_INFO "l2cr set to %lx\n", val);
  105. _set_L2CR(0); /* force invalidate by disable cache */
  106. _set_L2CR(val); /* and enable it */
  107. }
  108. return 1;
  109. }
  110. __setup("l2cr=", ppc_setup_l2cr);
  111. /* Checks "l3cr=xxxx" command-line option */
  112. int __init ppc_setup_l3cr(char *str)
  113. {
  114. if (cpu_has_feature(CPU_FTR_L3CR)) {
  115. unsigned long val = simple_strtoul(str, NULL, 0);
  116. printk(KERN_INFO "l3cr set to %lx\n", val);
  117. _set_L3CR(val); /* and enable it */
  118. }
  119. return 1;
  120. }
  121. __setup("l3cr=", ppc_setup_l3cr);
  122. #ifdef CONFIG_GENERIC_NVRAM
  123. /* Generic nvram hooks used by drivers/char/gen_nvram.c */
  124. unsigned char nvram_read_byte(int addr)
  125. {
  126. if (ppc_md.nvram_read_val)
  127. return ppc_md.nvram_read_val(addr);
  128. return 0xff;
  129. }
  130. EXPORT_SYMBOL(nvram_read_byte);
  131. void nvram_write_byte(unsigned char val, int addr)
  132. {
  133. if (ppc_md.nvram_write_val)
  134. ppc_md.nvram_write_val(addr, val);
  135. }
  136. EXPORT_SYMBOL(nvram_write_byte);
  137. ssize_t nvram_get_size(void)
  138. {
  139. if (ppc_md.nvram_size)
  140. return ppc_md.nvram_size();
  141. return -1;
  142. }
  143. EXPORT_SYMBOL(nvram_get_size);
  144. void nvram_sync(void)
  145. {
  146. if (ppc_md.nvram_sync)
  147. ppc_md.nvram_sync();
  148. }
  149. EXPORT_SYMBOL(nvram_sync);
  150. #endif /* CONFIG_NVRAM */
  151. int __init ppc_init(void)
  152. {
  153. /* clear the progress line */
  154. if (ppc_md.progress)
  155. ppc_md.progress(" ", 0xffff);
  156. /* call platform init */
  157. if (ppc_md.init != NULL) {
  158. ppc_md.init();
  159. }
  160. return 0;
  161. }
  162. arch_initcall(ppc_init);
  163. void __init irqstack_early_init(void)
  164. {
  165. unsigned int i;
  166. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  167. * as the memblock is limited to lowmem by default */
  168. for_each_possible_cpu(i) {
  169. softirq_ctx[i] = (struct thread_info *)
  170. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  171. hardirq_ctx[i] = (struct thread_info *)
  172. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  173. }
  174. }
  175. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  176. void __init exc_lvl_early_init(void)
  177. {
  178. unsigned int i, hw_cpu;
  179. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  180. * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
  181. for_each_possible_cpu(i) {
  182. #ifdef CONFIG_SMP
  183. hw_cpu = get_hard_smp_processor_id(i);
  184. #else
  185. hw_cpu = 0;
  186. #endif
  187. critirq_ctx[hw_cpu] = (struct thread_info *)
  188. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  189. #ifdef CONFIG_BOOKE
  190. dbgirq_ctx[hw_cpu] = (struct thread_info *)
  191. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  192. mcheckirq_ctx[hw_cpu] = (struct thread_info *)
  193. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  194. #endif
  195. }
  196. }
  197. #endif
  198. void __init setup_power_save(void)
  199. {
  200. #ifdef CONFIG_6xx
  201. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  202. cpu_has_feature(CPU_FTR_CAN_NAP))
  203. ppc_md.power_save = ppc6xx_idle;
  204. #endif
  205. #ifdef CONFIG_E500
  206. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  207. cpu_has_feature(CPU_FTR_CAN_NAP))
  208. ppc_md.power_save = e500_idle;
  209. #endif
  210. }
  211. __init void initialize_cache_info(void)
  212. {
  213. /*
  214. * Set cache line size based on type of cpu as a default.
  215. * Systems with OF can look in the properties on the cpu node(s)
  216. * for a possibly more accurate value.
  217. */
  218. dcache_bsize = cur_cpu_spec->dcache_bsize;
  219. icache_bsize = cur_cpu_spec->icache_bsize;
  220. ucache_bsize = 0;
  221. if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
  222. ucache_bsize = icache_bsize = dcache_bsize;
  223. }