irq.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/io.h>
  23. #include <asm/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/irq_regs.h>
  26. struct seq_file;
  27. struct module;
  28. struct msi_msg;
  29. enum irqchip_irq_state;
  30. /*
  31. * IRQ line status.
  32. *
  33. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  34. *
  35. * IRQ_TYPE_NONE - default, unspecified type
  36. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  37. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  38. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  39. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  40. * IRQ_TYPE_LEVEL_LOW - low level triggered
  41. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  42. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  43. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  44. * to setup the HW to a sane default (used
  45. * by irqdomain map() callbacks to synchronize
  46. * the HW state and SW flags for a newly
  47. * allocated descriptor).
  48. *
  49. * IRQ_TYPE_PROBE - Special flag for probing in progress
  50. *
  51. * Bits which can be modified via irq_set/clear/modify_status_flags()
  52. * IRQ_LEVEL - Interrupt is level type. Will be also
  53. * updated in the code when the above trigger
  54. * bits are modified via irq_set_irq_type()
  55. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  56. * it from affinity setting
  57. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  58. * IRQ_NOREQUEST - Interrupt cannot be requested via
  59. * request_irq()
  60. * IRQ_NOTHREAD - Interrupt cannot be threaded
  61. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  62. * request/setup_irq()
  63. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  64. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  65. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  66. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  67. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  68. * it from the spurious interrupt detection
  69. * mechanism and from core side polling.
  70. */
  71. enum {
  72. IRQ_TYPE_NONE = 0x00000000,
  73. IRQ_TYPE_EDGE_RISING = 0x00000001,
  74. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  75. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  76. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  77. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  78. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  79. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  80. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  81. IRQ_TYPE_PROBE = 0x00000010,
  82. IRQ_LEVEL = (1 << 8),
  83. IRQ_PER_CPU = (1 << 9),
  84. IRQ_NOPROBE = (1 << 10),
  85. IRQ_NOREQUEST = (1 << 11),
  86. IRQ_NOAUTOEN = (1 << 12),
  87. IRQ_NO_BALANCING = (1 << 13),
  88. IRQ_MOVE_PCNTXT = (1 << 14),
  89. IRQ_NESTED_THREAD = (1 << 15),
  90. IRQ_NOTHREAD = (1 << 16),
  91. IRQ_PER_CPU_DEVID = (1 << 17),
  92. IRQ_IS_POLLED = (1 << 18),
  93. };
  94. #define IRQF_MODIFY_MASK \
  95. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  96. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  97. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  98. IRQ_IS_POLLED)
  99. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  100. /*
  101. * Return value for chip->irq_set_affinity()
  102. *
  103. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  104. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  105. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  106. * support stacked irqchips, which indicates skipping
  107. * all descendent irqchips.
  108. */
  109. enum {
  110. IRQ_SET_MASK_OK = 0,
  111. IRQ_SET_MASK_OK_NOCOPY,
  112. IRQ_SET_MASK_OK_DONE,
  113. };
  114. struct msi_desc;
  115. struct irq_domain;
  116. /**
  117. * struct irq_common_data - per irq data shared by all irqchips
  118. * @state_use_accessors: status information for irq chip functions.
  119. * Use accessor functions to deal with it
  120. */
  121. struct irq_common_data {
  122. unsigned int state_use_accessors;
  123. };
  124. /**
  125. * struct irq_data - per irq chip data passed down to chip functions
  126. * @mask: precomputed bitmask for accessing the chip registers
  127. * @irq: interrupt number
  128. * @hwirq: hardware interrupt number, local to the interrupt domain
  129. * @node: node index useful for balancing
  130. * @common: point to data shared by all irqchips
  131. * @chip: low level interrupt hardware access
  132. * @domain: Interrupt translation domain; responsible for mapping
  133. * between hwirq number and linux irq number.
  134. * @parent_data: pointer to parent struct irq_data to support hierarchy
  135. * irq_domain
  136. * @handler_data: per-IRQ data for the irq_chip methods
  137. * @chip_data: platform-specific per-chip private data for the chip
  138. * methods, to allow shared chip implementations
  139. * @msi_desc: MSI descriptor
  140. * @affinity: IRQ affinity on SMP
  141. *
  142. * The fields here need to overlay the ones in irq_desc until we
  143. * cleaned up the direct references and switched everything over to
  144. * irq_data.
  145. */
  146. struct irq_data {
  147. u32 mask;
  148. unsigned int irq;
  149. unsigned long hwirq;
  150. unsigned int node;
  151. struct irq_common_data *common;
  152. struct irq_chip *chip;
  153. struct irq_domain *domain;
  154. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  155. struct irq_data *parent_data;
  156. #endif
  157. void *handler_data;
  158. void *chip_data;
  159. struct msi_desc *msi_desc;
  160. cpumask_var_t affinity;
  161. };
  162. /*
  163. * Bit masks for irq_common_data.state_use_accessors
  164. *
  165. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  166. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  167. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  168. * IRQD_PER_CPU - Interrupt is per cpu
  169. * IRQD_AFFINITY_SET - Interrupt affinity was set
  170. * IRQD_LEVEL - Interrupt is level triggered
  171. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  172. * from suspend
  173. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  174. * context
  175. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  176. * IRQD_IRQ_MASKED - Masked state of the interrupt
  177. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  178. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  179. */
  180. enum {
  181. IRQD_TRIGGER_MASK = 0xf,
  182. IRQD_SETAFFINITY_PENDING = (1 << 8),
  183. IRQD_NO_BALANCING = (1 << 10),
  184. IRQD_PER_CPU = (1 << 11),
  185. IRQD_AFFINITY_SET = (1 << 12),
  186. IRQD_LEVEL = (1 << 13),
  187. IRQD_WAKEUP_STATE = (1 << 14),
  188. IRQD_MOVE_PCNTXT = (1 << 15),
  189. IRQD_IRQ_DISABLED = (1 << 16),
  190. IRQD_IRQ_MASKED = (1 << 17),
  191. IRQD_IRQ_INPROGRESS = (1 << 18),
  192. IRQD_WAKEUP_ARMED = (1 << 19),
  193. };
  194. #define __irqd_to_state(d) ((d)->common->state_use_accessors)
  195. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  196. {
  197. return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
  198. }
  199. static inline bool irqd_is_per_cpu(struct irq_data *d)
  200. {
  201. return __irqd_to_state(d) & IRQD_PER_CPU;
  202. }
  203. static inline bool irqd_can_balance(struct irq_data *d)
  204. {
  205. return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  206. }
  207. static inline bool irqd_affinity_was_set(struct irq_data *d)
  208. {
  209. return __irqd_to_state(d) & IRQD_AFFINITY_SET;
  210. }
  211. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  212. {
  213. __irqd_to_state(d) |= IRQD_AFFINITY_SET;
  214. }
  215. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  216. {
  217. return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
  218. }
  219. /*
  220. * Must only be called inside irq_chip.irq_set_type() functions.
  221. */
  222. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  223. {
  224. __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
  225. __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
  226. }
  227. static inline bool irqd_is_level_type(struct irq_data *d)
  228. {
  229. return __irqd_to_state(d) & IRQD_LEVEL;
  230. }
  231. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  232. {
  233. return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
  234. }
  235. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  236. {
  237. return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
  238. }
  239. static inline bool irqd_irq_disabled(struct irq_data *d)
  240. {
  241. return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
  242. }
  243. static inline bool irqd_irq_masked(struct irq_data *d)
  244. {
  245. return __irqd_to_state(d) & IRQD_IRQ_MASKED;
  246. }
  247. static inline bool irqd_irq_inprogress(struct irq_data *d)
  248. {
  249. return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
  250. }
  251. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  252. {
  253. return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
  254. }
  255. /*
  256. * Functions for chained handlers which can be enabled/disabled by the
  257. * standard disable_irq/enable_irq calls. Must be called with
  258. * irq_desc->lock held.
  259. */
  260. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  261. {
  262. __irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
  263. }
  264. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  265. {
  266. __irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
  267. }
  268. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  269. {
  270. return d->hwirq;
  271. }
  272. /**
  273. * struct irq_chip - hardware interrupt chip descriptor
  274. *
  275. * @name: name for /proc/interrupts
  276. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  277. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  278. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  279. * @irq_disable: disable the interrupt
  280. * @irq_ack: start of a new interrupt
  281. * @irq_mask: mask an interrupt source
  282. * @irq_mask_ack: ack and mask an interrupt source
  283. * @irq_unmask: unmask an interrupt source
  284. * @irq_eoi: end of interrupt
  285. * @irq_set_affinity: set the CPU affinity on SMP machines
  286. * @irq_retrigger: resend an IRQ to the CPU
  287. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  288. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  289. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  290. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  291. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  292. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  293. * @irq_suspend: function called from core code on suspend once per chip
  294. * @irq_resume: function called from core code on resume once per chip
  295. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  296. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  297. * @irq_print_chip: optional to print special chip info in show_interrupts
  298. * @irq_request_resources: optional to request resources before calling
  299. * any other callback related to this irq
  300. * @irq_release_resources: optional to release resources acquired with
  301. * irq_request_resources
  302. * @irq_compose_msi_msg: optional to compose message content for MSI
  303. * @irq_write_msi_msg: optional to write message content for MSI
  304. * @irq_get_irqchip_state: return the internal state of an interrupt
  305. * @irq_set_irqchip_state: set the internal state of a interrupt
  306. * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
  307. * @flags: chip specific flags
  308. */
  309. struct irq_chip {
  310. const char *name;
  311. unsigned int (*irq_startup)(struct irq_data *data);
  312. void (*irq_shutdown)(struct irq_data *data);
  313. void (*irq_enable)(struct irq_data *data);
  314. void (*irq_disable)(struct irq_data *data);
  315. void (*irq_ack)(struct irq_data *data);
  316. void (*irq_mask)(struct irq_data *data);
  317. void (*irq_mask_ack)(struct irq_data *data);
  318. void (*irq_unmask)(struct irq_data *data);
  319. void (*irq_eoi)(struct irq_data *data);
  320. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  321. int (*irq_retrigger)(struct irq_data *data);
  322. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  323. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  324. void (*irq_bus_lock)(struct irq_data *data);
  325. void (*irq_bus_sync_unlock)(struct irq_data *data);
  326. void (*irq_cpu_online)(struct irq_data *data);
  327. void (*irq_cpu_offline)(struct irq_data *data);
  328. void (*irq_suspend)(struct irq_data *data);
  329. void (*irq_resume)(struct irq_data *data);
  330. void (*irq_pm_shutdown)(struct irq_data *data);
  331. void (*irq_calc_mask)(struct irq_data *data);
  332. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  333. int (*irq_request_resources)(struct irq_data *data);
  334. void (*irq_release_resources)(struct irq_data *data);
  335. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  336. void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  337. int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
  338. int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
  339. int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
  340. unsigned long flags;
  341. };
  342. /*
  343. * irq_chip specific flags
  344. *
  345. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  346. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  347. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  348. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  349. * when irq enabled
  350. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  351. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  352. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  353. */
  354. enum {
  355. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  356. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  357. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  358. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  359. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  360. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  361. IRQCHIP_EOI_THREADED = (1 << 6),
  362. };
  363. /* This include will go away once we isolated irq_desc usage to core code */
  364. #include <linux/irqdesc.h>
  365. /*
  366. * Pick up the arch-dependent methods:
  367. */
  368. #include <asm/hw_irq.h>
  369. #ifndef NR_IRQS_LEGACY
  370. # define NR_IRQS_LEGACY 0
  371. #endif
  372. #ifndef ARCH_IRQ_INIT_FLAGS
  373. # define ARCH_IRQ_INIT_FLAGS 0
  374. #endif
  375. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  376. struct irqaction;
  377. extern int setup_irq(unsigned int irq, struct irqaction *new);
  378. extern void remove_irq(unsigned int irq, struct irqaction *act);
  379. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  380. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  381. extern void irq_cpu_online(void);
  382. extern void irq_cpu_offline(void);
  383. extern int irq_set_affinity_locked(struct irq_data *data,
  384. const struct cpumask *cpumask, bool force);
  385. extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
  386. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  387. void irq_move_irq(struct irq_data *data);
  388. void irq_move_masked_irq(struct irq_data *data);
  389. #else
  390. static inline void irq_move_irq(struct irq_data *data) { }
  391. static inline void irq_move_masked_irq(struct irq_data *data) { }
  392. #endif
  393. extern int no_irq_affinity;
  394. #ifdef CONFIG_HARDIRQS_SW_RESEND
  395. int irq_set_parent(int irq, int parent_irq);
  396. #else
  397. static inline int irq_set_parent(int irq, int parent_irq)
  398. {
  399. return 0;
  400. }
  401. #endif
  402. /*
  403. * Built-in IRQ handlers for various IRQ types,
  404. * callable via desc->handle_irq()
  405. */
  406. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  407. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  408. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  409. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  410. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  411. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  412. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  413. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  414. extern void handle_nested_irq(unsigned int irq);
  415. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  416. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  417. extern void irq_chip_enable_parent(struct irq_data *data);
  418. extern void irq_chip_disable_parent(struct irq_data *data);
  419. extern void irq_chip_ack_parent(struct irq_data *data);
  420. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  421. extern void irq_chip_mask_parent(struct irq_data *data);
  422. extern void irq_chip_unmask_parent(struct irq_data *data);
  423. extern void irq_chip_eoi_parent(struct irq_data *data);
  424. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  425. const struct cpumask *dest,
  426. bool force);
  427. extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
  428. extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
  429. void *vcpu_info);
  430. #endif
  431. /* Handling of unhandled and spurious interrupts: */
  432. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  433. irqreturn_t action_ret);
  434. /* Enable/disable irq debugging output: */
  435. extern int noirqdebug_setup(char *str);
  436. /* Checks whether the interrupt can be requested by request_irq(): */
  437. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  438. /* Dummy irq-chip implementations: */
  439. extern struct irq_chip no_irq_chip;
  440. extern struct irq_chip dummy_irq_chip;
  441. extern void
  442. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  443. irq_flow_handler_t handle, const char *name);
  444. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  445. irq_flow_handler_t handle)
  446. {
  447. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  448. }
  449. extern int irq_set_percpu_devid(unsigned int irq);
  450. extern void
  451. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  452. const char *name);
  453. static inline void
  454. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  455. {
  456. __irq_set_handler(irq, handle, 0, NULL);
  457. }
  458. /*
  459. * Set a highlevel chained flow handler for a given IRQ.
  460. * (a chained handler is automatically enabled and set to
  461. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  462. */
  463. static inline void
  464. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  465. {
  466. __irq_set_handler(irq, handle, 1, NULL);
  467. }
  468. /*
  469. * Set a highlevel chained flow handler and its data for a given IRQ.
  470. * (a chained handler is automatically enabled and set to
  471. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  472. */
  473. void
  474. irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
  475. void *data);
  476. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  477. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  478. {
  479. irq_modify_status(irq, 0, set);
  480. }
  481. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  482. {
  483. irq_modify_status(irq, clr, 0);
  484. }
  485. static inline void irq_set_noprobe(unsigned int irq)
  486. {
  487. irq_modify_status(irq, 0, IRQ_NOPROBE);
  488. }
  489. static inline void irq_set_probe(unsigned int irq)
  490. {
  491. irq_modify_status(irq, IRQ_NOPROBE, 0);
  492. }
  493. static inline void irq_set_nothread(unsigned int irq)
  494. {
  495. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  496. }
  497. static inline void irq_set_thread(unsigned int irq)
  498. {
  499. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  500. }
  501. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  502. {
  503. if (nest)
  504. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  505. else
  506. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  507. }
  508. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  509. {
  510. irq_set_status_flags(irq,
  511. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  512. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  513. }
  514. /* Set/get chip/data for an IRQ: */
  515. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  516. extern int irq_set_handler_data(unsigned int irq, void *data);
  517. extern int irq_set_chip_data(unsigned int irq, void *data);
  518. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  519. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  520. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  521. struct msi_desc *entry);
  522. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  523. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  524. {
  525. struct irq_data *d = irq_get_irq_data(irq);
  526. return d ? d->chip : NULL;
  527. }
  528. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  529. {
  530. return d->chip;
  531. }
  532. static inline void *irq_get_chip_data(unsigned int irq)
  533. {
  534. struct irq_data *d = irq_get_irq_data(irq);
  535. return d ? d->chip_data : NULL;
  536. }
  537. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  538. {
  539. return d->chip_data;
  540. }
  541. static inline void *irq_get_handler_data(unsigned int irq)
  542. {
  543. struct irq_data *d = irq_get_irq_data(irq);
  544. return d ? d->handler_data : NULL;
  545. }
  546. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  547. {
  548. return d->handler_data;
  549. }
  550. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  551. {
  552. struct irq_data *d = irq_get_irq_data(irq);
  553. return d ? d->msi_desc : NULL;
  554. }
  555. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  556. {
  557. return d->msi_desc;
  558. }
  559. static inline u32 irq_get_trigger_type(unsigned int irq)
  560. {
  561. struct irq_data *d = irq_get_irq_data(irq);
  562. return d ? irqd_get_trigger_type(d) : 0;
  563. }
  564. static inline int irq_data_get_node(struct irq_data *d)
  565. {
  566. return d->node;
  567. }
  568. static inline struct cpumask *irq_get_affinity_mask(int irq)
  569. {
  570. struct irq_data *d = irq_get_irq_data(irq);
  571. return d ? d->affinity : NULL;
  572. }
  573. static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
  574. {
  575. return d->affinity;
  576. }
  577. unsigned int arch_dynirq_lower_bound(unsigned int from);
  578. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  579. struct module *owner);
  580. /* use macros to avoid needing export.h for THIS_MODULE */
  581. #define irq_alloc_descs(irq, from, cnt, node) \
  582. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  583. #define irq_alloc_desc(node) \
  584. irq_alloc_descs(-1, 0, 1, node)
  585. #define irq_alloc_desc_at(at, node) \
  586. irq_alloc_descs(at, at, 1, node)
  587. #define irq_alloc_desc_from(from, node) \
  588. irq_alloc_descs(-1, from, 1, node)
  589. #define irq_alloc_descs_from(from, cnt, node) \
  590. irq_alloc_descs(-1, from, cnt, node)
  591. void irq_free_descs(unsigned int irq, unsigned int cnt);
  592. static inline void irq_free_desc(unsigned int irq)
  593. {
  594. irq_free_descs(irq, 1);
  595. }
  596. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  597. unsigned int irq_alloc_hwirqs(int cnt, int node);
  598. static inline unsigned int irq_alloc_hwirq(int node)
  599. {
  600. return irq_alloc_hwirqs(1, node);
  601. }
  602. void irq_free_hwirqs(unsigned int from, int cnt);
  603. static inline void irq_free_hwirq(unsigned int irq)
  604. {
  605. return irq_free_hwirqs(irq, 1);
  606. }
  607. int arch_setup_hwirq(unsigned int irq, int node);
  608. void arch_teardown_hwirq(unsigned int irq);
  609. #endif
  610. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  611. void irq_init_desc(unsigned int irq);
  612. #endif
  613. /**
  614. * struct irq_chip_regs - register offsets for struct irq_gci
  615. * @enable: Enable register offset to reg_base
  616. * @disable: Disable register offset to reg_base
  617. * @mask: Mask register offset to reg_base
  618. * @ack: Ack register offset to reg_base
  619. * @eoi: Eoi register offset to reg_base
  620. * @type: Type configuration register offset to reg_base
  621. * @polarity: Polarity configuration register offset to reg_base
  622. */
  623. struct irq_chip_regs {
  624. unsigned long enable;
  625. unsigned long disable;
  626. unsigned long mask;
  627. unsigned long ack;
  628. unsigned long eoi;
  629. unsigned long type;
  630. unsigned long polarity;
  631. };
  632. /**
  633. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  634. * @chip: The real interrupt chip which provides the callbacks
  635. * @regs: Register offsets for this chip
  636. * @handler: Flow handler associated with this chip
  637. * @type: Chip can handle these flow types
  638. * @mask_cache_priv: Cached mask register private to the chip type
  639. * @mask_cache: Pointer to cached mask register
  640. *
  641. * A irq_generic_chip can have several instances of irq_chip_type when
  642. * it requires different functions and register offsets for different
  643. * flow types.
  644. */
  645. struct irq_chip_type {
  646. struct irq_chip chip;
  647. struct irq_chip_regs regs;
  648. irq_flow_handler_t handler;
  649. u32 type;
  650. u32 mask_cache_priv;
  651. u32 *mask_cache;
  652. };
  653. /**
  654. * struct irq_chip_generic - Generic irq chip data structure
  655. * @lock: Lock to protect register and cache data access
  656. * @reg_base: Register base address (virtual)
  657. * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
  658. * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
  659. * @irq_base: Interrupt base nr for this chip
  660. * @irq_cnt: Number of interrupts handled by this chip
  661. * @mask_cache: Cached mask register shared between all chip types
  662. * @type_cache: Cached type register
  663. * @polarity_cache: Cached polarity register
  664. * @wake_enabled: Interrupt can wakeup from suspend
  665. * @wake_active: Interrupt is marked as an wakeup from suspend source
  666. * @num_ct: Number of available irq_chip_type instances (usually 1)
  667. * @private: Private data for non generic chip callbacks
  668. * @installed: bitfield to denote installed interrupts
  669. * @unused: bitfield to denote unused interrupts
  670. * @domain: irq domain pointer
  671. * @list: List head for keeping track of instances
  672. * @chip_types: Array of interrupt irq_chip_types
  673. *
  674. * Note, that irq_chip_generic can have multiple irq_chip_type
  675. * implementations which can be associated to a particular irq line of
  676. * an irq_chip_generic instance. That allows to share and protect
  677. * state in an irq_chip_generic instance when we need to implement
  678. * different flow mechanisms (level/edge) for it.
  679. */
  680. struct irq_chip_generic {
  681. raw_spinlock_t lock;
  682. void __iomem *reg_base;
  683. u32 (*reg_readl)(void __iomem *addr);
  684. void (*reg_writel)(u32 val, void __iomem *addr);
  685. unsigned int irq_base;
  686. unsigned int irq_cnt;
  687. u32 mask_cache;
  688. u32 type_cache;
  689. u32 polarity_cache;
  690. u32 wake_enabled;
  691. u32 wake_active;
  692. unsigned int num_ct;
  693. void *private;
  694. unsigned long installed;
  695. unsigned long unused;
  696. struct irq_domain *domain;
  697. struct list_head list;
  698. struct irq_chip_type chip_types[0];
  699. };
  700. /**
  701. * enum irq_gc_flags - Initialization flags for generic irq chips
  702. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  703. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  704. * irq chips which need to call irq_set_wake() on
  705. * the parent irq. Usually GPIO implementations
  706. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  707. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  708. * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
  709. */
  710. enum irq_gc_flags {
  711. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  712. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  713. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  714. IRQ_GC_NO_MASK = 1 << 3,
  715. IRQ_GC_BE_IO = 1 << 4,
  716. };
  717. /*
  718. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  719. * @irqs_per_chip: Number of interrupts per chip
  720. * @num_chips: Number of chips
  721. * @irq_flags_to_set: IRQ* flags to set on irq setup
  722. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  723. * @gc_flags: Generic chip specific setup flags
  724. * @gc: Array of pointers to generic interrupt chips
  725. */
  726. struct irq_domain_chip_generic {
  727. unsigned int irqs_per_chip;
  728. unsigned int num_chips;
  729. unsigned int irq_flags_to_clear;
  730. unsigned int irq_flags_to_set;
  731. enum irq_gc_flags gc_flags;
  732. struct irq_chip_generic *gc[0];
  733. };
  734. /* Generic chip callback functions */
  735. void irq_gc_noop(struct irq_data *d);
  736. void irq_gc_mask_disable_reg(struct irq_data *d);
  737. void irq_gc_mask_set_bit(struct irq_data *d);
  738. void irq_gc_mask_clr_bit(struct irq_data *d);
  739. void irq_gc_unmask_enable_reg(struct irq_data *d);
  740. void irq_gc_ack_set_bit(struct irq_data *d);
  741. void irq_gc_ack_clr_bit(struct irq_data *d);
  742. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  743. void irq_gc_eoi(struct irq_data *d);
  744. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  745. /* Setup functions for irq_chip_generic */
  746. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  747. irq_hw_number_t hw_irq);
  748. struct irq_chip_generic *
  749. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  750. void __iomem *reg_base, irq_flow_handler_t handler);
  751. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  752. enum irq_gc_flags flags, unsigned int clr,
  753. unsigned int set);
  754. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  755. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  756. unsigned int clr, unsigned int set);
  757. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  758. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  759. int num_ct, const char *name,
  760. irq_flow_handler_t handler,
  761. unsigned int clr, unsigned int set,
  762. enum irq_gc_flags flags);
  763. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  764. {
  765. return container_of(d->chip, struct irq_chip_type, chip);
  766. }
  767. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  768. #ifdef CONFIG_SMP
  769. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  770. {
  771. raw_spin_lock(&gc->lock);
  772. }
  773. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  774. {
  775. raw_spin_unlock(&gc->lock);
  776. }
  777. #else
  778. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  779. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  780. #endif
  781. static inline void irq_reg_writel(struct irq_chip_generic *gc,
  782. u32 val, int reg_offset)
  783. {
  784. if (gc->reg_writel)
  785. gc->reg_writel(val, gc->reg_base + reg_offset);
  786. else
  787. writel(val, gc->reg_base + reg_offset);
  788. }
  789. static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
  790. int reg_offset)
  791. {
  792. if (gc->reg_readl)
  793. return gc->reg_readl(gc->reg_base + reg_offset);
  794. else
  795. return readl(gc->reg_base + reg_offset);
  796. }
  797. #endif /* _LINUX_IRQ_H */