intel_pm.c 173 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <drm/i915_powerwell.h>
  33. /**
  34. * RC6 is a special power stage which allows the GPU to enter an very
  35. * low-voltage mode when idle, using down to 0V while at this stage. This
  36. * stage is entered automatically when the GPU is idle when RC6 support is
  37. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  38. *
  39. * There are different RC6 modes available in Intel GPU, which differentiate
  40. * among each other with the latency required to enter and leave RC6 and
  41. * voltage consumed by the GPU in different states.
  42. *
  43. * The combination of the following flags define which states GPU is allowed
  44. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  45. * RC6pp is deepest RC6. Their support by hardware varies according to the
  46. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  47. * which brings the most power savings; deeper states save more power, but
  48. * require higher latency to switch to and wake up.
  49. */
  50. #define INTEL_RC6_ENABLE (1<<0)
  51. #define INTEL_RC6p_ENABLE (1<<1)
  52. #define INTEL_RC6pp_ENABLE (1<<2)
  53. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  54. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  55. * during in-memory transfers and, therefore, reduce the power packet.
  56. *
  57. * The benefits of FBC are mostly visible with solid backgrounds and
  58. * variation-less patterns.
  59. *
  60. * FBC-related functionality can be enabled by the means of the
  61. * i915.i915_enable_fbc parameter
  62. */
  63. static void i8xx_disable_fbc(struct drm_device *dev)
  64. {
  65. struct drm_i915_private *dev_priv = dev->dev_private;
  66. u32 fbc_ctl;
  67. /* Disable compression */
  68. fbc_ctl = I915_READ(FBC_CONTROL);
  69. if ((fbc_ctl & FBC_CTL_EN) == 0)
  70. return;
  71. fbc_ctl &= ~FBC_CTL_EN;
  72. I915_WRITE(FBC_CONTROL, fbc_ctl);
  73. /* Wait for compressing bit to clear */
  74. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  75. DRM_DEBUG_KMS("FBC idle timed out\n");
  76. return;
  77. }
  78. DRM_DEBUG_KMS("disabled FBC\n");
  79. }
  80. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  81. {
  82. struct drm_device *dev = crtc->dev;
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. struct drm_framebuffer *fb = crtc->fb;
  85. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  86. struct drm_i915_gem_object *obj = intel_fb->obj;
  87. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  88. int cfb_pitch;
  89. int plane, i;
  90. u32 fbc_ctl, fbc_ctl2;
  91. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  92. if (fb->pitches[0] < cfb_pitch)
  93. cfb_pitch = fb->pitches[0];
  94. /* FBC_CTL wants 64B units */
  95. cfb_pitch = (cfb_pitch / 64) - 1;
  96. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  97. /* Clear old tags */
  98. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  99. I915_WRITE(FBC_TAG + (i * 4), 0);
  100. /* Set it up... */
  101. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  102. fbc_ctl2 |= plane;
  103. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  104. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  105. /* enable it... */
  106. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  107. if (IS_I945GM(dev))
  108. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  109. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  110. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  111. fbc_ctl |= obj->fence_reg;
  112. I915_WRITE(FBC_CONTROL, fbc_ctl);
  113. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  114. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  115. }
  116. static bool i8xx_fbc_enabled(struct drm_device *dev)
  117. {
  118. struct drm_i915_private *dev_priv = dev->dev_private;
  119. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  120. }
  121. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  122. {
  123. struct drm_device *dev = crtc->dev;
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. struct drm_framebuffer *fb = crtc->fb;
  126. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  127. struct drm_i915_gem_object *obj = intel_fb->obj;
  128. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  129. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  130. unsigned long stall_watermark = 200;
  131. u32 dpfc_ctl;
  132. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  133. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  134. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  135. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  136. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  137. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  138. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  139. /* enable it... */
  140. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  141. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  142. }
  143. static void g4x_disable_fbc(struct drm_device *dev)
  144. {
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. u32 dpfc_ctl;
  147. /* Disable compression */
  148. dpfc_ctl = I915_READ(DPFC_CONTROL);
  149. if (dpfc_ctl & DPFC_CTL_EN) {
  150. dpfc_ctl &= ~DPFC_CTL_EN;
  151. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  152. DRM_DEBUG_KMS("disabled FBC\n");
  153. }
  154. }
  155. static bool g4x_fbc_enabled(struct drm_device *dev)
  156. {
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  159. }
  160. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  161. {
  162. struct drm_i915_private *dev_priv = dev->dev_private;
  163. u32 blt_ecoskpd;
  164. /* Make sure blitter notifies FBC of writes */
  165. /* Blitter is part of Media powerwell on VLV. No impact of
  166. * his param in other platforms for now */
  167. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  168. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  169. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  170. GEN6_BLITTER_LOCK_SHIFT;
  171. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  172. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  173. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  174. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  175. GEN6_BLITTER_LOCK_SHIFT);
  176. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  177. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  178. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  179. }
  180. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  181. {
  182. struct drm_device *dev = crtc->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. struct drm_framebuffer *fb = crtc->fb;
  185. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  186. struct drm_i915_gem_object *obj = intel_fb->obj;
  187. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  188. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  189. unsigned long stall_watermark = 200;
  190. u32 dpfc_ctl;
  191. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  192. dpfc_ctl &= DPFC_RESERVED;
  193. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  194. /* Set persistent mode for front-buffer rendering, ala X. */
  195. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  196. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  197. if (IS_GEN5(dev))
  198. dpfc_ctl |= obj->fence_reg;
  199. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  200. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  201. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  202. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  203. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  204. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  205. /* enable it... */
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  207. if (IS_GEN6(dev)) {
  208. I915_WRITE(SNB_DPFC_CTL_SA,
  209. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  210. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  211. sandybridge_blit_fbc_update(dev);
  212. }
  213. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  214. }
  215. static void ironlake_disable_fbc(struct drm_device *dev)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. u32 dpfc_ctl;
  219. /* Disable compression */
  220. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  221. if (dpfc_ctl & DPFC_CTL_EN) {
  222. dpfc_ctl &= ~DPFC_CTL_EN;
  223. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  224. DRM_DEBUG_KMS("disabled FBC\n");
  225. }
  226. }
  227. static bool ironlake_fbc_enabled(struct drm_device *dev)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  231. }
  232. static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  233. {
  234. struct drm_device *dev = crtc->dev;
  235. struct drm_i915_private *dev_priv = dev->dev_private;
  236. struct drm_framebuffer *fb = crtc->fb;
  237. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  238. struct drm_i915_gem_object *obj = intel_fb->obj;
  239. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  240. I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
  241. I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
  242. IVB_DPFC_CTL_FENCE_EN |
  243. intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
  244. if (IS_IVYBRIDGE(dev)) {
  245. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  246. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  247. } else {
  248. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  249. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  250. HSW_BYPASS_FBC_QUEUE);
  251. }
  252. I915_WRITE(SNB_DPFC_CTL_SA,
  253. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  254. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  255. sandybridge_blit_fbc_update(dev);
  256. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  257. }
  258. bool intel_fbc_enabled(struct drm_device *dev)
  259. {
  260. struct drm_i915_private *dev_priv = dev->dev_private;
  261. if (!dev_priv->display.fbc_enabled)
  262. return false;
  263. return dev_priv->display.fbc_enabled(dev);
  264. }
  265. static void intel_fbc_work_fn(struct work_struct *__work)
  266. {
  267. struct intel_fbc_work *work =
  268. container_of(to_delayed_work(__work),
  269. struct intel_fbc_work, work);
  270. struct drm_device *dev = work->crtc->dev;
  271. struct drm_i915_private *dev_priv = dev->dev_private;
  272. mutex_lock(&dev->struct_mutex);
  273. if (work == dev_priv->fbc.fbc_work) {
  274. /* Double check that we haven't switched fb without cancelling
  275. * the prior work.
  276. */
  277. if (work->crtc->fb == work->fb) {
  278. dev_priv->display.enable_fbc(work->crtc,
  279. work->interval);
  280. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  281. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  282. dev_priv->fbc.y = work->crtc->y;
  283. }
  284. dev_priv->fbc.fbc_work = NULL;
  285. }
  286. mutex_unlock(&dev->struct_mutex);
  287. kfree(work);
  288. }
  289. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  290. {
  291. if (dev_priv->fbc.fbc_work == NULL)
  292. return;
  293. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  294. /* Synchronisation is provided by struct_mutex and checking of
  295. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  296. * entirely asynchronously.
  297. */
  298. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  299. /* tasklet was killed before being run, clean up */
  300. kfree(dev_priv->fbc.fbc_work);
  301. /* Mark the work as no longer wanted so that if it does
  302. * wake-up (because the work was already running and waiting
  303. * for our mutex), it will discover that is no longer
  304. * necessary to run.
  305. */
  306. dev_priv->fbc.fbc_work = NULL;
  307. }
  308. static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  309. {
  310. struct intel_fbc_work *work;
  311. struct drm_device *dev = crtc->dev;
  312. struct drm_i915_private *dev_priv = dev->dev_private;
  313. if (!dev_priv->display.enable_fbc)
  314. return;
  315. intel_cancel_fbc_work(dev_priv);
  316. work = kzalloc(sizeof(*work), GFP_KERNEL);
  317. if (work == NULL) {
  318. DRM_ERROR("Failed to allocate FBC work structure\n");
  319. dev_priv->display.enable_fbc(crtc, interval);
  320. return;
  321. }
  322. work->crtc = crtc;
  323. work->fb = crtc->fb;
  324. work->interval = interval;
  325. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  326. dev_priv->fbc.fbc_work = work;
  327. /* Delay the actual enabling to let pageflipping cease and the
  328. * display to settle before starting the compression. Note that
  329. * this delay also serves a second purpose: it allows for a
  330. * vblank to pass after disabling the FBC before we attempt
  331. * to modify the control registers.
  332. *
  333. * A more complicated solution would involve tracking vblanks
  334. * following the termination of the page-flipping sequence
  335. * and indeed performing the enable as a co-routine and not
  336. * waiting synchronously upon the vblank.
  337. *
  338. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  339. */
  340. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  341. }
  342. void intel_disable_fbc(struct drm_device *dev)
  343. {
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. intel_cancel_fbc_work(dev_priv);
  346. if (!dev_priv->display.disable_fbc)
  347. return;
  348. dev_priv->display.disable_fbc(dev);
  349. dev_priv->fbc.plane = -1;
  350. }
  351. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  352. enum no_fbc_reason reason)
  353. {
  354. if (dev_priv->fbc.no_fbc_reason == reason)
  355. return false;
  356. dev_priv->fbc.no_fbc_reason = reason;
  357. return true;
  358. }
  359. /**
  360. * intel_update_fbc - enable/disable FBC as needed
  361. * @dev: the drm_device
  362. *
  363. * Set up the framebuffer compression hardware at mode set time. We
  364. * enable it if possible:
  365. * - plane A only (on pre-965)
  366. * - no pixel mulitply/line duplication
  367. * - no alpha buffer discard
  368. * - no dual wide
  369. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  370. *
  371. * We can't assume that any compression will take place (worst case),
  372. * so the compressed buffer has to be the same size as the uncompressed
  373. * one. It also must reside (along with the line length buffer) in
  374. * stolen memory.
  375. *
  376. * We need to enable/disable FBC on a global basis.
  377. */
  378. void intel_update_fbc(struct drm_device *dev)
  379. {
  380. struct drm_i915_private *dev_priv = dev->dev_private;
  381. struct drm_crtc *crtc = NULL, *tmp_crtc;
  382. struct intel_crtc *intel_crtc;
  383. struct drm_framebuffer *fb;
  384. struct intel_framebuffer *intel_fb;
  385. struct drm_i915_gem_object *obj;
  386. const struct drm_display_mode *adjusted_mode;
  387. unsigned int max_width, max_height;
  388. if (!I915_HAS_FBC(dev)) {
  389. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  390. return;
  391. }
  392. if (!i915_powersave) {
  393. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  394. DRM_DEBUG_KMS("fbc disabled per module param\n");
  395. return;
  396. }
  397. /*
  398. * If FBC is already on, we just have to verify that we can
  399. * keep it that way...
  400. * Need to disable if:
  401. * - more than one pipe is active
  402. * - changing FBC params (stride, fence, mode)
  403. * - new fb is too large to fit in compressed buffer
  404. * - going to an unsupported config (interlace, pixel multiply, etc.)
  405. */
  406. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  407. if (intel_crtc_active(tmp_crtc) &&
  408. to_intel_crtc(tmp_crtc)->primary_enabled) {
  409. if (crtc) {
  410. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  411. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  412. goto out_disable;
  413. }
  414. crtc = tmp_crtc;
  415. }
  416. }
  417. if (!crtc || crtc->fb == NULL) {
  418. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  419. DRM_DEBUG_KMS("no output, disabling\n");
  420. goto out_disable;
  421. }
  422. intel_crtc = to_intel_crtc(crtc);
  423. fb = crtc->fb;
  424. intel_fb = to_intel_framebuffer(fb);
  425. obj = intel_fb->obj;
  426. adjusted_mode = &intel_crtc->config.adjusted_mode;
  427. if (i915_enable_fbc < 0 &&
  428. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  429. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  430. DRM_DEBUG_KMS("disabled per chip default\n");
  431. goto out_disable;
  432. }
  433. if (!i915_enable_fbc) {
  434. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  435. DRM_DEBUG_KMS("fbc disabled per module param\n");
  436. goto out_disable;
  437. }
  438. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  439. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  440. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  441. DRM_DEBUG_KMS("mode incompatible with compression, "
  442. "disabling\n");
  443. goto out_disable;
  444. }
  445. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  446. max_width = 4096;
  447. max_height = 2048;
  448. } else {
  449. max_width = 2048;
  450. max_height = 1536;
  451. }
  452. if (intel_crtc->config.pipe_src_w > max_width ||
  453. intel_crtc->config.pipe_src_h > max_height) {
  454. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  455. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  456. goto out_disable;
  457. }
  458. if ((INTEL_INFO(dev)->gen < 4 || IS_HASWELL(dev)) &&
  459. intel_crtc->plane != PLANE_A) {
  460. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  461. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  462. goto out_disable;
  463. }
  464. /* The use of a CPU fence is mandatory in order to detect writes
  465. * by the CPU to the scanout and trigger updates to the FBC.
  466. */
  467. if (obj->tiling_mode != I915_TILING_X ||
  468. obj->fence_reg == I915_FENCE_REG_NONE) {
  469. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  470. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  471. goto out_disable;
  472. }
  473. /* If the kernel debugger is active, always disable compression */
  474. if (in_dbg_master())
  475. goto out_disable;
  476. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  477. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  478. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  479. goto out_disable;
  480. }
  481. /* If the scanout has not changed, don't modify the FBC settings.
  482. * Note that we make the fundamental assumption that the fb->obj
  483. * cannot be unpinned (and have its GTT offset and fence revoked)
  484. * without first being decoupled from the scanout and FBC disabled.
  485. */
  486. if (dev_priv->fbc.plane == intel_crtc->plane &&
  487. dev_priv->fbc.fb_id == fb->base.id &&
  488. dev_priv->fbc.y == crtc->y)
  489. return;
  490. if (intel_fbc_enabled(dev)) {
  491. /* We update FBC along two paths, after changing fb/crtc
  492. * configuration (modeswitching) and after page-flipping
  493. * finishes. For the latter, we know that not only did
  494. * we disable the FBC at the start of the page-flip
  495. * sequence, but also more than one vblank has passed.
  496. *
  497. * For the former case of modeswitching, it is possible
  498. * to switch between two FBC valid configurations
  499. * instantaneously so we do need to disable the FBC
  500. * before we can modify its control registers. We also
  501. * have to wait for the next vblank for that to take
  502. * effect. However, since we delay enabling FBC we can
  503. * assume that a vblank has passed since disabling and
  504. * that we can safely alter the registers in the deferred
  505. * callback.
  506. *
  507. * In the scenario that we go from a valid to invalid
  508. * and then back to valid FBC configuration we have
  509. * no strict enforcement that a vblank occurred since
  510. * disabling the FBC. However, along all current pipe
  511. * disabling paths we do need to wait for a vblank at
  512. * some point. And we wait before enabling FBC anyway.
  513. */
  514. DRM_DEBUG_KMS("disabling active FBC for update\n");
  515. intel_disable_fbc(dev);
  516. }
  517. intel_enable_fbc(crtc, 500);
  518. dev_priv->fbc.no_fbc_reason = FBC_OK;
  519. return;
  520. out_disable:
  521. /* Multiple disables should be harmless */
  522. if (intel_fbc_enabled(dev)) {
  523. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  524. intel_disable_fbc(dev);
  525. }
  526. i915_gem_stolen_cleanup_compression(dev);
  527. }
  528. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  529. {
  530. drm_i915_private_t *dev_priv = dev->dev_private;
  531. u32 tmp;
  532. tmp = I915_READ(CLKCFG);
  533. switch (tmp & CLKCFG_FSB_MASK) {
  534. case CLKCFG_FSB_533:
  535. dev_priv->fsb_freq = 533; /* 133*4 */
  536. break;
  537. case CLKCFG_FSB_800:
  538. dev_priv->fsb_freq = 800; /* 200*4 */
  539. break;
  540. case CLKCFG_FSB_667:
  541. dev_priv->fsb_freq = 667; /* 167*4 */
  542. break;
  543. case CLKCFG_FSB_400:
  544. dev_priv->fsb_freq = 400; /* 100*4 */
  545. break;
  546. }
  547. switch (tmp & CLKCFG_MEM_MASK) {
  548. case CLKCFG_MEM_533:
  549. dev_priv->mem_freq = 533;
  550. break;
  551. case CLKCFG_MEM_667:
  552. dev_priv->mem_freq = 667;
  553. break;
  554. case CLKCFG_MEM_800:
  555. dev_priv->mem_freq = 800;
  556. break;
  557. }
  558. /* detect pineview DDR3 setting */
  559. tmp = I915_READ(CSHRDDR3CTL);
  560. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  561. }
  562. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  563. {
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. u16 ddrpll, csipll;
  566. ddrpll = I915_READ16(DDRMPLL1);
  567. csipll = I915_READ16(CSIPLL0);
  568. switch (ddrpll & 0xff) {
  569. case 0xc:
  570. dev_priv->mem_freq = 800;
  571. break;
  572. case 0x10:
  573. dev_priv->mem_freq = 1066;
  574. break;
  575. case 0x14:
  576. dev_priv->mem_freq = 1333;
  577. break;
  578. case 0x18:
  579. dev_priv->mem_freq = 1600;
  580. break;
  581. default:
  582. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  583. ddrpll & 0xff);
  584. dev_priv->mem_freq = 0;
  585. break;
  586. }
  587. dev_priv->ips.r_t = dev_priv->mem_freq;
  588. switch (csipll & 0x3ff) {
  589. case 0x00c:
  590. dev_priv->fsb_freq = 3200;
  591. break;
  592. case 0x00e:
  593. dev_priv->fsb_freq = 3733;
  594. break;
  595. case 0x010:
  596. dev_priv->fsb_freq = 4266;
  597. break;
  598. case 0x012:
  599. dev_priv->fsb_freq = 4800;
  600. break;
  601. case 0x014:
  602. dev_priv->fsb_freq = 5333;
  603. break;
  604. case 0x016:
  605. dev_priv->fsb_freq = 5866;
  606. break;
  607. case 0x018:
  608. dev_priv->fsb_freq = 6400;
  609. break;
  610. default:
  611. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  612. csipll & 0x3ff);
  613. dev_priv->fsb_freq = 0;
  614. break;
  615. }
  616. if (dev_priv->fsb_freq == 3200) {
  617. dev_priv->ips.c_m = 0;
  618. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  619. dev_priv->ips.c_m = 1;
  620. } else {
  621. dev_priv->ips.c_m = 2;
  622. }
  623. }
  624. static const struct cxsr_latency cxsr_latency_table[] = {
  625. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  626. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  627. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  628. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  629. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  630. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  631. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  632. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  633. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  634. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  635. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  636. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  637. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  638. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  639. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  640. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  641. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  642. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  643. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  644. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  645. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  646. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  647. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  648. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  649. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  650. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  651. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  652. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  653. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  654. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  655. };
  656. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  657. int is_ddr3,
  658. int fsb,
  659. int mem)
  660. {
  661. const struct cxsr_latency *latency;
  662. int i;
  663. if (fsb == 0 || mem == 0)
  664. return NULL;
  665. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  666. latency = &cxsr_latency_table[i];
  667. if (is_desktop == latency->is_desktop &&
  668. is_ddr3 == latency->is_ddr3 &&
  669. fsb == latency->fsb_freq && mem == latency->mem_freq)
  670. return latency;
  671. }
  672. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  673. return NULL;
  674. }
  675. static void pineview_disable_cxsr(struct drm_device *dev)
  676. {
  677. struct drm_i915_private *dev_priv = dev->dev_private;
  678. /* deactivate cxsr */
  679. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  680. }
  681. /*
  682. * Latency for FIFO fetches is dependent on several factors:
  683. * - memory configuration (speed, channels)
  684. * - chipset
  685. * - current MCH state
  686. * It can be fairly high in some situations, so here we assume a fairly
  687. * pessimal value. It's a tradeoff between extra memory fetches (if we
  688. * set this value too high, the FIFO will fetch frequently to stay full)
  689. * and power consumption (set it too low to save power and we might see
  690. * FIFO underruns and display "flicker").
  691. *
  692. * A value of 5us seems to be a good balance; safe for very low end
  693. * platforms but not overly aggressive on lower latency configs.
  694. */
  695. static const int latency_ns = 5000;
  696. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  697. {
  698. struct drm_i915_private *dev_priv = dev->dev_private;
  699. uint32_t dsparb = I915_READ(DSPARB);
  700. int size;
  701. size = dsparb & 0x7f;
  702. if (plane)
  703. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  704. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  705. plane ? "B" : "A", size);
  706. return size;
  707. }
  708. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  709. {
  710. struct drm_i915_private *dev_priv = dev->dev_private;
  711. uint32_t dsparb = I915_READ(DSPARB);
  712. int size;
  713. size = dsparb & 0x1ff;
  714. if (plane)
  715. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  716. size >>= 1; /* Convert to cachelines */
  717. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  718. plane ? "B" : "A", size);
  719. return size;
  720. }
  721. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  722. {
  723. struct drm_i915_private *dev_priv = dev->dev_private;
  724. uint32_t dsparb = I915_READ(DSPARB);
  725. int size;
  726. size = dsparb & 0x7f;
  727. size >>= 2; /* Convert to cachelines */
  728. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  729. plane ? "B" : "A",
  730. size);
  731. return size;
  732. }
  733. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  734. {
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. uint32_t dsparb = I915_READ(DSPARB);
  737. int size;
  738. size = dsparb & 0x7f;
  739. size >>= 1; /* Convert to cachelines */
  740. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  741. plane ? "B" : "A", size);
  742. return size;
  743. }
  744. /* Pineview has different values for various configs */
  745. static const struct intel_watermark_params pineview_display_wm = {
  746. PINEVIEW_DISPLAY_FIFO,
  747. PINEVIEW_MAX_WM,
  748. PINEVIEW_DFT_WM,
  749. PINEVIEW_GUARD_WM,
  750. PINEVIEW_FIFO_LINE_SIZE
  751. };
  752. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  753. PINEVIEW_DISPLAY_FIFO,
  754. PINEVIEW_MAX_WM,
  755. PINEVIEW_DFT_HPLLOFF_WM,
  756. PINEVIEW_GUARD_WM,
  757. PINEVIEW_FIFO_LINE_SIZE
  758. };
  759. static const struct intel_watermark_params pineview_cursor_wm = {
  760. PINEVIEW_CURSOR_FIFO,
  761. PINEVIEW_CURSOR_MAX_WM,
  762. PINEVIEW_CURSOR_DFT_WM,
  763. PINEVIEW_CURSOR_GUARD_WM,
  764. PINEVIEW_FIFO_LINE_SIZE,
  765. };
  766. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  767. PINEVIEW_CURSOR_FIFO,
  768. PINEVIEW_CURSOR_MAX_WM,
  769. PINEVIEW_CURSOR_DFT_WM,
  770. PINEVIEW_CURSOR_GUARD_WM,
  771. PINEVIEW_FIFO_LINE_SIZE
  772. };
  773. static const struct intel_watermark_params g4x_wm_info = {
  774. G4X_FIFO_SIZE,
  775. G4X_MAX_WM,
  776. G4X_MAX_WM,
  777. 2,
  778. G4X_FIFO_LINE_SIZE,
  779. };
  780. static const struct intel_watermark_params g4x_cursor_wm_info = {
  781. I965_CURSOR_FIFO,
  782. I965_CURSOR_MAX_WM,
  783. I965_CURSOR_DFT_WM,
  784. 2,
  785. G4X_FIFO_LINE_SIZE,
  786. };
  787. static const struct intel_watermark_params valleyview_wm_info = {
  788. VALLEYVIEW_FIFO_SIZE,
  789. VALLEYVIEW_MAX_WM,
  790. VALLEYVIEW_MAX_WM,
  791. 2,
  792. G4X_FIFO_LINE_SIZE,
  793. };
  794. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  795. I965_CURSOR_FIFO,
  796. VALLEYVIEW_CURSOR_MAX_WM,
  797. I965_CURSOR_DFT_WM,
  798. 2,
  799. G4X_FIFO_LINE_SIZE,
  800. };
  801. static const struct intel_watermark_params i965_cursor_wm_info = {
  802. I965_CURSOR_FIFO,
  803. I965_CURSOR_MAX_WM,
  804. I965_CURSOR_DFT_WM,
  805. 2,
  806. I915_FIFO_LINE_SIZE,
  807. };
  808. static const struct intel_watermark_params i945_wm_info = {
  809. I945_FIFO_SIZE,
  810. I915_MAX_WM,
  811. 1,
  812. 2,
  813. I915_FIFO_LINE_SIZE
  814. };
  815. static const struct intel_watermark_params i915_wm_info = {
  816. I915_FIFO_SIZE,
  817. I915_MAX_WM,
  818. 1,
  819. 2,
  820. I915_FIFO_LINE_SIZE
  821. };
  822. static const struct intel_watermark_params i855_wm_info = {
  823. I855GM_FIFO_SIZE,
  824. I915_MAX_WM,
  825. 1,
  826. 2,
  827. I830_FIFO_LINE_SIZE
  828. };
  829. static const struct intel_watermark_params i830_wm_info = {
  830. I830_FIFO_SIZE,
  831. I915_MAX_WM,
  832. 1,
  833. 2,
  834. I830_FIFO_LINE_SIZE
  835. };
  836. static const struct intel_watermark_params ironlake_display_wm_info = {
  837. ILK_DISPLAY_FIFO,
  838. ILK_DISPLAY_MAXWM,
  839. ILK_DISPLAY_DFTWM,
  840. 2,
  841. ILK_FIFO_LINE_SIZE
  842. };
  843. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  844. ILK_CURSOR_FIFO,
  845. ILK_CURSOR_MAXWM,
  846. ILK_CURSOR_DFTWM,
  847. 2,
  848. ILK_FIFO_LINE_SIZE
  849. };
  850. static const struct intel_watermark_params ironlake_display_srwm_info = {
  851. ILK_DISPLAY_SR_FIFO,
  852. ILK_DISPLAY_MAX_SRWM,
  853. ILK_DISPLAY_DFT_SRWM,
  854. 2,
  855. ILK_FIFO_LINE_SIZE
  856. };
  857. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  858. ILK_CURSOR_SR_FIFO,
  859. ILK_CURSOR_MAX_SRWM,
  860. ILK_CURSOR_DFT_SRWM,
  861. 2,
  862. ILK_FIFO_LINE_SIZE
  863. };
  864. static const struct intel_watermark_params sandybridge_display_wm_info = {
  865. SNB_DISPLAY_FIFO,
  866. SNB_DISPLAY_MAXWM,
  867. SNB_DISPLAY_DFTWM,
  868. 2,
  869. SNB_FIFO_LINE_SIZE
  870. };
  871. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  872. SNB_CURSOR_FIFO,
  873. SNB_CURSOR_MAXWM,
  874. SNB_CURSOR_DFTWM,
  875. 2,
  876. SNB_FIFO_LINE_SIZE
  877. };
  878. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  879. SNB_DISPLAY_SR_FIFO,
  880. SNB_DISPLAY_MAX_SRWM,
  881. SNB_DISPLAY_DFT_SRWM,
  882. 2,
  883. SNB_FIFO_LINE_SIZE
  884. };
  885. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  886. SNB_CURSOR_SR_FIFO,
  887. SNB_CURSOR_MAX_SRWM,
  888. SNB_CURSOR_DFT_SRWM,
  889. 2,
  890. SNB_FIFO_LINE_SIZE
  891. };
  892. /**
  893. * intel_calculate_wm - calculate watermark level
  894. * @clock_in_khz: pixel clock
  895. * @wm: chip FIFO params
  896. * @pixel_size: display pixel size
  897. * @latency_ns: memory latency for the platform
  898. *
  899. * Calculate the watermark level (the level at which the display plane will
  900. * start fetching from memory again). Each chip has a different display
  901. * FIFO size and allocation, so the caller needs to figure that out and pass
  902. * in the correct intel_watermark_params structure.
  903. *
  904. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  905. * on the pixel size. When it reaches the watermark level, it'll start
  906. * fetching FIFO line sized based chunks from memory until the FIFO fills
  907. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  908. * will occur, and a display engine hang could result.
  909. */
  910. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  911. const struct intel_watermark_params *wm,
  912. int fifo_size,
  913. int pixel_size,
  914. unsigned long latency_ns)
  915. {
  916. long entries_required, wm_size;
  917. /*
  918. * Note: we need to make sure we don't overflow for various clock &
  919. * latency values.
  920. * clocks go from a few thousand to several hundred thousand.
  921. * latency is usually a few thousand
  922. */
  923. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  924. 1000;
  925. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  926. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  927. wm_size = fifo_size - (entries_required + wm->guard_size);
  928. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  929. /* Don't promote wm_size to unsigned... */
  930. if (wm_size > (long)wm->max_wm)
  931. wm_size = wm->max_wm;
  932. if (wm_size <= 0)
  933. wm_size = wm->default_wm;
  934. return wm_size;
  935. }
  936. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  937. {
  938. struct drm_crtc *crtc, *enabled = NULL;
  939. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  940. if (intel_crtc_active(crtc)) {
  941. if (enabled)
  942. return NULL;
  943. enabled = crtc;
  944. }
  945. }
  946. return enabled;
  947. }
  948. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  949. {
  950. struct drm_device *dev = unused_crtc->dev;
  951. struct drm_i915_private *dev_priv = dev->dev_private;
  952. struct drm_crtc *crtc;
  953. const struct cxsr_latency *latency;
  954. u32 reg;
  955. unsigned long wm;
  956. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  957. dev_priv->fsb_freq, dev_priv->mem_freq);
  958. if (!latency) {
  959. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  960. pineview_disable_cxsr(dev);
  961. return;
  962. }
  963. crtc = single_enabled_crtc(dev);
  964. if (crtc) {
  965. const struct drm_display_mode *adjusted_mode;
  966. int pixel_size = crtc->fb->bits_per_pixel / 8;
  967. int clock;
  968. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  969. clock = adjusted_mode->crtc_clock;
  970. /* Display SR */
  971. wm = intel_calculate_wm(clock, &pineview_display_wm,
  972. pineview_display_wm.fifo_size,
  973. pixel_size, latency->display_sr);
  974. reg = I915_READ(DSPFW1);
  975. reg &= ~DSPFW_SR_MASK;
  976. reg |= wm << DSPFW_SR_SHIFT;
  977. I915_WRITE(DSPFW1, reg);
  978. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  979. /* cursor SR */
  980. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  981. pineview_display_wm.fifo_size,
  982. pixel_size, latency->cursor_sr);
  983. reg = I915_READ(DSPFW3);
  984. reg &= ~DSPFW_CURSOR_SR_MASK;
  985. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  986. I915_WRITE(DSPFW3, reg);
  987. /* Display HPLL off SR */
  988. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  989. pineview_display_hplloff_wm.fifo_size,
  990. pixel_size, latency->display_hpll_disable);
  991. reg = I915_READ(DSPFW3);
  992. reg &= ~DSPFW_HPLL_SR_MASK;
  993. reg |= wm & DSPFW_HPLL_SR_MASK;
  994. I915_WRITE(DSPFW3, reg);
  995. /* cursor HPLL off SR */
  996. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  997. pineview_display_hplloff_wm.fifo_size,
  998. pixel_size, latency->cursor_hpll_disable);
  999. reg = I915_READ(DSPFW3);
  1000. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  1001. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  1002. I915_WRITE(DSPFW3, reg);
  1003. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  1004. /* activate cxsr */
  1005. I915_WRITE(DSPFW3,
  1006. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  1007. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  1008. } else {
  1009. pineview_disable_cxsr(dev);
  1010. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  1011. }
  1012. }
  1013. static bool g4x_compute_wm0(struct drm_device *dev,
  1014. int plane,
  1015. const struct intel_watermark_params *display,
  1016. int display_latency_ns,
  1017. const struct intel_watermark_params *cursor,
  1018. int cursor_latency_ns,
  1019. int *plane_wm,
  1020. int *cursor_wm)
  1021. {
  1022. struct drm_crtc *crtc;
  1023. const struct drm_display_mode *adjusted_mode;
  1024. int htotal, hdisplay, clock, pixel_size;
  1025. int line_time_us, line_count;
  1026. int entries, tlb_miss;
  1027. crtc = intel_get_crtc_for_plane(dev, plane);
  1028. if (!intel_crtc_active(crtc)) {
  1029. *cursor_wm = cursor->guard_size;
  1030. *plane_wm = display->guard_size;
  1031. return false;
  1032. }
  1033. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1034. clock = adjusted_mode->crtc_clock;
  1035. htotal = adjusted_mode->htotal;
  1036. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1037. pixel_size = crtc->fb->bits_per_pixel / 8;
  1038. /* Use the small buffer method to calculate plane watermark */
  1039. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1040. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1041. if (tlb_miss > 0)
  1042. entries += tlb_miss;
  1043. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1044. *plane_wm = entries + display->guard_size;
  1045. if (*plane_wm > (int)display->max_wm)
  1046. *plane_wm = display->max_wm;
  1047. /* Use the large buffer method to calculate cursor watermark */
  1048. line_time_us = ((htotal * 1000) / clock);
  1049. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1050. entries = line_count * 64 * pixel_size;
  1051. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1052. if (tlb_miss > 0)
  1053. entries += tlb_miss;
  1054. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1055. *cursor_wm = entries + cursor->guard_size;
  1056. if (*cursor_wm > (int)cursor->max_wm)
  1057. *cursor_wm = (int)cursor->max_wm;
  1058. return true;
  1059. }
  1060. /*
  1061. * Check the wm result.
  1062. *
  1063. * If any calculated watermark values is larger than the maximum value that
  1064. * can be programmed into the associated watermark register, that watermark
  1065. * must be disabled.
  1066. */
  1067. static bool g4x_check_srwm(struct drm_device *dev,
  1068. int display_wm, int cursor_wm,
  1069. const struct intel_watermark_params *display,
  1070. const struct intel_watermark_params *cursor)
  1071. {
  1072. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1073. display_wm, cursor_wm);
  1074. if (display_wm > display->max_wm) {
  1075. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1076. display_wm, display->max_wm);
  1077. return false;
  1078. }
  1079. if (cursor_wm > cursor->max_wm) {
  1080. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1081. cursor_wm, cursor->max_wm);
  1082. return false;
  1083. }
  1084. if (!(display_wm || cursor_wm)) {
  1085. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1086. return false;
  1087. }
  1088. return true;
  1089. }
  1090. static bool g4x_compute_srwm(struct drm_device *dev,
  1091. int plane,
  1092. int latency_ns,
  1093. const struct intel_watermark_params *display,
  1094. const struct intel_watermark_params *cursor,
  1095. int *display_wm, int *cursor_wm)
  1096. {
  1097. struct drm_crtc *crtc;
  1098. const struct drm_display_mode *adjusted_mode;
  1099. int hdisplay, htotal, pixel_size, clock;
  1100. unsigned long line_time_us;
  1101. int line_count, line_size;
  1102. int small, large;
  1103. int entries;
  1104. if (!latency_ns) {
  1105. *display_wm = *cursor_wm = 0;
  1106. return false;
  1107. }
  1108. crtc = intel_get_crtc_for_plane(dev, plane);
  1109. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1110. clock = adjusted_mode->crtc_clock;
  1111. htotal = adjusted_mode->htotal;
  1112. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1113. pixel_size = crtc->fb->bits_per_pixel / 8;
  1114. line_time_us = (htotal * 1000) / clock;
  1115. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1116. line_size = hdisplay * pixel_size;
  1117. /* Use the minimum of the small and large buffer method for primary */
  1118. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1119. large = line_count * line_size;
  1120. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1121. *display_wm = entries + display->guard_size;
  1122. /* calculate the self-refresh watermark for display cursor */
  1123. entries = line_count * pixel_size * 64;
  1124. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1125. *cursor_wm = entries + cursor->guard_size;
  1126. return g4x_check_srwm(dev,
  1127. *display_wm, *cursor_wm,
  1128. display, cursor);
  1129. }
  1130. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1131. int plane,
  1132. int *plane_prec_mult,
  1133. int *plane_dl,
  1134. int *cursor_prec_mult,
  1135. int *cursor_dl)
  1136. {
  1137. struct drm_crtc *crtc;
  1138. int clock, pixel_size;
  1139. int entries;
  1140. crtc = intel_get_crtc_for_plane(dev, plane);
  1141. if (!intel_crtc_active(crtc))
  1142. return false;
  1143. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1144. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1145. entries = (clock / 1000) * pixel_size;
  1146. *plane_prec_mult = (entries > 256) ?
  1147. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1148. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1149. pixel_size);
  1150. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1151. *cursor_prec_mult = (entries > 256) ?
  1152. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1153. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1154. return true;
  1155. }
  1156. /*
  1157. * Update drain latency registers of memory arbiter
  1158. *
  1159. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1160. * to be programmed. Each plane has a drain latency multiplier and a drain
  1161. * latency value.
  1162. */
  1163. static void vlv_update_drain_latency(struct drm_device *dev)
  1164. {
  1165. struct drm_i915_private *dev_priv = dev->dev_private;
  1166. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1167. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1168. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1169. either 16 or 32 */
  1170. /* For plane A, Cursor A */
  1171. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1172. &cursor_prec_mult, &cursora_dl)) {
  1173. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1174. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1175. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1176. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1177. I915_WRITE(VLV_DDL1, cursora_prec |
  1178. (cursora_dl << DDL_CURSORA_SHIFT) |
  1179. planea_prec | planea_dl);
  1180. }
  1181. /* For plane B, Cursor B */
  1182. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1183. &cursor_prec_mult, &cursorb_dl)) {
  1184. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1185. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1186. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1187. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1188. I915_WRITE(VLV_DDL2, cursorb_prec |
  1189. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1190. planeb_prec | planeb_dl);
  1191. }
  1192. }
  1193. #define single_plane_enabled(mask) is_power_of_2(mask)
  1194. static void valleyview_update_wm(struct drm_crtc *crtc)
  1195. {
  1196. struct drm_device *dev = crtc->dev;
  1197. static const int sr_latency_ns = 12000;
  1198. struct drm_i915_private *dev_priv = dev->dev_private;
  1199. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1200. int plane_sr, cursor_sr;
  1201. int ignore_plane_sr, ignore_cursor_sr;
  1202. unsigned int enabled = 0;
  1203. vlv_update_drain_latency(dev);
  1204. if (g4x_compute_wm0(dev, PIPE_A,
  1205. &valleyview_wm_info, latency_ns,
  1206. &valleyview_cursor_wm_info, latency_ns,
  1207. &planea_wm, &cursora_wm))
  1208. enabled |= 1 << PIPE_A;
  1209. if (g4x_compute_wm0(dev, PIPE_B,
  1210. &valleyview_wm_info, latency_ns,
  1211. &valleyview_cursor_wm_info, latency_ns,
  1212. &planeb_wm, &cursorb_wm))
  1213. enabled |= 1 << PIPE_B;
  1214. if (single_plane_enabled(enabled) &&
  1215. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1216. sr_latency_ns,
  1217. &valleyview_wm_info,
  1218. &valleyview_cursor_wm_info,
  1219. &plane_sr, &ignore_cursor_sr) &&
  1220. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1221. 2*sr_latency_ns,
  1222. &valleyview_wm_info,
  1223. &valleyview_cursor_wm_info,
  1224. &ignore_plane_sr, &cursor_sr)) {
  1225. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1226. } else {
  1227. I915_WRITE(FW_BLC_SELF_VLV,
  1228. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1229. plane_sr = cursor_sr = 0;
  1230. }
  1231. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1232. planea_wm, cursora_wm,
  1233. planeb_wm, cursorb_wm,
  1234. plane_sr, cursor_sr);
  1235. I915_WRITE(DSPFW1,
  1236. (plane_sr << DSPFW_SR_SHIFT) |
  1237. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1238. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1239. planea_wm);
  1240. I915_WRITE(DSPFW2,
  1241. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1242. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1243. I915_WRITE(DSPFW3,
  1244. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1245. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1246. }
  1247. static void g4x_update_wm(struct drm_crtc *crtc)
  1248. {
  1249. struct drm_device *dev = crtc->dev;
  1250. static const int sr_latency_ns = 12000;
  1251. struct drm_i915_private *dev_priv = dev->dev_private;
  1252. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1253. int plane_sr, cursor_sr;
  1254. unsigned int enabled = 0;
  1255. if (g4x_compute_wm0(dev, PIPE_A,
  1256. &g4x_wm_info, latency_ns,
  1257. &g4x_cursor_wm_info, latency_ns,
  1258. &planea_wm, &cursora_wm))
  1259. enabled |= 1 << PIPE_A;
  1260. if (g4x_compute_wm0(dev, PIPE_B,
  1261. &g4x_wm_info, latency_ns,
  1262. &g4x_cursor_wm_info, latency_ns,
  1263. &planeb_wm, &cursorb_wm))
  1264. enabled |= 1 << PIPE_B;
  1265. if (single_plane_enabled(enabled) &&
  1266. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1267. sr_latency_ns,
  1268. &g4x_wm_info,
  1269. &g4x_cursor_wm_info,
  1270. &plane_sr, &cursor_sr)) {
  1271. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1272. } else {
  1273. I915_WRITE(FW_BLC_SELF,
  1274. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1275. plane_sr = cursor_sr = 0;
  1276. }
  1277. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1278. planea_wm, cursora_wm,
  1279. planeb_wm, cursorb_wm,
  1280. plane_sr, cursor_sr);
  1281. I915_WRITE(DSPFW1,
  1282. (plane_sr << DSPFW_SR_SHIFT) |
  1283. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1284. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1285. planea_wm);
  1286. I915_WRITE(DSPFW2,
  1287. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1288. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1289. /* HPLL off in SR has some issues on G4x... disable it */
  1290. I915_WRITE(DSPFW3,
  1291. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1292. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1293. }
  1294. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1295. {
  1296. struct drm_device *dev = unused_crtc->dev;
  1297. struct drm_i915_private *dev_priv = dev->dev_private;
  1298. struct drm_crtc *crtc;
  1299. int srwm = 1;
  1300. int cursor_sr = 16;
  1301. /* Calc sr entries for one plane configs */
  1302. crtc = single_enabled_crtc(dev);
  1303. if (crtc) {
  1304. /* self-refresh has much higher latency */
  1305. static const int sr_latency_ns = 12000;
  1306. const struct drm_display_mode *adjusted_mode =
  1307. &to_intel_crtc(crtc)->config.adjusted_mode;
  1308. int clock = adjusted_mode->crtc_clock;
  1309. int htotal = adjusted_mode->htotal;
  1310. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1311. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1312. unsigned long line_time_us;
  1313. int entries;
  1314. line_time_us = ((htotal * 1000) / clock);
  1315. /* Use ns/us then divide to preserve precision */
  1316. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1317. pixel_size * hdisplay;
  1318. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1319. srwm = I965_FIFO_SIZE - entries;
  1320. if (srwm < 0)
  1321. srwm = 1;
  1322. srwm &= 0x1ff;
  1323. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1324. entries, srwm);
  1325. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1326. pixel_size * 64;
  1327. entries = DIV_ROUND_UP(entries,
  1328. i965_cursor_wm_info.cacheline_size);
  1329. cursor_sr = i965_cursor_wm_info.fifo_size -
  1330. (entries + i965_cursor_wm_info.guard_size);
  1331. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1332. cursor_sr = i965_cursor_wm_info.max_wm;
  1333. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1334. "cursor %d\n", srwm, cursor_sr);
  1335. if (IS_CRESTLINE(dev))
  1336. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1337. } else {
  1338. /* Turn off self refresh if both pipes are enabled */
  1339. if (IS_CRESTLINE(dev))
  1340. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1341. & ~FW_BLC_SELF_EN);
  1342. }
  1343. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1344. srwm);
  1345. /* 965 has limitations... */
  1346. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1347. (8 << 16) | (8 << 8) | (8 << 0));
  1348. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1349. /* update cursor SR watermark */
  1350. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1351. }
  1352. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1353. {
  1354. struct drm_device *dev = unused_crtc->dev;
  1355. struct drm_i915_private *dev_priv = dev->dev_private;
  1356. const struct intel_watermark_params *wm_info;
  1357. uint32_t fwater_lo;
  1358. uint32_t fwater_hi;
  1359. int cwm, srwm = 1;
  1360. int fifo_size;
  1361. int planea_wm, planeb_wm;
  1362. struct drm_crtc *crtc, *enabled = NULL;
  1363. if (IS_I945GM(dev))
  1364. wm_info = &i945_wm_info;
  1365. else if (!IS_GEN2(dev))
  1366. wm_info = &i915_wm_info;
  1367. else
  1368. wm_info = &i855_wm_info;
  1369. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1370. crtc = intel_get_crtc_for_plane(dev, 0);
  1371. if (intel_crtc_active(crtc)) {
  1372. const struct drm_display_mode *adjusted_mode;
  1373. int cpp = crtc->fb->bits_per_pixel / 8;
  1374. if (IS_GEN2(dev))
  1375. cpp = 4;
  1376. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1377. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1378. wm_info, fifo_size, cpp,
  1379. latency_ns);
  1380. enabled = crtc;
  1381. } else
  1382. planea_wm = fifo_size - wm_info->guard_size;
  1383. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1384. crtc = intel_get_crtc_for_plane(dev, 1);
  1385. if (intel_crtc_active(crtc)) {
  1386. const struct drm_display_mode *adjusted_mode;
  1387. int cpp = crtc->fb->bits_per_pixel / 8;
  1388. if (IS_GEN2(dev))
  1389. cpp = 4;
  1390. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1391. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1392. wm_info, fifo_size, cpp,
  1393. latency_ns);
  1394. if (enabled == NULL)
  1395. enabled = crtc;
  1396. else
  1397. enabled = NULL;
  1398. } else
  1399. planeb_wm = fifo_size - wm_info->guard_size;
  1400. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1401. /*
  1402. * Overlay gets an aggressive default since video jitter is bad.
  1403. */
  1404. cwm = 2;
  1405. /* Play safe and disable self-refresh before adjusting watermarks. */
  1406. if (IS_I945G(dev) || IS_I945GM(dev))
  1407. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1408. else if (IS_I915GM(dev))
  1409. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1410. /* Calc sr entries for one plane configs */
  1411. if (HAS_FW_BLC(dev) && enabled) {
  1412. /* self-refresh has much higher latency */
  1413. static const int sr_latency_ns = 6000;
  1414. const struct drm_display_mode *adjusted_mode =
  1415. &to_intel_crtc(enabled)->config.adjusted_mode;
  1416. int clock = adjusted_mode->crtc_clock;
  1417. int htotal = adjusted_mode->htotal;
  1418. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1419. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1420. unsigned long line_time_us;
  1421. int entries;
  1422. line_time_us = (htotal * 1000) / clock;
  1423. /* Use ns/us then divide to preserve precision */
  1424. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1425. pixel_size * hdisplay;
  1426. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1427. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1428. srwm = wm_info->fifo_size - entries;
  1429. if (srwm < 0)
  1430. srwm = 1;
  1431. if (IS_I945G(dev) || IS_I945GM(dev))
  1432. I915_WRITE(FW_BLC_SELF,
  1433. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1434. else if (IS_I915GM(dev))
  1435. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1436. }
  1437. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1438. planea_wm, planeb_wm, cwm, srwm);
  1439. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1440. fwater_hi = (cwm & 0x1f);
  1441. /* Set request length to 8 cachelines per fetch */
  1442. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1443. fwater_hi = fwater_hi | (1 << 8);
  1444. I915_WRITE(FW_BLC, fwater_lo);
  1445. I915_WRITE(FW_BLC2, fwater_hi);
  1446. if (HAS_FW_BLC(dev)) {
  1447. if (enabled) {
  1448. if (IS_I945G(dev) || IS_I945GM(dev))
  1449. I915_WRITE(FW_BLC_SELF,
  1450. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1451. else if (IS_I915GM(dev))
  1452. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1453. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1454. } else
  1455. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1456. }
  1457. }
  1458. static void i830_update_wm(struct drm_crtc *unused_crtc)
  1459. {
  1460. struct drm_device *dev = unused_crtc->dev;
  1461. struct drm_i915_private *dev_priv = dev->dev_private;
  1462. struct drm_crtc *crtc;
  1463. const struct drm_display_mode *adjusted_mode;
  1464. uint32_t fwater_lo;
  1465. int planea_wm;
  1466. crtc = single_enabled_crtc(dev);
  1467. if (crtc == NULL)
  1468. return;
  1469. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1470. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1471. &i830_wm_info,
  1472. dev_priv->display.get_fifo_size(dev, 0),
  1473. 4, latency_ns);
  1474. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1475. fwater_lo |= (3<<8) | planea_wm;
  1476. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1477. I915_WRITE(FW_BLC, fwater_lo);
  1478. }
  1479. /*
  1480. * Check the wm result.
  1481. *
  1482. * If any calculated watermark values is larger than the maximum value that
  1483. * can be programmed into the associated watermark register, that watermark
  1484. * must be disabled.
  1485. */
  1486. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1487. int fbc_wm, int display_wm, int cursor_wm,
  1488. const struct intel_watermark_params *display,
  1489. const struct intel_watermark_params *cursor)
  1490. {
  1491. struct drm_i915_private *dev_priv = dev->dev_private;
  1492. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1493. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1494. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1495. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1496. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1497. /* fbc has it's own way to disable FBC WM */
  1498. I915_WRITE(DISP_ARB_CTL,
  1499. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1500. return false;
  1501. } else if (INTEL_INFO(dev)->gen >= 6) {
  1502. /* enable FBC WM (except on ILK, where it must remain off) */
  1503. I915_WRITE(DISP_ARB_CTL,
  1504. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1505. }
  1506. if (display_wm > display->max_wm) {
  1507. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1508. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1509. return false;
  1510. }
  1511. if (cursor_wm > cursor->max_wm) {
  1512. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1513. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1514. return false;
  1515. }
  1516. if (!(fbc_wm || display_wm || cursor_wm)) {
  1517. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1518. return false;
  1519. }
  1520. return true;
  1521. }
  1522. /*
  1523. * Compute watermark values of WM[1-3],
  1524. */
  1525. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1526. int latency_ns,
  1527. const struct intel_watermark_params *display,
  1528. const struct intel_watermark_params *cursor,
  1529. int *fbc_wm, int *display_wm, int *cursor_wm)
  1530. {
  1531. struct drm_crtc *crtc;
  1532. const struct drm_display_mode *adjusted_mode;
  1533. unsigned long line_time_us;
  1534. int hdisplay, htotal, pixel_size, clock;
  1535. int line_count, line_size;
  1536. int small, large;
  1537. int entries;
  1538. if (!latency_ns) {
  1539. *fbc_wm = *display_wm = *cursor_wm = 0;
  1540. return false;
  1541. }
  1542. crtc = intel_get_crtc_for_plane(dev, plane);
  1543. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1544. clock = adjusted_mode->crtc_clock;
  1545. htotal = adjusted_mode->htotal;
  1546. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1547. pixel_size = crtc->fb->bits_per_pixel / 8;
  1548. line_time_us = (htotal * 1000) / clock;
  1549. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1550. line_size = hdisplay * pixel_size;
  1551. /* Use the minimum of the small and large buffer method for primary */
  1552. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1553. large = line_count * line_size;
  1554. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1555. *display_wm = entries + display->guard_size;
  1556. /*
  1557. * Spec says:
  1558. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1559. */
  1560. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1561. /* calculate the self-refresh watermark for display cursor */
  1562. entries = line_count * pixel_size * 64;
  1563. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1564. *cursor_wm = entries + cursor->guard_size;
  1565. return ironlake_check_srwm(dev, level,
  1566. *fbc_wm, *display_wm, *cursor_wm,
  1567. display, cursor);
  1568. }
  1569. static void ironlake_update_wm(struct drm_crtc *crtc)
  1570. {
  1571. struct drm_device *dev = crtc->dev;
  1572. struct drm_i915_private *dev_priv = dev->dev_private;
  1573. int fbc_wm, plane_wm, cursor_wm;
  1574. unsigned int enabled;
  1575. enabled = 0;
  1576. if (g4x_compute_wm0(dev, PIPE_A,
  1577. &ironlake_display_wm_info,
  1578. dev_priv->wm.pri_latency[0] * 100,
  1579. &ironlake_cursor_wm_info,
  1580. dev_priv->wm.cur_latency[0] * 100,
  1581. &plane_wm, &cursor_wm)) {
  1582. I915_WRITE(WM0_PIPEA_ILK,
  1583. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1584. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1585. " plane %d, " "cursor: %d\n",
  1586. plane_wm, cursor_wm);
  1587. enabled |= 1 << PIPE_A;
  1588. }
  1589. if (g4x_compute_wm0(dev, PIPE_B,
  1590. &ironlake_display_wm_info,
  1591. dev_priv->wm.pri_latency[0] * 100,
  1592. &ironlake_cursor_wm_info,
  1593. dev_priv->wm.cur_latency[0] * 100,
  1594. &plane_wm, &cursor_wm)) {
  1595. I915_WRITE(WM0_PIPEB_ILK,
  1596. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1597. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1598. " plane %d, cursor: %d\n",
  1599. plane_wm, cursor_wm);
  1600. enabled |= 1 << PIPE_B;
  1601. }
  1602. /*
  1603. * Calculate and update the self-refresh watermark only when one
  1604. * display plane is used.
  1605. */
  1606. I915_WRITE(WM3_LP_ILK, 0);
  1607. I915_WRITE(WM2_LP_ILK, 0);
  1608. I915_WRITE(WM1_LP_ILK, 0);
  1609. if (!single_plane_enabled(enabled))
  1610. return;
  1611. enabled = ffs(enabled) - 1;
  1612. /* WM1 */
  1613. if (!ironlake_compute_srwm(dev, 1, enabled,
  1614. dev_priv->wm.pri_latency[1] * 500,
  1615. &ironlake_display_srwm_info,
  1616. &ironlake_cursor_srwm_info,
  1617. &fbc_wm, &plane_wm, &cursor_wm))
  1618. return;
  1619. I915_WRITE(WM1_LP_ILK,
  1620. WM1_LP_SR_EN |
  1621. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1622. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1623. (plane_wm << WM1_LP_SR_SHIFT) |
  1624. cursor_wm);
  1625. /* WM2 */
  1626. if (!ironlake_compute_srwm(dev, 2, enabled,
  1627. dev_priv->wm.pri_latency[2] * 500,
  1628. &ironlake_display_srwm_info,
  1629. &ironlake_cursor_srwm_info,
  1630. &fbc_wm, &plane_wm, &cursor_wm))
  1631. return;
  1632. I915_WRITE(WM2_LP_ILK,
  1633. WM2_LP_EN |
  1634. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1635. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1636. (plane_wm << WM1_LP_SR_SHIFT) |
  1637. cursor_wm);
  1638. /*
  1639. * WM3 is unsupported on ILK, probably because we don't have latency
  1640. * data for that power state
  1641. */
  1642. }
  1643. static void sandybridge_update_wm(struct drm_crtc *crtc)
  1644. {
  1645. struct drm_device *dev = crtc->dev;
  1646. struct drm_i915_private *dev_priv = dev->dev_private;
  1647. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1648. u32 val;
  1649. int fbc_wm, plane_wm, cursor_wm;
  1650. unsigned int enabled;
  1651. enabled = 0;
  1652. if (g4x_compute_wm0(dev, PIPE_A,
  1653. &sandybridge_display_wm_info, latency,
  1654. &sandybridge_cursor_wm_info, latency,
  1655. &plane_wm, &cursor_wm)) {
  1656. val = I915_READ(WM0_PIPEA_ILK);
  1657. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1658. I915_WRITE(WM0_PIPEA_ILK, val |
  1659. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1660. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1661. " plane %d, " "cursor: %d\n",
  1662. plane_wm, cursor_wm);
  1663. enabled |= 1 << PIPE_A;
  1664. }
  1665. if (g4x_compute_wm0(dev, PIPE_B,
  1666. &sandybridge_display_wm_info, latency,
  1667. &sandybridge_cursor_wm_info, latency,
  1668. &plane_wm, &cursor_wm)) {
  1669. val = I915_READ(WM0_PIPEB_ILK);
  1670. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1671. I915_WRITE(WM0_PIPEB_ILK, val |
  1672. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1673. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1674. " plane %d, cursor: %d\n",
  1675. plane_wm, cursor_wm);
  1676. enabled |= 1 << PIPE_B;
  1677. }
  1678. /*
  1679. * Calculate and update the self-refresh watermark only when one
  1680. * display plane is used.
  1681. *
  1682. * SNB support 3 levels of watermark.
  1683. *
  1684. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1685. * and disabled in the descending order
  1686. *
  1687. */
  1688. I915_WRITE(WM3_LP_ILK, 0);
  1689. I915_WRITE(WM2_LP_ILK, 0);
  1690. I915_WRITE(WM1_LP_ILK, 0);
  1691. if (!single_plane_enabled(enabled) ||
  1692. dev_priv->sprite_scaling_enabled)
  1693. return;
  1694. enabled = ffs(enabled) - 1;
  1695. /* WM1 */
  1696. if (!ironlake_compute_srwm(dev, 1, enabled,
  1697. dev_priv->wm.pri_latency[1] * 500,
  1698. &sandybridge_display_srwm_info,
  1699. &sandybridge_cursor_srwm_info,
  1700. &fbc_wm, &plane_wm, &cursor_wm))
  1701. return;
  1702. I915_WRITE(WM1_LP_ILK,
  1703. WM1_LP_SR_EN |
  1704. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1705. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1706. (plane_wm << WM1_LP_SR_SHIFT) |
  1707. cursor_wm);
  1708. /* WM2 */
  1709. if (!ironlake_compute_srwm(dev, 2, enabled,
  1710. dev_priv->wm.pri_latency[2] * 500,
  1711. &sandybridge_display_srwm_info,
  1712. &sandybridge_cursor_srwm_info,
  1713. &fbc_wm, &plane_wm, &cursor_wm))
  1714. return;
  1715. I915_WRITE(WM2_LP_ILK,
  1716. WM2_LP_EN |
  1717. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1718. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1719. (plane_wm << WM1_LP_SR_SHIFT) |
  1720. cursor_wm);
  1721. /* WM3 */
  1722. if (!ironlake_compute_srwm(dev, 3, enabled,
  1723. dev_priv->wm.pri_latency[3] * 500,
  1724. &sandybridge_display_srwm_info,
  1725. &sandybridge_cursor_srwm_info,
  1726. &fbc_wm, &plane_wm, &cursor_wm))
  1727. return;
  1728. I915_WRITE(WM3_LP_ILK,
  1729. WM3_LP_EN |
  1730. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1731. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1732. (plane_wm << WM1_LP_SR_SHIFT) |
  1733. cursor_wm);
  1734. }
  1735. static void ivybridge_update_wm(struct drm_crtc *crtc)
  1736. {
  1737. struct drm_device *dev = crtc->dev;
  1738. struct drm_i915_private *dev_priv = dev->dev_private;
  1739. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1740. u32 val;
  1741. int fbc_wm, plane_wm, cursor_wm;
  1742. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1743. unsigned int enabled;
  1744. enabled = 0;
  1745. if (g4x_compute_wm0(dev, PIPE_A,
  1746. &sandybridge_display_wm_info, latency,
  1747. &sandybridge_cursor_wm_info, latency,
  1748. &plane_wm, &cursor_wm)) {
  1749. val = I915_READ(WM0_PIPEA_ILK);
  1750. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1751. I915_WRITE(WM0_PIPEA_ILK, val |
  1752. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1753. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1754. " plane %d, " "cursor: %d\n",
  1755. plane_wm, cursor_wm);
  1756. enabled |= 1 << PIPE_A;
  1757. }
  1758. if (g4x_compute_wm0(dev, PIPE_B,
  1759. &sandybridge_display_wm_info, latency,
  1760. &sandybridge_cursor_wm_info, latency,
  1761. &plane_wm, &cursor_wm)) {
  1762. val = I915_READ(WM0_PIPEB_ILK);
  1763. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1764. I915_WRITE(WM0_PIPEB_ILK, val |
  1765. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1766. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1767. " plane %d, cursor: %d\n",
  1768. plane_wm, cursor_wm);
  1769. enabled |= 1 << PIPE_B;
  1770. }
  1771. if (g4x_compute_wm0(dev, PIPE_C,
  1772. &sandybridge_display_wm_info, latency,
  1773. &sandybridge_cursor_wm_info, latency,
  1774. &plane_wm, &cursor_wm)) {
  1775. val = I915_READ(WM0_PIPEC_IVB);
  1776. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1777. I915_WRITE(WM0_PIPEC_IVB, val |
  1778. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1779. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1780. " plane %d, cursor: %d\n",
  1781. plane_wm, cursor_wm);
  1782. enabled |= 1 << PIPE_C;
  1783. }
  1784. /*
  1785. * Calculate and update the self-refresh watermark only when one
  1786. * display plane is used.
  1787. *
  1788. * SNB support 3 levels of watermark.
  1789. *
  1790. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1791. * and disabled in the descending order
  1792. *
  1793. */
  1794. I915_WRITE(WM3_LP_ILK, 0);
  1795. I915_WRITE(WM2_LP_ILK, 0);
  1796. I915_WRITE(WM1_LP_ILK, 0);
  1797. if (!single_plane_enabled(enabled) ||
  1798. dev_priv->sprite_scaling_enabled)
  1799. return;
  1800. enabled = ffs(enabled) - 1;
  1801. /* WM1 */
  1802. if (!ironlake_compute_srwm(dev, 1, enabled,
  1803. dev_priv->wm.pri_latency[1] * 500,
  1804. &sandybridge_display_srwm_info,
  1805. &sandybridge_cursor_srwm_info,
  1806. &fbc_wm, &plane_wm, &cursor_wm))
  1807. return;
  1808. I915_WRITE(WM1_LP_ILK,
  1809. WM1_LP_SR_EN |
  1810. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1811. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1812. (plane_wm << WM1_LP_SR_SHIFT) |
  1813. cursor_wm);
  1814. /* WM2 */
  1815. if (!ironlake_compute_srwm(dev, 2, enabled,
  1816. dev_priv->wm.pri_latency[2] * 500,
  1817. &sandybridge_display_srwm_info,
  1818. &sandybridge_cursor_srwm_info,
  1819. &fbc_wm, &plane_wm, &cursor_wm))
  1820. return;
  1821. I915_WRITE(WM2_LP_ILK,
  1822. WM2_LP_EN |
  1823. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1824. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1825. (plane_wm << WM1_LP_SR_SHIFT) |
  1826. cursor_wm);
  1827. /* WM3, note we have to correct the cursor latency */
  1828. if (!ironlake_compute_srwm(dev, 3, enabled,
  1829. dev_priv->wm.pri_latency[3] * 500,
  1830. &sandybridge_display_srwm_info,
  1831. &sandybridge_cursor_srwm_info,
  1832. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1833. !ironlake_compute_srwm(dev, 3, enabled,
  1834. dev_priv->wm.cur_latency[3] * 500,
  1835. &sandybridge_display_srwm_info,
  1836. &sandybridge_cursor_srwm_info,
  1837. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1838. return;
  1839. I915_WRITE(WM3_LP_ILK,
  1840. WM3_LP_EN |
  1841. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1842. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1843. (plane_wm << WM1_LP_SR_SHIFT) |
  1844. cursor_wm);
  1845. }
  1846. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1847. struct drm_crtc *crtc)
  1848. {
  1849. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1850. uint32_t pixel_rate;
  1851. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1852. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1853. * adjust the pixel_rate here. */
  1854. if (intel_crtc->config.pch_pfit.enabled) {
  1855. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1856. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1857. pipe_w = intel_crtc->config.pipe_src_w;
  1858. pipe_h = intel_crtc->config.pipe_src_h;
  1859. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1860. pfit_h = pfit_size & 0xFFFF;
  1861. if (pipe_w < pfit_w)
  1862. pipe_w = pfit_w;
  1863. if (pipe_h < pfit_h)
  1864. pipe_h = pfit_h;
  1865. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1866. pfit_w * pfit_h);
  1867. }
  1868. return pixel_rate;
  1869. }
  1870. /* latency must be in 0.1us units. */
  1871. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1872. uint32_t latency)
  1873. {
  1874. uint64_t ret;
  1875. if (WARN(latency == 0, "Latency value missing\n"))
  1876. return UINT_MAX;
  1877. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1878. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1879. return ret;
  1880. }
  1881. /* latency must be in 0.1us units. */
  1882. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1883. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1884. uint32_t latency)
  1885. {
  1886. uint32_t ret;
  1887. if (WARN(latency == 0, "Latency value missing\n"))
  1888. return UINT_MAX;
  1889. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1890. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1891. ret = DIV_ROUND_UP(ret, 64) + 2;
  1892. return ret;
  1893. }
  1894. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1895. uint8_t bytes_per_pixel)
  1896. {
  1897. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1898. }
  1899. struct hsw_pipe_wm_parameters {
  1900. bool active;
  1901. uint32_t pipe_htotal;
  1902. uint32_t pixel_rate;
  1903. struct intel_plane_wm_parameters pri;
  1904. struct intel_plane_wm_parameters spr;
  1905. struct intel_plane_wm_parameters cur;
  1906. };
  1907. struct hsw_wm_maximums {
  1908. uint16_t pri;
  1909. uint16_t spr;
  1910. uint16_t cur;
  1911. uint16_t fbc;
  1912. };
  1913. /* used in computing the new watermarks state */
  1914. struct intel_wm_config {
  1915. unsigned int num_pipes_active;
  1916. bool sprites_enabled;
  1917. bool sprites_scaled;
  1918. };
  1919. /*
  1920. * For both WM_PIPE and WM_LP.
  1921. * mem_value must be in 0.1us units.
  1922. */
  1923. static uint32_t ilk_compute_pri_wm(const struct hsw_pipe_wm_parameters *params,
  1924. uint32_t mem_value,
  1925. bool is_lp)
  1926. {
  1927. uint32_t method1, method2;
  1928. if (!params->active || !params->pri.enabled)
  1929. return 0;
  1930. method1 = ilk_wm_method1(params->pixel_rate,
  1931. params->pri.bytes_per_pixel,
  1932. mem_value);
  1933. if (!is_lp)
  1934. return method1;
  1935. method2 = ilk_wm_method2(params->pixel_rate,
  1936. params->pipe_htotal,
  1937. params->pri.horiz_pixels,
  1938. params->pri.bytes_per_pixel,
  1939. mem_value);
  1940. return min(method1, method2);
  1941. }
  1942. /*
  1943. * For both WM_PIPE and WM_LP.
  1944. * mem_value must be in 0.1us units.
  1945. */
  1946. static uint32_t ilk_compute_spr_wm(const struct hsw_pipe_wm_parameters *params,
  1947. uint32_t mem_value)
  1948. {
  1949. uint32_t method1, method2;
  1950. if (!params->active || !params->spr.enabled)
  1951. return 0;
  1952. method1 = ilk_wm_method1(params->pixel_rate,
  1953. params->spr.bytes_per_pixel,
  1954. mem_value);
  1955. method2 = ilk_wm_method2(params->pixel_rate,
  1956. params->pipe_htotal,
  1957. params->spr.horiz_pixels,
  1958. params->spr.bytes_per_pixel,
  1959. mem_value);
  1960. return min(method1, method2);
  1961. }
  1962. /*
  1963. * For both WM_PIPE and WM_LP.
  1964. * mem_value must be in 0.1us units.
  1965. */
  1966. static uint32_t ilk_compute_cur_wm(const struct hsw_pipe_wm_parameters *params,
  1967. uint32_t mem_value)
  1968. {
  1969. if (!params->active || !params->cur.enabled)
  1970. return 0;
  1971. return ilk_wm_method2(params->pixel_rate,
  1972. params->pipe_htotal,
  1973. params->cur.horiz_pixels,
  1974. params->cur.bytes_per_pixel,
  1975. mem_value);
  1976. }
  1977. /* Only for WM_LP. */
  1978. static uint32_t ilk_compute_fbc_wm(const struct hsw_pipe_wm_parameters *params,
  1979. uint32_t pri_val)
  1980. {
  1981. if (!params->active || !params->pri.enabled)
  1982. return 0;
  1983. return ilk_wm_fbc(pri_val,
  1984. params->pri.horiz_pixels,
  1985. params->pri.bytes_per_pixel);
  1986. }
  1987. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1988. {
  1989. if (INTEL_INFO(dev)->gen >= 8)
  1990. return 3072;
  1991. else if (INTEL_INFO(dev)->gen >= 7)
  1992. return 768;
  1993. else
  1994. return 512;
  1995. }
  1996. /* Calculate the maximum primary/sprite plane watermark */
  1997. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1998. int level,
  1999. const struct intel_wm_config *config,
  2000. enum intel_ddb_partitioning ddb_partitioning,
  2001. bool is_sprite)
  2002. {
  2003. unsigned int fifo_size = ilk_display_fifo_size(dev);
  2004. unsigned int max;
  2005. /* if sprites aren't enabled, sprites get nothing */
  2006. if (is_sprite && !config->sprites_enabled)
  2007. return 0;
  2008. /* HSW allows LP1+ watermarks even with multiple pipes */
  2009. if (level == 0 || config->num_pipes_active > 1) {
  2010. fifo_size /= INTEL_INFO(dev)->num_pipes;
  2011. /*
  2012. * For some reason the non self refresh
  2013. * FIFO size is only half of the self
  2014. * refresh FIFO size on ILK/SNB.
  2015. */
  2016. if (INTEL_INFO(dev)->gen <= 6)
  2017. fifo_size /= 2;
  2018. }
  2019. if (config->sprites_enabled) {
  2020. /* level 0 is always calculated with 1:1 split */
  2021. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  2022. if (is_sprite)
  2023. fifo_size *= 5;
  2024. fifo_size /= 6;
  2025. } else {
  2026. fifo_size /= 2;
  2027. }
  2028. }
  2029. /* clamp to max that the registers can hold */
  2030. if (INTEL_INFO(dev)->gen >= 8)
  2031. max = level == 0 ? 255 : 2047;
  2032. else if (INTEL_INFO(dev)->gen >= 7)
  2033. /* IVB/HSW primary/sprite plane watermarks */
  2034. max = level == 0 ? 127 : 1023;
  2035. else if (!is_sprite)
  2036. /* ILK/SNB primary plane watermarks */
  2037. max = level == 0 ? 127 : 511;
  2038. else
  2039. /* ILK/SNB sprite plane watermarks */
  2040. max = level == 0 ? 63 : 255;
  2041. return min(fifo_size, max);
  2042. }
  2043. /* Calculate the maximum cursor plane watermark */
  2044. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  2045. int level,
  2046. const struct intel_wm_config *config)
  2047. {
  2048. /* HSW LP1+ watermarks w/ multiple pipes */
  2049. if (level > 0 && config->num_pipes_active > 1)
  2050. return 64;
  2051. /* otherwise just report max that registers can hold */
  2052. if (INTEL_INFO(dev)->gen >= 7)
  2053. return level == 0 ? 63 : 255;
  2054. else
  2055. return level == 0 ? 31 : 63;
  2056. }
  2057. /* Calculate the maximum FBC watermark */
  2058. static unsigned int ilk_fbc_wm_max(struct drm_device *dev)
  2059. {
  2060. /* max that registers can hold */
  2061. if (INTEL_INFO(dev)->gen >= 8)
  2062. return 31;
  2063. else
  2064. return 15;
  2065. }
  2066. static void ilk_compute_wm_maximums(struct drm_device *dev,
  2067. int level,
  2068. const struct intel_wm_config *config,
  2069. enum intel_ddb_partitioning ddb_partitioning,
  2070. struct hsw_wm_maximums *max)
  2071. {
  2072. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  2073. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  2074. max->cur = ilk_cursor_wm_max(dev, level, config);
  2075. max->fbc = ilk_fbc_wm_max(dev);
  2076. }
  2077. static bool ilk_validate_wm_level(int level,
  2078. const struct hsw_wm_maximums *max,
  2079. struct intel_wm_level *result)
  2080. {
  2081. bool ret;
  2082. /* already determined to be invalid? */
  2083. if (!result->enable)
  2084. return false;
  2085. result->enable = result->pri_val <= max->pri &&
  2086. result->spr_val <= max->spr &&
  2087. result->cur_val <= max->cur;
  2088. ret = result->enable;
  2089. /*
  2090. * HACK until we can pre-compute everything,
  2091. * and thus fail gracefully if LP0 watermarks
  2092. * are exceeded...
  2093. */
  2094. if (level == 0 && !result->enable) {
  2095. if (result->pri_val > max->pri)
  2096. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  2097. level, result->pri_val, max->pri);
  2098. if (result->spr_val > max->spr)
  2099. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  2100. level, result->spr_val, max->spr);
  2101. if (result->cur_val > max->cur)
  2102. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  2103. level, result->cur_val, max->cur);
  2104. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  2105. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  2106. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  2107. result->enable = true;
  2108. }
  2109. return ret;
  2110. }
  2111. static void ilk_compute_wm_level(struct drm_i915_private *dev_priv,
  2112. int level,
  2113. const struct hsw_pipe_wm_parameters *p,
  2114. struct intel_wm_level *result)
  2115. {
  2116. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  2117. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  2118. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  2119. /* WM1+ latency values stored in 0.5us units */
  2120. if (level > 0) {
  2121. pri_latency *= 5;
  2122. spr_latency *= 5;
  2123. cur_latency *= 5;
  2124. }
  2125. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  2126. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  2127. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  2128. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  2129. result->enable = true;
  2130. }
  2131. static uint32_t
  2132. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  2133. {
  2134. struct drm_i915_private *dev_priv = dev->dev_private;
  2135. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2136. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  2137. u32 linetime, ips_linetime;
  2138. if (!intel_crtc_active(crtc))
  2139. return 0;
  2140. /* The WM are computed with base on how long it takes to fill a single
  2141. * row at the given clock rate, multiplied by 8.
  2142. * */
  2143. linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
  2144. ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
  2145. intel_ddi_get_cdclk_freq(dev_priv));
  2146. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  2147. PIPE_WM_LINETIME_TIME(linetime);
  2148. }
  2149. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2150. {
  2151. struct drm_i915_private *dev_priv = dev->dev_private;
  2152. if (IS_HASWELL(dev)) {
  2153. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  2154. wm[0] = (sskpd >> 56) & 0xFF;
  2155. if (wm[0] == 0)
  2156. wm[0] = sskpd & 0xF;
  2157. wm[1] = (sskpd >> 4) & 0xFF;
  2158. wm[2] = (sskpd >> 12) & 0xFF;
  2159. wm[3] = (sskpd >> 20) & 0x1FF;
  2160. wm[4] = (sskpd >> 32) & 0x1FF;
  2161. } else if (INTEL_INFO(dev)->gen >= 6) {
  2162. uint32_t sskpd = I915_READ(MCH_SSKPD);
  2163. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  2164. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  2165. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  2166. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  2167. } else if (INTEL_INFO(dev)->gen >= 5) {
  2168. uint32_t mltr = I915_READ(MLTR_ILK);
  2169. /* ILK primary LP0 latency is 700 ns */
  2170. wm[0] = 7;
  2171. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  2172. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  2173. }
  2174. }
  2175. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2176. {
  2177. /* ILK sprite LP0 latency is 1300 ns */
  2178. if (INTEL_INFO(dev)->gen == 5)
  2179. wm[0] = 13;
  2180. }
  2181. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2182. {
  2183. /* ILK cursor LP0 latency is 1300 ns */
  2184. if (INTEL_INFO(dev)->gen == 5)
  2185. wm[0] = 13;
  2186. /* WaDoubleCursorLP3Latency:ivb */
  2187. if (IS_IVYBRIDGE(dev))
  2188. wm[3] *= 2;
  2189. }
  2190. static int ilk_wm_max_level(const struct drm_device *dev)
  2191. {
  2192. /* how many WM levels are we expecting */
  2193. if (IS_HASWELL(dev))
  2194. return 4;
  2195. else if (INTEL_INFO(dev)->gen >= 6)
  2196. return 3;
  2197. else
  2198. return 2;
  2199. }
  2200. static void intel_print_wm_latency(struct drm_device *dev,
  2201. const char *name,
  2202. const uint16_t wm[5])
  2203. {
  2204. int level, max_level = ilk_wm_max_level(dev);
  2205. for (level = 0; level <= max_level; level++) {
  2206. unsigned int latency = wm[level];
  2207. if (latency == 0) {
  2208. DRM_ERROR("%s WM%d latency not provided\n",
  2209. name, level);
  2210. continue;
  2211. }
  2212. /* WM1+ latency values in 0.5us units */
  2213. if (level > 0)
  2214. latency *= 5;
  2215. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  2216. name, level, wm[level],
  2217. latency / 10, latency % 10);
  2218. }
  2219. }
  2220. static void intel_setup_wm_latency(struct drm_device *dev)
  2221. {
  2222. struct drm_i915_private *dev_priv = dev->dev_private;
  2223. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  2224. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  2225. sizeof(dev_priv->wm.pri_latency));
  2226. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  2227. sizeof(dev_priv->wm.pri_latency));
  2228. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  2229. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  2230. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  2231. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  2232. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  2233. }
  2234. static void hsw_compute_wm_parameters(struct drm_crtc *crtc,
  2235. struct hsw_pipe_wm_parameters *p,
  2236. struct intel_wm_config *config)
  2237. {
  2238. struct drm_device *dev = crtc->dev;
  2239. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2240. enum pipe pipe = intel_crtc->pipe;
  2241. struct drm_plane *plane;
  2242. p->active = intel_crtc_active(crtc);
  2243. if (p->active) {
  2244. p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
  2245. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  2246. p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  2247. p->cur.bytes_per_pixel = 4;
  2248. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  2249. p->cur.horiz_pixels = 64;
  2250. /* TODO: for now, assume primary and cursor planes are always enabled. */
  2251. p->pri.enabled = true;
  2252. p->cur.enabled = true;
  2253. }
  2254. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2255. config->num_pipes_active += intel_crtc_active(crtc);
  2256. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2257. struct intel_plane *intel_plane = to_intel_plane(plane);
  2258. if (intel_plane->pipe == pipe)
  2259. p->spr = intel_plane->wm;
  2260. config->sprites_enabled |= intel_plane->wm.enabled;
  2261. config->sprites_scaled |= intel_plane->wm.scaled;
  2262. }
  2263. }
  2264. /* Compute new watermarks for the pipe */
  2265. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  2266. const struct hsw_pipe_wm_parameters *params,
  2267. struct intel_pipe_wm *pipe_wm)
  2268. {
  2269. struct drm_device *dev = crtc->dev;
  2270. struct drm_i915_private *dev_priv = dev->dev_private;
  2271. int level, max_level = ilk_wm_max_level(dev);
  2272. /* LP0 watermark maximums depend on this pipe alone */
  2273. struct intel_wm_config config = {
  2274. .num_pipes_active = 1,
  2275. .sprites_enabled = params->spr.enabled,
  2276. .sprites_scaled = params->spr.scaled,
  2277. };
  2278. struct hsw_wm_maximums max;
  2279. /* LP0 watermarks always use 1/2 DDB partitioning */
  2280. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  2281. for (level = 0; level <= max_level; level++)
  2282. ilk_compute_wm_level(dev_priv, level, params,
  2283. &pipe_wm->wm[level]);
  2284. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  2285. /* At least LP0 must be valid */
  2286. return ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]);
  2287. }
  2288. /*
  2289. * Merge the watermarks from all active pipes for a specific level.
  2290. */
  2291. static void ilk_merge_wm_level(struct drm_device *dev,
  2292. int level,
  2293. struct intel_wm_level *ret_wm)
  2294. {
  2295. const struct intel_crtc *intel_crtc;
  2296. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  2297. const struct intel_wm_level *wm =
  2298. &intel_crtc->wm.active.wm[level];
  2299. if (!wm->enable)
  2300. return;
  2301. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  2302. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  2303. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2304. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2305. }
  2306. ret_wm->enable = true;
  2307. }
  2308. /*
  2309. * Merge all low power watermarks for all active pipes.
  2310. */
  2311. static void ilk_wm_merge(struct drm_device *dev,
  2312. const struct hsw_wm_maximums *max,
  2313. struct intel_pipe_wm *merged)
  2314. {
  2315. int level, max_level = ilk_wm_max_level(dev);
  2316. merged->fbc_wm_enabled = true;
  2317. /* merge each WM1+ level */
  2318. for (level = 1; level <= max_level; level++) {
  2319. struct intel_wm_level *wm = &merged->wm[level];
  2320. ilk_merge_wm_level(dev, level, wm);
  2321. if (!ilk_validate_wm_level(level, max, wm))
  2322. break;
  2323. /*
  2324. * The spec says it is preferred to disable
  2325. * FBC WMs instead of disabling a WM level.
  2326. */
  2327. if (wm->fbc_val > max->fbc) {
  2328. merged->fbc_wm_enabled = false;
  2329. wm->fbc_val = 0;
  2330. }
  2331. }
  2332. }
  2333. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2334. {
  2335. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2336. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2337. }
  2338. static void hsw_compute_wm_results(struct drm_device *dev,
  2339. const struct intel_pipe_wm *merged,
  2340. enum intel_ddb_partitioning partitioning,
  2341. struct hsw_wm_values *results)
  2342. {
  2343. struct intel_crtc *intel_crtc;
  2344. int level, wm_lp;
  2345. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2346. results->partitioning = partitioning;
  2347. /* LP1+ register values */
  2348. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2349. const struct intel_wm_level *r;
  2350. level = ilk_wm_lp_to_level(wm_lp, merged);
  2351. r = &merged->wm[level];
  2352. if (!r->enable)
  2353. break;
  2354. results->wm_lp[wm_lp - 1] = WM3_LP_EN |
  2355. ((level * 2) << WM1_LP_LATENCY_SHIFT) |
  2356. (r->pri_val << WM1_LP_SR_SHIFT) |
  2357. r->cur_val;
  2358. if (INTEL_INFO(dev)->gen >= 8)
  2359. results->wm_lp[wm_lp - 1] |=
  2360. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2361. else
  2362. results->wm_lp[wm_lp - 1] |=
  2363. r->fbc_val << WM1_LP_FBC_SHIFT;
  2364. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2365. }
  2366. /* LP0 register values */
  2367. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  2368. enum pipe pipe = intel_crtc->pipe;
  2369. const struct intel_wm_level *r =
  2370. &intel_crtc->wm.active.wm[0];
  2371. if (WARN_ON(!r->enable))
  2372. continue;
  2373. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2374. results->wm_pipe[pipe] =
  2375. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2376. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2377. r->cur_val;
  2378. }
  2379. }
  2380. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2381. * case both are at the same level. Prefer r1 in case they're the same. */
  2382. static struct intel_pipe_wm *hsw_find_best_result(struct drm_device *dev,
  2383. struct intel_pipe_wm *r1,
  2384. struct intel_pipe_wm *r2)
  2385. {
  2386. int level, max_level = ilk_wm_max_level(dev);
  2387. int level1 = 0, level2 = 0;
  2388. for (level = 1; level <= max_level; level++) {
  2389. if (r1->wm[level].enable)
  2390. level1 = level;
  2391. if (r2->wm[level].enable)
  2392. level2 = level;
  2393. }
  2394. if (level1 == level2) {
  2395. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2396. return r2;
  2397. else
  2398. return r1;
  2399. } else if (level1 > level2) {
  2400. return r1;
  2401. } else {
  2402. return r2;
  2403. }
  2404. }
  2405. /* dirty bits used to track which watermarks need changes */
  2406. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2407. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2408. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2409. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2410. #define WM_DIRTY_FBC (1 << 24)
  2411. #define WM_DIRTY_DDB (1 << 25)
  2412. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2413. const struct hsw_wm_values *old,
  2414. const struct hsw_wm_values *new)
  2415. {
  2416. unsigned int dirty = 0;
  2417. enum pipe pipe;
  2418. int wm_lp;
  2419. for_each_pipe(pipe) {
  2420. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2421. dirty |= WM_DIRTY_LINETIME(pipe);
  2422. /* Must disable LP1+ watermarks too */
  2423. dirty |= WM_DIRTY_LP_ALL;
  2424. }
  2425. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2426. dirty |= WM_DIRTY_PIPE(pipe);
  2427. /* Must disable LP1+ watermarks too */
  2428. dirty |= WM_DIRTY_LP_ALL;
  2429. }
  2430. }
  2431. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2432. dirty |= WM_DIRTY_FBC;
  2433. /* Must disable LP1+ watermarks too */
  2434. dirty |= WM_DIRTY_LP_ALL;
  2435. }
  2436. if (old->partitioning != new->partitioning) {
  2437. dirty |= WM_DIRTY_DDB;
  2438. /* Must disable LP1+ watermarks too */
  2439. dirty |= WM_DIRTY_LP_ALL;
  2440. }
  2441. /* LP1+ watermarks already deemed dirty, no need to continue */
  2442. if (dirty & WM_DIRTY_LP_ALL)
  2443. return dirty;
  2444. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2445. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2446. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2447. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2448. break;
  2449. }
  2450. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2451. for (; wm_lp <= 3; wm_lp++)
  2452. dirty |= WM_DIRTY_LP(wm_lp);
  2453. return dirty;
  2454. }
  2455. /*
  2456. * The spec says we shouldn't write when we don't need, because every write
  2457. * causes WMs to be re-evaluated, expending some power.
  2458. */
  2459. static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
  2460. struct hsw_wm_values *results)
  2461. {
  2462. struct hsw_wm_values *previous = &dev_priv->wm.hw;
  2463. unsigned int dirty;
  2464. uint32_t val;
  2465. dirty = ilk_compute_wm_dirty(dev_priv->dev, previous, results);
  2466. if (!dirty)
  2467. return;
  2468. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != 0)
  2469. I915_WRITE(WM3_LP_ILK, 0);
  2470. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != 0)
  2471. I915_WRITE(WM2_LP_ILK, 0);
  2472. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != 0)
  2473. I915_WRITE(WM1_LP_ILK, 0);
  2474. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2475. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2476. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2477. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2478. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2479. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2480. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2481. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2482. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2483. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2484. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2485. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2486. if (dirty & WM_DIRTY_DDB) {
  2487. val = I915_READ(WM_MISC);
  2488. if (results->partitioning == INTEL_DDB_PART_1_2)
  2489. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2490. else
  2491. val |= WM_MISC_DATA_PARTITION_5_6;
  2492. I915_WRITE(WM_MISC, val);
  2493. }
  2494. if (dirty & WM_DIRTY_FBC) {
  2495. val = I915_READ(DISP_ARB_CTL);
  2496. if (results->enable_fbc_wm)
  2497. val &= ~DISP_FBC_WM_DIS;
  2498. else
  2499. val |= DISP_FBC_WM_DIS;
  2500. I915_WRITE(DISP_ARB_CTL, val);
  2501. }
  2502. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2503. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2504. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2505. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2506. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2507. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2508. if (dirty & WM_DIRTY_LP(1) && results->wm_lp[0] != 0)
  2509. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2510. if (dirty & WM_DIRTY_LP(2) && results->wm_lp[1] != 0)
  2511. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2512. if (dirty & WM_DIRTY_LP(3) && results->wm_lp[2] != 0)
  2513. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2514. dev_priv->wm.hw = *results;
  2515. }
  2516. static void haswell_update_wm(struct drm_crtc *crtc)
  2517. {
  2518. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2519. struct drm_device *dev = crtc->dev;
  2520. struct drm_i915_private *dev_priv = dev->dev_private;
  2521. struct hsw_wm_maximums max;
  2522. struct hsw_pipe_wm_parameters params = {};
  2523. struct hsw_wm_values results = {};
  2524. enum intel_ddb_partitioning partitioning;
  2525. struct intel_pipe_wm pipe_wm = {};
  2526. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2527. struct intel_wm_config config = {};
  2528. hsw_compute_wm_parameters(crtc, &params, &config);
  2529. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2530. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2531. return;
  2532. intel_crtc->wm.active = pipe_wm;
  2533. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2534. ilk_wm_merge(dev, &max, &lp_wm_1_2);
  2535. /* 5/6 split only in single pipe config on IVB+ */
  2536. if (INTEL_INFO(dev)->gen >= 7 &&
  2537. config.num_pipes_active == 1 && config.sprites_enabled) {
  2538. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2539. ilk_wm_merge(dev, &max, &lp_wm_5_6);
  2540. best_lp_wm = hsw_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2541. } else {
  2542. best_lp_wm = &lp_wm_1_2;
  2543. }
  2544. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2545. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2546. hsw_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2547. hsw_write_wm_values(dev_priv, &results);
  2548. }
  2549. static void haswell_update_sprite_wm(struct drm_plane *plane,
  2550. struct drm_crtc *crtc,
  2551. uint32_t sprite_width, int pixel_size,
  2552. bool enabled, bool scaled)
  2553. {
  2554. struct intel_plane *intel_plane = to_intel_plane(plane);
  2555. intel_plane->wm.enabled = enabled;
  2556. intel_plane->wm.scaled = scaled;
  2557. intel_plane->wm.horiz_pixels = sprite_width;
  2558. intel_plane->wm.bytes_per_pixel = pixel_size;
  2559. haswell_update_wm(crtc);
  2560. }
  2561. static bool
  2562. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  2563. uint32_t sprite_width, int pixel_size,
  2564. const struct intel_watermark_params *display,
  2565. int display_latency_ns, int *sprite_wm)
  2566. {
  2567. struct drm_crtc *crtc;
  2568. int clock;
  2569. int entries, tlb_miss;
  2570. crtc = intel_get_crtc_for_plane(dev, plane);
  2571. if (!intel_crtc_active(crtc)) {
  2572. *sprite_wm = display->guard_size;
  2573. return false;
  2574. }
  2575. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2576. /* Use the small buffer method to calculate the sprite watermark */
  2577. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  2578. tlb_miss = display->fifo_size*display->cacheline_size -
  2579. sprite_width * 8;
  2580. if (tlb_miss > 0)
  2581. entries += tlb_miss;
  2582. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  2583. *sprite_wm = entries + display->guard_size;
  2584. if (*sprite_wm > (int)display->max_wm)
  2585. *sprite_wm = display->max_wm;
  2586. return true;
  2587. }
  2588. static bool
  2589. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  2590. uint32_t sprite_width, int pixel_size,
  2591. const struct intel_watermark_params *display,
  2592. int latency_ns, int *sprite_wm)
  2593. {
  2594. struct drm_crtc *crtc;
  2595. unsigned long line_time_us;
  2596. int clock;
  2597. int line_count, line_size;
  2598. int small, large;
  2599. int entries;
  2600. if (!latency_ns) {
  2601. *sprite_wm = 0;
  2602. return false;
  2603. }
  2604. crtc = intel_get_crtc_for_plane(dev, plane);
  2605. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2606. if (!clock) {
  2607. *sprite_wm = 0;
  2608. return false;
  2609. }
  2610. line_time_us = (sprite_width * 1000) / clock;
  2611. if (!line_time_us) {
  2612. *sprite_wm = 0;
  2613. return false;
  2614. }
  2615. line_count = (latency_ns / line_time_us + 1000) / 1000;
  2616. line_size = sprite_width * pixel_size;
  2617. /* Use the minimum of the small and large buffer method for primary */
  2618. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  2619. large = line_count * line_size;
  2620. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  2621. *sprite_wm = entries + display->guard_size;
  2622. return *sprite_wm > 0x3ff ? false : true;
  2623. }
  2624. static void sandybridge_update_sprite_wm(struct drm_plane *plane,
  2625. struct drm_crtc *crtc,
  2626. uint32_t sprite_width, int pixel_size,
  2627. bool enabled, bool scaled)
  2628. {
  2629. struct drm_device *dev = plane->dev;
  2630. struct drm_i915_private *dev_priv = dev->dev_private;
  2631. int pipe = to_intel_plane(plane)->pipe;
  2632. int latency = dev_priv->wm.spr_latency[0] * 100; /* In unit 0.1us */
  2633. u32 val;
  2634. int sprite_wm, reg;
  2635. int ret;
  2636. if (!enabled)
  2637. return;
  2638. switch (pipe) {
  2639. case 0:
  2640. reg = WM0_PIPEA_ILK;
  2641. break;
  2642. case 1:
  2643. reg = WM0_PIPEB_ILK;
  2644. break;
  2645. case 2:
  2646. reg = WM0_PIPEC_IVB;
  2647. break;
  2648. default:
  2649. return; /* bad pipe */
  2650. }
  2651. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  2652. &sandybridge_display_wm_info,
  2653. latency, &sprite_wm);
  2654. if (!ret) {
  2655. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  2656. pipe_name(pipe));
  2657. return;
  2658. }
  2659. val = I915_READ(reg);
  2660. val &= ~WM0_PIPE_SPRITE_MASK;
  2661. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  2662. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  2663. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2664. pixel_size,
  2665. &sandybridge_display_srwm_info,
  2666. dev_priv->wm.spr_latency[1] * 500,
  2667. &sprite_wm);
  2668. if (!ret) {
  2669. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  2670. pipe_name(pipe));
  2671. return;
  2672. }
  2673. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  2674. /* Only IVB has two more LP watermarks for sprite */
  2675. if (!IS_IVYBRIDGE(dev))
  2676. return;
  2677. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2678. pixel_size,
  2679. &sandybridge_display_srwm_info,
  2680. dev_priv->wm.spr_latency[2] * 500,
  2681. &sprite_wm);
  2682. if (!ret) {
  2683. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  2684. pipe_name(pipe));
  2685. return;
  2686. }
  2687. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  2688. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2689. pixel_size,
  2690. &sandybridge_display_srwm_info,
  2691. dev_priv->wm.spr_latency[3] * 500,
  2692. &sprite_wm);
  2693. if (!ret) {
  2694. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  2695. pipe_name(pipe));
  2696. return;
  2697. }
  2698. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  2699. }
  2700. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2701. {
  2702. struct drm_device *dev = crtc->dev;
  2703. struct drm_i915_private *dev_priv = dev->dev_private;
  2704. struct hsw_wm_values *hw = &dev_priv->wm.hw;
  2705. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2706. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2707. enum pipe pipe = intel_crtc->pipe;
  2708. static const unsigned int wm0_pipe_reg[] = {
  2709. [PIPE_A] = WM0_PIPEA_ILK,
  2710. [PIPE_B] = WM0_PIPEB_ILK,
  2711. [PIPE_C] = WM0_PIPEC_IVB,
  2712. };
  2713. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2714. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2715. if (intel_crtc_active(crtc)) {
  2716. u32 tmp = hw->wm_pipe[pipe];
  2717. /*
  2718. * For active pipes LP0 watermark is marked as
  2719. * enabled, and LP1+ watermaks as disabled since
  2720. * we can't really reverse compute them in case
  2721. * multiple pipes are active.
  2722. */
  2723. active->wm[0].enable = true;
  2724. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2725. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2726. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2727. active->linetime = hw->wm_linetime[pipe];
  2728. } else {
  2729. int level, max_level = ilk_wm_max_level(dev);
  2730. /*
  2731. * For inactive pipes, all watermark levels
  2732. * should be marked as enabled but zeroed,
  2733. * which is what we'd compute them to.
  2734. */
  2735. for (level = 0; level <= max_level; level++)
  2736. active->wm[level].enable = true;
  2737. }
  2738. }
  2739. void ilk_wm_get_hw_state(struct drm_device *dev)
  2740. {
  2741. struct drm_i915_private *dev_priv = dev->dev_private;
  2742. struct hsw_wm_values *hw = &dev_priv->wm.hw;
  2743. struct drm_crtc *crtc;
  2744. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2745. ilk_pipe_wm_get_hw_state(crtc);
  2746. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2747. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2748. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2749. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2750. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2751. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2752. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2753. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2754. hw->enable_fbc_wm =
  2755. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2756. }
  2757. /**
  2758. * intel_update_watermarks - update FIFO watermark values based on current modes
  2759. *
  2760. * Calculate watermark values for the various WM regs based on current mode
  2761. * and plane configuration.
  2762. *
  2763. * There are several cases to deal with here:
  2764. * - normal (i.e. non-self-refresh)
  2765. * - self-refresh (SR) mode
  2766. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2767. * - lines are small relative to FIFO size (buffer can hold more than 2
  2768. * lines), so need to account for TLB latency
  2769. *
  2770. * The normal calculation is:
  2771. * watermark = dotclock * bytes per pixel * latency
  2772. * where latency is platform & configuration dependent (we assume pessimal
  2773. * values here).
  2774. *
  2775. * The SR calculation is:
  2776. * watermark = (trunc(latency/line time)+1) * surface width *
  2777. * bytes per pixel
  2778. * where
  2779. * line time = htotal / dotclock
  2780. * surface width = hdisplay for normal plane and 64 for cursor
  2781. * and latency is assumed to be high, as above.
  2782. *
  2783. * The final value programmed to the register should always be rounded up,
  2784. * and include an extra 2 entries to account for clock crossings.
  2785. *
  2786. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2787. * to set the non-SR watermarks to 8.
  2788. */
  2789. void intel_update_watermarks(struct drm_crtc *crtc)
  2790. {
  2791. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2792. if (dev_priv->display.update_wm)
  2793. dev_priv->display.update_wm(crtc);
  2794. }
  2795. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2796. struct drm_crtc *crtc,
  2797. uint32_t sprite_width, int pixel_size,
  2798. bool enabled, bool scaled)
  2799. {
  2800. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2801. if (dev_priv->display.update_sprite_wm)
  2802. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2803. pixel_size, enabled, scaled);
  2804. }
  2805. static struct drm_i915_gem_object *
  2806. intel_alloc_context_page(struct drm_device *dev)
  2807. {
  2808. struct drm_i915_gem_object *ctx;
  2809. int ret;
  2810. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2811. ctx = i915_gem_alloc_object(dev, 4096);
  2812. if (!ctx) {
  2813. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2814. return NULL;
  2815. }
  2816. ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
  2817. if (ret) {
  2818. DRM_ERROR("failed to pin power context: %d\n", ret);
  2819. goto err_unref;
  2820. }
  2821. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2822. if (ret) {
  2823. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2824. goto err_unpin;
  2825. }
  2826. return ctx;
  2827. err_unpin:
  2828. i915_gem_object_unpin(ctx);
  2829. err_unref:
  2830. drm_gem_object_unreference(&ctx->base);
  2831. return NULL;
  2832. }
  2833. /**
  2834. * Lock protecting IPS related data structures
  2835. */
  2836. DEFINE_SPINLOCK(mchdev_lock);
  2837. /* Global for IPS driver to get at the current i915 device. Protected by
  2838. * mchdev_lock. */
  2839. static struct drm_i915_private *i915_mch_dev;
  2840. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2841. {
  2842. struct drm_i915_private *dev_priv = dev->dev_private;
  2843. u16 rgvswctl;
  2844. assert_spin_locked(&mchdev_lock);
  2845. rgvswctl = I915_READ16(MEMSWCTL);
  2846. if (rgvswctl & MEMCTL_CMD_STS) {
  2847. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2848. return false; /* still busy with another command */
  2849. }
  2850. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2851. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2852. I915_WRITE16(MEMSWCTL, rgvswctl);
  2853. POSTING_READ16(MEMSWCTL);
  2854. rgvswctl |= MEMCTL_CMD_STS;
  2855. I915_WRITE16(MEMSWCTL, rgvswctl);
  2856. return true;
  2857. }
  2858. static void ironlake_enable_drps(struct drm_device *dev)
  2859. {
  2860. struct drm_i915_private *dev_priv = dev->dev_private;
  2861. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2862. u8 fmax, fmin, fstart, vstart;
  2863. spin_lock_irq(&mchdev_lock);
  2864. /* Enable temp reporting */
  2865. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2866. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2867. /* 100ms RC evaluation intervals */
  2868. I915_WRITE(RCUPEI, 100000);
  2869. I915_WRITE(RCDNEI, 100000);
  2870. /* Set max/min thresholds to 90ms and 80ms respectively */
  2871. I915_WRITE(RCBMAXAVG, 90000);
  2872. I915_WRITE(RCBMINAVG, 80000);
  2873. I915_WRITE(MEMIHYST, 1);
  2874. /* Set up min, max, and cur for interrupt handling */
  2875. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2876. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2877. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2878. MEMMODE_FSTART_SHIFT;
  2879. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2880. PXVFREQ_PX_SHIFT;
  2881. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2882. dev_priv->ips.fstart = fstart;
  2883. dev_priv->ips.max_delay = fstart;
  2884. dev_priv->ips.min_delay = fmin;
  2885. dev_priv->ips.cur_delay = fstart;
  2886. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2887. fmax, fmin, fstart);
  2888. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2889. /*
  2890. * Interrupts will be enabled in ironlake_irq_postinstall
  2891. */
  2892. I915_WRITE(VIDSTART, vstart);
  2893. POSTING_READ(VIDSTART);
  2894. rgvmodectl |= MEMMODE_SWMODE_EN;
  2895. I915_WRITE(MEMMODECTL, rgvmodectl);
  2896. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2897. DRM_ERROR("stuck trying to change perf mode\n");
  2898. mdelay(1);
  2899. ironlake_set_drps(dev, fstart);
  2900. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2901. I915_READ(0x112e0);
  2902. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2903. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2904. getrawmonotonic(&dev_priv->ips.last_time2);
  2905. spin_unlock_irq(&mchdev_lock);
  2906. }
  2907. static void ironlake_disable_drps(struct drm_device *dev)
  2908. {
  2909. struct drm_i915_private *dev_priv = dev->dev_private;
  2910. u16 rgvswctl;
  2911. spin_lock_irq(&mchdev_lock);
  2912. rgvswctl = I915_READ16(MEMSWCTL);
  2913. /* Ack interrupts, disable EFC interrupt */
  2914. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2915. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2916. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2917. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2918. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2919. /* Go back to the starting frequency */
  2920. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2921. mdelay(1);
  2922. rgvswctl |= MEMCTL_CMD_STS;
  2923. I915_WRITE(MEMSWCTL, rgvswctl);
  2924. mdelay(1);
  2925. spin_unlock_irq(&mchdev_lock);
  2926. }
  2927. /* There's a funny hw issue where the hw returns all 0 when reading from
  2928. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2929. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2930. * all limits and the gpu stuck at whatever frequency it is at atm).
  2931. */
  2932. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2933. {
  2934. u32 limits;
  2935. /* Only set the down limit when we've reached the lowest level to avoid
  2936. * getting more interrupts, otherwise leave this clear. This prevents a
  2937. * race in the hw when coming out of rc6: There's a tiny window where
  2938. * the hw runs at the minimal clock before selecting the desired
  2939. * frequency, if the down threshold expires in that window we will not
  2940. * receive a down interrupt. */
  2941. limits = dev_priv->rps.max_delay << 24;
  2942. if (val <= dev_priv->rps.min_delay)
  2943. limits |= dev_priv->rps.min_delay << 16;
  2944. return limits;
  2945. }
  2946. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2947. {
  2948. int new_power;
  2949. new_power = dev_priv->rps.power;
  2950. switch (dev_priv->rps.power) {
  2951. case LOW_POWER:
  2952. if (val > dev_priv->rps.rpe_delay + 1 && val > dev_priv->rps.cur_delay)
  2953. new_power = BETWEEN;
  2954. break;
  2955. case BETWEEN:
  2956. if (val <= dev_priv->rps.rpe_delay && val < dev_priv->rps.cur_delay)
  2957. new_power = LOW_POWER;
  2958. else if (val >= dev_priv->rps.rp0_delay && val > dev_priv->rps.cur_delay)
  2959. new_power = HIGH_POWER;
  2960. break;
  2961. case HIGH_POWER:
  2962. if (val < (dev_priv->rps.rp1_delay + dev_priv->rps.rp0_delay) >> 1 && val < dev_priv->rps.cur_delay)
  2963. new_power = BETWEEN;
  2964. break;
  2965. }
  2966. /* Max/min bins are special */
  2967. if (val == dev_priv->rps.min_delay)
  2968. new_power = LOW_POWER;
  2969. if (val == dev_priv->rps.max_delay)
  2970. new_power = HIGH_POWER;
  2971. if (new_power == dev_priv->rps.power)
  2972. return;
  2973. /* Note the units here are not exactly 1us, but 1280ns. */
  2974. switch (new_power) {
  2975. case LOW_POWER:
  2976. /* Upclock if more than 95% busy over 16ms */
  2977. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2978. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2979. /* Downclock if less than 85% busy over 32ms */
  2980. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2981. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2982. I915_WRITE(GEN6_RP_CONTROL,
  2983. GEN6_RP_MEDIA_TURBO |
  2984. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2985. GEN6_RP_MEDIA_IS_GFX |
  2986. GEN6_RP_ENABLE |
  2987. GEN6_RP_UP_BUSY_AVG |
  2988. GEN6_RP_DOWN_IDLE_AVG);
  2989. break;
  2990. case BETWEEN:
  2991. /* Upclock if more than 90% busy over 13ms */
  2992. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2993. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2994. /* Downclock if less than 75% busy over 32ms */
  2995. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2996. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2997. I915_WRITE(GEN6_RP_CONTROL,
  2998. GEN6_RP_MEDIA_TURBO |
  2999. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3000. GEN6_RP_MEDIA_IS_GFX |
  3001. GEN6_RP_ENABLE |
  3002. GEN6_RP_UP_BUSY_AVG |
  3003. GEN6_RP_DOWN_IDLE_AVG);
  3004. break;
  3005. case HIGH_POWER:
  3006. /* Upclock if more than 85% busy over 10ms */
  3007. I915_WRITE(GEN6_RP_UP_EI, 8000);
  3008. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  3009. /* Downclock if less than 60% busy over 32ms */
  3010. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  3011. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  3012. I915_WRITE(GEN6_RP_CONTROL,
  3013. GEN6_RP_MEDIA_TURBO |
  3014. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3015. GEN6_RP_MEDIA_IS_GFX |
  3016. GEN6_RP_ENABLE |
  3017. GEN6_RP_UP_BUSY_AVG |
  3018. GEN6_RP_DOWN_IDLE_AVG);
  3019. break;
  3020. }
  3021. dev_priv->rps.power = new_power;
  3022. dev_priv->rps.last_adj = 0;
  3023. }
  3024. void gen6_set_rps(struct drm_device *dev, u8 val)
  3025. {
  3026. struct drm_i915_private *dev_priv = dev->dev_private;
  3027. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3028. WARN_ON(val > dev_priv->rps.max_delay);
  3029. WARN_ON(val < dev_priv->rps.min_delay);
  3030. if (val == dev_priv->rps.cur_delay)
  3031. return;
  3032. gen6_set_rps_thresholds(dev_priv, val);
  3033. if (IS_HASWELL(dev))
  3034. I915_WRITE(GEN6_RPNSWREQ,
  3035. HSW_FREQUENCY(val));
  3036. else
  3037. I915_WRITE(GEN6_RPNSWREQ,
  3038. GEN6_FREQUENCY(val) |
  3039. GEN6_OFFSET(0) |
  3040. GEN6_AGGRESSIVE_TURBO);
  3041. /* Make sure we continue to get interrupts
  3042. * until we hit the minimum or maximum frequencies.
  3043. */
  3044. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  3045. gen6_rps_limits(dev_priv, val));
  3046. POSTING_READ(GEN6_RPNSWREQ);
  3047. dev_priv->rps.cur_delay = val;
  3048. trace_intel_gpu_freq_change(val * 50);
  3049. }
  3050. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  3051. {
  3052. mutex_lock(&dev_priv->rps.hw_lock);
  3053. if (dev_priv->rps.enabled) {
  3054. if (dev_priv->info->is_valleyview)
  3055. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3056. else
  3057. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3058. dev_priv->rps.last_adj = 0;
  3059. }
  3060. mutex_unlock(&dev_priv->rps.hw_lock);
  3061. }
  3062. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  3063. {
  3064. mutex_lock(&dev_priv->rps.hw_lock);
  3065. if (dev_priv->rps.enabled) {
  3066. if (dev_priv->info->is_valleyview)
  3067. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  3068. else
  3069. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  3070. dev_priv->rps.last_adj = 0;
  3071. }
  3072. mutex_unlock(&dev_priv->rps.hw_lock);
  3073. }
  3074. void valleyview_set_rps(struct drm_device *dev, u8 val)
  3075. {
  3076. struct drm_i915_private *dev_priv = dev->dev_private;
  3077. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3078. WARN_ON(val > dev_priv->rps.max_delay);
  3079. WARN_ON(val < dev_priv->rps.min_delay);
  3080. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  3081. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  3082. dev_priv->rps.cur_delay,
  3083. vlv_gpu_freq(dev_priv, val), val);
  3084. if (val == dev_priv->rps.cur_delay)
  3085. return;
  3086. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  3087. dev_priv->rps.cur_delay = val;
  3088. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  3089. }
  3090. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  3091. {
  3092. struct drm_i915_private *dev_priv = dev->dev_private;
  3093. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  3094. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  3095. /* Complete PM interrupt masking here doesn't race with the rps work
  3096. * item again unmasking PM interrupts because that is using a different
  3097. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  3098. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  3099. spin_lock_irq(&dev_priv->irq_lock);
  3100. dev_priv->rps.pm_iir = 0;
  3101. spin_unlock_irq(&dev_priv->irq_lock);
  3102. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  3103. }
  3104. static void gen6_disable_rps(struct drm_device *dev)
  3105. {
  3106. struct drm_i915_private *dev_priv = dev->dev_private;
  3107. I915_WRITE(GEN6_RC_CONTROL, 0);
  3108. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  3109. gen6_disable_rps_interrupts(dev);
  3110. }
  3111. static void valleyview_disable_rps(struct drm_device *dev)
  3112. {
  3113. struct drm_i915_private *dev_priv = dev->dev_private;
  3114. I915_WRITE(GEN6_RC_CONTROL, 0);
  3115. gen6_disable_rps_interrupts(dev);
  3116. if (dev_priv->vlv_pctx) {
  3117. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3118. dev_priv->vlv_pctx = NULL;
  3119. }
  3120. }
  3121. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  3122. {
  3123. if (IS_GEN6(dev))
  3124. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  3125. if (IS_HASWELL(dev))
  3126. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  3127. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  3128. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3129. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3130. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3131. }
  3132. int intel_enable_rc6(const struct drm_device *dev)
  3133. {
  3134. /* No RC6 before Ironlake */
  3135. if (INTEL_INFO(dev)->gen < 5)
  3136. return 0;
  3137. /* Respect the kernel parameter if it is set */
  3138. if (i915_enable_rc6 >= 0)
  3139. return i915_enable_rc6;
  3140. /* Disable RC6 on Ironlake */
  3141. if (INTEL_INFO(dev)->gen == 5)
  3142. return 0;
  3143. if (IS_HASWELL(dev))
  3144. return INTEL_RC6_ENABLE;
  3145. /* snb/ivb have more than one rc6 state. */
  3146. if (INTEL_INFO(dev)->gen == 6)
  3147. return INTEL_RC6_ENABLE;
  3148. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  3149. }
  3150. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  3151. {
  3152. struct drm_i915_private *dev_priv = dev->dev_private;
  3153. u32 enabled_intrs;
  3154. spin_lock_irq(&dev_priv->irq_lock);
  3155. WARN_ON(dev_priv->rps.pm_iir);
  3156. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  3157. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  3158. spin_unlock_irq(&dev_priv->irq_lock);
  3159. /* only unmask PM interrupts we need. Mask all others. */
  3160. enabled_intrs = GEN6_PM_RPS_EVENTS;
  3161. /* IVB and SNB hard hangs on looping batchbuffer
  3162. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3163. */
  3164. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  3165. enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
  3166. I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
  3167. }
  3168. static void gen8_enable_rps(struct drm_device *dev)
  3169. {
  3170. struct drm_i915_private *dev_priv = dev->dev_private;
  3171. struct intel_ring_buffer *ring;
  3172. uint32_t rc6_mask = 0, rp_state_cap;
  3173. int unused;
  3174. /* 1a: Software RC state - RC0 */
  3175. I915_WRITE(GEN6_RC_STATE, 0);
  3176. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  3177. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3178. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3179. /* 2a: Disable RC states. */
  3180. I915_WRITE(GEN6_RC_CONTROL, 0);
  3181. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3182. /* 2b: Program RC6 thresholds.*/
  3183. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3184. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3185. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3186. for_each_ring(ring, dev_priv, unused)
  3187. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3188. I915_WRITE(GEN6_RC_SLEEP, 0);
  3189. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3190. /* 3: Enable RC6 */
  3191. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3192. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  3193. DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
  3194. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3195. GEN6_RC_CTL_EI_MODE(1) |
  3196. rc6_mask);
  3197. /* 4 Program defaults and thresholds for RPS*/
  3198. I915_WRITE(GEN6_RPNSWREQ, HSW_FREQUENCY(10)); /* Request 500 MHz */
  3199. I915_WRITE(GEN6_RC_VIDEO_FREQ, HSW_FREQUENCY(12)); /* Request 600 MHz */
  3200. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  3201. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  3202. /* Docs recommend 900MHz, and 300 MHz respectively */
  3203. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  3204. dev_priv->rps.max_delay << 24 |
  3205. dev_priv->rps.min_delay << 16);
  3206. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  3207. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  3208. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  3209. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  3210. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3211. /* 5: Enable RPS */
  3212. I915_WRITE(GEN6_RP_CONTROL,
  3213. GEN6_RP_MEDIA_TURBO |
  3214. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3215. GEN6_RP_MEDIA_IS_GFX |
  3216. GEN6_RP_ENABLE |
  3217. GEN6_RP_UP_BUSY_AVG |
  3218. GEN6_RP_DOWN_IDLE_AVG);
  3219. /* 6: Ring frequency + overclocking (our driver does this later */
  3220. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  3221. gen6_enable_rps_interrupts(dev);
  3222. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3223. }
  3224. static void gen6_enable_rps(struct drm_device *dev)
  3225. {
  3226. struct drm_i915_private *dev_priv = dev->dev_private;
  3227. struct intel_ring_buffer *ring;
  3228. u32 rp_state_cap;
  3229. u32 gt_perf_status;
  3230. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  3231. u32 gtfifodbg;
  3232. int rc6_mode;
  3233. int i, ret;
  3234. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3235. /* Here begins a magic sequence of register writes to enable
  3236. * auto-downclocking.
  3237. *
  3238. * Perhaps there might be some value in exposing these to
  3239. * userspace...
  3240. */
  3241. I915_WRITE(GEN6_RC_STATE, 0);
  3242. /* Clear the DBG now so we don't confuse earlier errors */
  3243. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3244. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3245. I915_WRITE(GTFIFODBG, gtfifodbg);
  3246. }
  3247. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3248. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3249. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  3250. /* In units of 50MHz */
  3251. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  3252. dev_priv->rps.min_delay = (rp_state_cap >> 16) & 0xff;
  3253. dev_priv->rps.rp1_delay = (rp_state_cap >> 8) & 0xff;
  3254. dev_priv->rps.rp0_delay = (rp_state_cap >> 0) & 0xff;
  3255. dev_priv->rps.rpe_delay = dev_priv->rps.rp1_delay;
  3256. dev_priv->rps.cur_delay = 0;
  3257. /* disable the counters and set deterministic thresholds */
  3258. I915_WRITE(GEN6_RC_CONTROL, 0);
  3259. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  3260. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  3261. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  3262. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3263. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3264. for_each_ring(ring, dev_priv, i)
  3265. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3266. I915_WRITE(GEN6_RC_SLEEP, 0);
  3267. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  3268. if (INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev))
  3269. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3270. else
  3271. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3272. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3273. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3274. /* Check if we are enabling RC6 */
  3275. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3276. if (rc6_mode & INTEL_RC6_ENABLE)
  3277. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3278. /* We don't use those on Haswell */
  3279. if (!IS_HASWELL(dev)) {
  3280. if (rc6_mode & INTEL_RC6p_ENABLE)
  3281. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3282. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3283. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3284. }
  3285. intel_print_rc6_info(dev, rc6_mask);
  3286. I915_WRITE(GEN6_RC_CONTROL,
  3287. rc6_mask |
  3288. GEN6_RC_CTL_EI_MODE(1) |
  3289. GEN6_RC_CTL_HW_ENABLE);
  3290. /* Power down if completely idle for over 50ms */
  3291. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  3292. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3293. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3294. if (!ret) {
  3295. pcu_mbox = 0;
  3296. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3297. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3298. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3299. (dev_priv->rps.max_delay & 0xff) * 50,
  3300. (pcu_mbox & 0xff) * 50);
  3301. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  3302. }
  3303. } else {
  3304. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3305. }
  3306. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3307. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3308. gen6_enable_rps_interrupts(dev);
  3309. rc6vids = 0;
  3310. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3311. if (IS_GEN6(dev) && ret) {
  3312. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3313. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3314. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3315. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3316. rc6vids &= 0xffff00;
  3317. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3318. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3319. if (ret)
  3320. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3321. }
  3322. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3323. }
  3324. void gen6_update_ring_freq(struct drm_device *dev)
  3325. {
  3326. struct drm_i915_private *dev_priv = dev->dev_private;
  3327. int min_freq = 15;
  3328. unsigned int gpu_freq;
  3329. unsigned int max_ia_freq, min_ring_freq;
  3330. int scaling_factor = 180;
  3331. struct cpufreq_policy *policy;
  3332. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3333. policy = cpufreq_cpu_get(0);
  3334. if (policy) {
  3335. max_ia_freq = policy->cpuinfo.max_freq;
  3336. cpufreq_cpu_put(policy);
  3337. } else {
  3338. /*
  3339. * Default to measured freq if none found, PCU will ensure we
  3340. * don't go over
  3341. */
  3342. max_ia_freq = tsc_khz;
  3343. }
  3344. /* Convert from kHz to MHz */
  3345. max_ia_freq /= 1000;
  3346. min_ring_freq = I915_READ(DCLK) & 0xf;
  3347. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3348. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3349. /*
  3350. * For each potential GPU frequency, load a ring frequency we'd like
  3351. * to use for memory access. We do this by specifying the IA frequency
  3352. * the PCU should use as a reference to determine the ring frequency.
  3353. */
  3354. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  3355. gpu_freq--) {
  3356. int diff = dev_priv->rps.max_delay - gpu_freq;
  3357. unsigned int ia_freq = 0, ring_freq = 0;
  3358. if (INTEL_INFO(dev)->gen >= 8) {
  3359. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  3360. ring_freq = max(min_ring_freq, gpu_freq);
  3361. } else if (IS_HASWELL(dev)) {
  3362. ring_freq = mult_frac(gpu_freq, 5, 4);
  3363. ring_freq = max(min_ring_freq, ring_freq);
  3364. /* leave ia_freq as the default, chosen by cpufreq */
  3365. } else {
  3366. /* On older processors, there is no separate ring
  3367. * clock domain, so in order to boost the bandwidth
  3368. * of the ring, we need to upclock the CPU (ia_freq).
  3369. *
  3370. * For GPU frequencies less than 750MHz,
  3371. * just use the lowest ring freq.
  3372. */
  3373. if (gpu_freq < min_freq)
  3374. ia_freq = 800;
  3375. else
  3376. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3377. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3378. }
  3379. sandybridge_pcode_write(dev_priv,
  3380. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3381. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3382. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3383. gpu_freq);
  3384. }
  3385. }
  3386. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3387. {
  3388. u32 val, rp0;
  3389. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3390. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3391. /* Clamp to max */
  3392. rp0 = min_t(u32, rp0, 0xea);
  3393. return rp0;
  3394. }
  3395. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3396. {
  3397. u32 val, rpe;
  3398. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3399. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3400. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3401. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3402. return rpe;
  3403. }
  3404. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3405. {
  3406. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3407. }
  3408. static void valleyview_setup_pctx(struct drm_device *dev)
  3409. {
  3410. struct drm_i915_private *dev_priv = dev->dev_private;
  3411. struct drm_i915_gem_object *pctx;
  3412. unsigned long pctx_paddr;
  3413. u32 pcbr;
  3414. int pctx_size = 24*1024;
  3415. pcbr = I915_READ(VLV_PCBR);
  3416. if (pcbr) {
  3417. /* BIOS set it up already, grab the pre-alloc'd space */
  3418. int pcbr_offset;
  3419. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3420. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3421. pcbr_offset,
  3422. I915_GTT_OFFSET_NONE,
  3423. pctx_size);
  3424. goto out;
  3425. }
  3426. /*
  3427. * From the Gunit register HAS:
  3428. * The Gfx driver is expected to program this register and ensure
  3429. * proper allocation within Gfx stolen memory. For example, this
  3430. * register should be programmed such than the PCBR range does not
  3431. * overlap with other ranges, such as the frame buffer, protected
  3432. * memory, or any other relevant ranges.
  3433. */
  3434. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3435. if (!pctx) {
  3436. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3437. return;
  3438. }
  3439. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3440. I915_WRITE(VLV_PCBR, pctx_paddr);
  3441. out:
  3442. dev_priv->vlv_pctx = pctx;
  3443. }
  3444. static void valleyview_enable_rps(struct drm_device *dev)
  3445. {
  3446. struct drm_i915_private *dev_priv = dev->dev_private;
  3447. struct intel_ring_buffer *ring;
  3448. u32 gtfifodbg, val, rc6_mode = 0;
  3449. int i;
  3450. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3451. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3452. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3453. gtfifodbg);
  3454. I915_WRITE(GTFIFODBG, gtfifodbg);
  3455. }
  3456. valleyview_setup_pctx(dev);
  3457. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3458. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3459. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3460. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3461. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3462. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3463. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3464. I915_WRITE(GEN6_RP_CONTROL,
  3465. GEN6_RP_MEDIA_TURBO |
  3466. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3467. GEN6_RP_MEDIA_IS_GFX |
  3468. GEN6_RP_ENABLE |
  3469. GEN6_RP_UP_BUSY_AVG |
  3470. GEN6_RP_DOWN_IDLE_CONT);
  3471. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3472. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3473. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3474. for_each_ring(ring, dev_priv, i)
  3475. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3476. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3477. /* allows RC6 residency counter to work */
  3478. I915_WRITE(VLV_COUNTER_CONTROL,
  3479. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3480. VLV_MEDIA_RC6_COUNT_EN |
  3481. VLV_RENDER_RC6_COUNT_EN));
  3482. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3483. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3484. intel_print_rc6_info(dev, rc6_mode);
  3485. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3486. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3487. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3488. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3489. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3490. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3491. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  3492. dev_priv->rps.cur_delay);
  3493. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  3494. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  3495. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3496. vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay),
  3497. dev_priv->rps.max_delay);
  3498. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3499. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3500. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3501. dev_priv->rps.rpe_delay);
  3502. dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
  3503. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3504. vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay),
  3505. dev_priv->rps.min_delay);
  3506. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3507. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3508. dev_priv->rps.rpe_delay);
  3509. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3510. gen6_enable_rps_interrupts(dev);
  3511. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3512. }
  3513. void ironlake_teardown_rc6(struct drm_device *dev)
  3514. {
  3515. struct drm_i915_private *dev_priv = dev->dev_private;
  3516. if (dev_priv->ips.renderctx) {
  3517. i915_gem_object_unpin(dev_priv->ips.renderctx);
  3518. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3519. dev_priv->ips.renderctx = NULL;
  3520. }
  3521. if (dev_priv->ips.pwrctx) {
  3522. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  3523. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3524. dev_priv->ips.pwrctx = NULL;
  3525. }
  3526. }
  3527. static void ironlake_disable_rc6(struct drm_device *dev)
  3528. {
  3529. struct drm_i915_private *dev_priv = dev->dev_private;
  3530. if (I915_READ(PWRCTXA)) {
  3531. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3532. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3533. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3534. 50);
  3535. I915_WRITE(PWRCTXA, 0);
  3536. POSTING_READ(PWRCTXA);
  3537. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3538. POSTING_READ(RSTDBYCTL);
  3539. }
  3540. }
  3541. static int ironlake_setup_rc6(struct drm_device *dev)
  3542. {
  3543. struct drm_i915_private *dev_priv = dev->dev_private;
  3544. if (dev_priv->ips.renderctx == NULL)
  3545. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3546. if (!dev_priv->ips.renderctx)
  3547. return -ENOMEM;
  3548. if (dev_priv->ips.pwrctx == NULL)
  3549. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3550. if (!dev_priv->ips.pwrctx) {
  3551. ironlake_teardown_rc6(dev);
  3552. return -ENOMEM;
  3553. }
  3554. return 0;
  3555. }
  3556. static void ironlake_enable_rc6(struct drm_device *dev)
  3557. {
  3558. struct drm_i915_private *dev_priv = dev->dev_private;
  3559. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3560. bool was_interruptible;
  3561. int ret;
  3562. /* rc6 disabled by default due to repeated reports of hanging during
  3563. * boot and resume.
  3564. */
  3565. if (!intel_enable_rc6(dev))
  3566. return;
  3567. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3568. ret = ironlake_setup_rc6(dev);
  3569. if (ret)
  3570. return;
  3571. was_interruptible = dev_priv->mm.interruptible;
  3572. dev_priv->mm.interruptible = false;
  3573. /*
  3574. * GPU can automatically power down the render unit if given a page
  3575. * to save state.
  3576. */
  3577. ret = intel_ring_begin(ring, 6);
  3578. if (ret) {
  3579. ironlake_teardown_rc6(dev);
  3580. dev_priv->mm.interruptible = was_interruptible;
  3581. return;
  3582. }
  3583. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3584. intel_ring_emit(ring, MI_SET_CONTEXT);
  3585. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3586. MI_MM_SPACE_GTT |
  3587. MI_SAVE_EXT_STATE_EN |
  3588. MI_RESTORE_EXT_STATE_EN |
  3589. MI_RESTORE_INHIBIT);
  3590. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3591. intel_ring_emit(ring, MI_NOOP);
  3592. intel_ring_emit(ring, MI_FLUSH);
  3593. intel_ring_advance(ring);
  3594. /*
  3595. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3596. * does an implicit flush, combined with MI_FLUSH above, it should be
  3597. * safe to assume that renderctx is valid
  3598. */
  3599. ret = intel_ring_idle(ring);
  3600. dev_priv->mm.interruptible = was_interruptible;
  3601. if (ret) {
  3602. DRM_ERROR("failed to enable ironlake power savings\n");
  3603. ironlake_teardown_rc6(dev);
  3604. return;
  3605. }
  3606. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3607. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3608. intel_print_rc6_info(dev, INTEL_RC6_ENABLE);
  3609. }
  3610. static unsigned long intel_pxfreq(u32 vidfreq)
  3611. {
  3612. unsigned long freq;
  3613. int div = (vidfreq & 0x3f0000) >> 16;
  3614. int post = (vidfreq & 0x3000) >> 12;
  3615. int pre = (vidfreq & 0x7);
  3616. if (!pre)
  3617. return 0;
  3618. freq = ((div * 133333) / ((1<<post) * pre));
  3619. return freq;
  3620. }
  3621. static const struct cparams {
  3622. u16 i;
  3623. u16 t;
  3624. u16 m;
  3625. u16 c;
  3626. } cparams[] = {
  3627. { 1, 1333, 301, 28664 },
  3628. { 1, 1066, 294, 24460 },
  3629. { 1, 800, 294, 25192 },
  3630. { 0, 1333, 276, 27605 },
  3631. { 0, 1066, 276, 27605 },
  3632. { 0, 800, 231, 23784 },
  3633. };
  3634. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3635. {
  3636. u64 total_count, diff, ret;
  3637. u32 count1, count2, count3, m = 0, c = 0;
  3638. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3639. int i;
  3640. assert_spin_locked(&mchdev_lock);
  3641. diff1 = now - dev_priv->ips.last_time1;
  3642. /* Prevent division-by-zero if we are asking too fast.
  3643. * Also, we don't get interesting results if we are polling
  3644. * faster than once in 10ms, so just return the saved value
  3645. * in such cases.
  3646. */
  3647. if (diff1 <= 10)
  3648. return dev_priv->ips.chipset_power;
  3649. count1 = I915_READ(DMIEC);
  3650. count2 = I915_READ(DDREC);
  3651. count3 = I915_READ(CSIEC);
  3652. total_count = count1 + count2 + count3;
  3653. /* FIXME: handle per-counter overflow */
  3654. if (total_count < dev_priv->ips.last_count1) {
  3655. diff = ~0UL - dev_priv->ips.last_count1;
  3656. diff += total_count;
  3657. } else {
  3658. diff = total_count - dev_priv->ips.last_count1;
  3659. }
  3660. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3661. if (cparams[i].i == dev_priv->ips.c_m &&
  3662. cparams[i].t == dev_priv->ips.r_t) {
  3663. m = cparams[i].m;
  3664. c = cparams[i].c;
  3665. break;
  3666. }
  3667. }
  3668. diff = div_u64(diff, diff1);
  3669. ret = ((m * diff) + c);
  3670. ret = div_u64(ret, 10);
  3671. dev_priv->ips.last_count1 = total_count;
  3672. dev_priv->ips.last_time1 = now;
  3673. dev_priv->ips.chipset_power = ret;
  3674. return ret;
  3675. }
  3676. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3677. {
  3678. unsigned long val;
  3679. if (dev_priv->info->gen != 5)
  3680. return 0;
  3681. spin_lock_irq(&mchdev_lock);
  3682. val = __i915_chipset_val(dev_priv);
  3683. spin_unlock_irq(&mchdev_lock);
  3684. return val;
  3685. }
  3686. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3687. {
  3688. unsigned long m, x, b;
  3689. u32 tsfs;
  3690. tsfs = I915_READ(TSFS);
  3691. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3692. x = I915_READ8(TR1);
  3693. b = tsfs & TSFS_INTR_MASK;
  3694. return ((m * x) / 127) - b;
  3695. }
  3696. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3697. {
  3698. static const struct v_table {
  3699. u16 vd; /* in .1 mil */
  3700. u16 vm; /* in .1 mil */
  3701. } v_table[] = {
  3702. { 0, 0, },
  3703. { 375, 0, },
  3704. { 500, 0, },
  3705. { 625, 0, },
  3706. { 750, 0, },
  3707. { 875, 0, },
  3708. { 1000, 0, },
  3709. { 1125, 0, },
  3710. { 4125, 3000, },
  3711. { 4125, 3000, },
  3712. { 4125, 3000, },
  3713. { 4125, 3000, },
  3714. { 4125, 3000, },
  3715. { 4125, 3000, },
  3716. { 4125, 3000, },
  3717. { 4125, 3000, },
  3718. { 4125, 3000, },
  3719. { 4125, 3000, },
  3720. { 4125, 3000, },
  3721. { 4125, 3000, },
  3722. { 4125, 3000, },
  3723. { 4125, 3000, },
  3724. { 4125, 3000, },
  3725. { 4125, 3000, },
  3726. { 4125, 3000, },
  3727. { 4125, 3000, },
  3728. { 4125, 3000, },
  3729. { 4125, 3000, },
  3730. { 4125, 3000, },
  3731. { 4125, 3000, },
  3732. { 4125, 3000, },
  3733. { 4125, 3000, },
  3734. { 4250, 3125, },
  3735. { 4375, 3250, },
  3736. { 4500, 3375, },
  3737. { 4625, 3500, },
  3738. { 4750, 3625, },
  3739. { 4875, 3750, },
  3740. { 5000, 3875, },
  3741. { 5125, 4000, },
  3742. { 5250, 4125, },
  3743. { 5375, 4250, },
  3744. { 5500, 4375, },
  3745. { 5625, 4500, },
  3746. { 5750, 4625, },
  3747. { 5875, 4750, },
  3748. { 6000, 4875, },
  3749. { 6125, 5000, },
  3750. { 6250, 5125, },
  3751. { 6375, 5250, },
  3752. { 6500, 5375, },
  3753. { 6625, 5500, },
  3754. { 6750, 5625, },
  3755. { 6875, 5750, },
  3756. { 7000, 5875, },
  3757. { 7125, 6000, },
  3758. { 7250, 6125, },
  3759. { 7375, 6250, },
  3760. { 7500, 6375, },
  3761. { 7625, 6500, },
  3762. { 7750, 6625, },
  3763. { 7875, 6750, },
  3764. { 8000, 6875, },
  3765. { 8125, 7000, },
  3766. { 8250, 7125, },
  3767. { 8375, 7250, },
  3768. { 8500, 7375, },
  3769. { 8625, 7500, },
  3770. { 8750, 7625, },
  3771. { 8875, 7750, },
  3772. { 9000, 7875, },
  3773. { 9125, 8000, },
  3774. { 9250, 8125, },
  3775. { 9375, 8250, },
  3776. { 9500, 8375, },
  3777. { 9625, 8500, },
  3778. { 9750, 8625, },
  3779. { 9875, 8750, },
  3780. { 10000, 8875, },
  3781. { 10125, 9000, },
  3782. { 10250, 9125, },
  3783. { 10375, 9250, },
  3784. { 10500, 9375, },
  3785. { 10625, 9500, },
  3786. { 10750, 9625, },
  3787. { 10875, 9750, },
  3788. { 11000, 9875, },
  3789. { 11125, 10000, },
  3790. { 11250, 10125, },
  3791. { 11375, 10250, },
  3792. { 11500, 10375, },
  3793. { 11625, 10500, },
  3794. { 11750, 10625, },
  3795. { 11875, 10750, },
  3796. { 12000, 10875, },
  3797. { 12125, 11000, },
  3798. { 12250, 11125, },
  3799. { 12375, 11250, },
  3800. { 12500, 11375, },
  3801. { 12625, 11500, },
  3802. { 12750, 11625, },
  3803. { 12875, 11750, },
  3804. { 13000, 11875, },
  3805. { 13125, 12000, },
  3806. { 13250, 12125, },
  3807. { 13375, 12250, },
  3808. { 13500, 12375, },
  3809. { 13625, 12500, },
  3810. { 13750, 12625, },
  3811. { 13875, 12750, },
  3812. { 14000, 12875, },
  3813. { 14125, 13000, },
  3814. { 14250, 13125, },
  3815. { 14375, 13250, },
  3816. { 14500, 13375, },
  3817. { 14625, 13500, },
  3818. { 14750, 13625, },
  3819. { 14875, 13750, },
  3820. { 15000, 13875, },
  3821. { 15125, 14000, },
  3822. { 15250, 14125, },
  3823. { 15375, 14250, },
  3824. { 15500, 14375, },
  3825. { 15625, 14500, },
  3826. { 15750, 14625, },
  3827. { 15875, 14750, },
  3828. { 16000, 14875, },
  3829. { 16125, 15000, },
  3830. };
  3831. if (dev_priv->info->is_mobile)
  3832. return v_table[pxvid].vm;
  3833. else
  3834. return v_table[pxvid].vd;
  3835. }
  3836. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3837. {
  3838. struct timespec now, diff1;
  3839. u64 diff;
  3840. unsigned long diffms;
  3841. u32 count;
  3842. assert_spin_locked(&mchdev_lock);
  3843. getrawmonotonic(&now);
  3844. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3845. /* Don't divide by 0 */
  3846. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3847. if (!diffms)
  3848. return;
  3849. count = I915_READ(GFXEC);
  3850. if (count < dev_priv->ips.last_count2) {
  3851. diff = ~0UL - dev_priv->ips.last_count2;
  3852. diff += count;
  3853. } else {
  3854. diff = count - dev_priv->ips.last_count2;
  3855. }
  3856. dev_priv->ips.last_count2 = count;
  3857. dev_priv->ips.last_time2 = now;
  3858. /* More magic constants... */
  3859. diff = diff * 1181;
  3860. diff = div_u64(diff, diffms * 10);
  3861. dev_priv->ips.gfx_power = diff;
  3862. }
  3863. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3864. {
  3865. if (dev_priv->info->gen != 5)
  3866. return;
  3867. spin_lock_irq(&mchdev_lock);
  3868. __i915_update_gfx_val(dev_priv);
  3869. spin_unlock_irq(&mchdev_lock);
  3870. }
  3871. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3872. {
  3873. unsigned long t, corr, state1, corr2, state2;
  3874. u32 pxvid, ext_v;
  3875. assert_spin_locked(&mchdev_lock);
  3876. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3877. pxvid = (pxvid >> 24) & 0x7f;
  3878. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3879. state1 = ext_v;
  3880. t = i915_mch_val(dev_priv);
  3881. /* Revel in the empirically derived constants */
  3882. /* Correction factor in 1/100000 units */
  3883. if (t > 80)
  3884. corr = ((t * 2349) + 135940);
  3885. else if (t >= 50)
  3886. corr = ((t * 964) + 29317);
  3887. else /* < 50 */
  3888. corr = ((t * 301) + 1004);
  3889. corr = corr * ((150142 * state1) / 10000 - 78642);
  3890. corr /= 100000;
  3891. corr2 = (corr * dev_priv->ips.corr);
  3892. state2 = (corr2 * state1) / 10000;
  3893. state2 /= 100; /* convert to mW */
  3894. __i915_update_gfx_val(dev_priv);
  3895. return dev_priv->ips.gfx_power + state2;
  3896. }
  3897. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3898. {
  3899. unsigned long val;
  3900. if (dev_priv->info->gen != 5)
  3901. return 0;
  3902. spin_lock_irq(&mchdev_lock);
  3903. val = __i915_gfx_val(dev_priv);
  3904. spin_unlock_irq(&mchdev_lock);
  3905. return val;
  3906. }
  3907. /**
  3908. * i915_read_mch_val - return value for IPS use
  3909. *
  3910. * Calculate and return a value for the IPS driver to use when deciding whether
  3911. * we have thermal and power headroom to increase CPU or GPU power budget.
  3912. */
  3913. unsigned long i915_read_mch_val(void)
  3914. {
  3915. struct drm_i915_private *dev_priv;
  3916. unsigned long chipset_val, graphics_val, ret = 0;
  3917. spin_lock_irq(&mchdev_lock);
  3918. if (!i915_mch_dev)
  3919. goto out_unlock;
  3920. dev_priv = i915_mch_dev;
  3921. chipset_val = __i915_chipset_val(dev_priv);
  3922. graphics_val = __i915_gfx_val(dev_priv);
  3923. ret = chipset_val + graphics_val;
  3924. out_unlock:
  3925. spin_unlock_irq(&mchdev_lock);
  3926. return ret;
  3927. }
  3928. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3929. /**
  3930. * i915_gpu_raise - raise GPU frequency limit
  3931. *
  3932. * Raise the limit; IPS indicates we have thermal headroom.
  3933. */
  3934. bool i915_gpu_raise(void)
  3935. {
  3936. struct drm_i915_private *dev_priv;
  3937. bool ret = true;
  3938. spin_lock_irq(&mchdev_lock);
  3939. if (!i915_mch_dev) {
  3940. ret = false;
  3941. goto out_unlock;
  3942. }
  3943. dev_priv = i915_mch_dev;
  3944. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3945. dev_priv->ips.max_delay--;
  3946. out_unlock:
  3947. spin_unlock_irq(&mchdev_lock);
  3948. return ret;
  3949. }
  3950. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3951. /**
  3952. * i915_gpu_lower - lower GPU frequency limit
  3953. *
  3954. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3955. * frequency maximum.
  3956. */
  3957. bool i915_gpu_lower(void)
  3958. {
  3959. struct drm_i915_private *dev_priv;
  3960. bool ret = true;
  3961. spin_lock_irq(&mchdev_lock);
  3962. if (!i915_mch_dev) {
  3963. ret = false;
  3964. goto out_unlock;
  3965. }
  3966. dev_priv = i915_mch_dev;
  3967. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3968. dev_priv->ips.max_delay++;
  3969. out_unlock:
  3970. spin_unlock_irq(&mchdev_lock);
  3971. return ret;
  3972. }
  3973. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3974. /**
  3975. * i915_gpu_busy - indicate GPU business to IPS
  3976. *
  3977. * Tell the IPS driver whether or not the GPU is busy.
  3978. */
  3979. bool i915_gpu_busy(void)
  3980. {
  3981. struct drm_i915_private *dev_priv;
  3982. struct intel_ring_buffer *ring;
  3983. bool ret = false;
  3984. int i;
  3985. spin_lock_irq(&mchdev_lock);
  3986. if (!i915_mch_dev)
  3987. goto out_unlock;
  3988. dev_priv = i915_mch_dev;
  3989. for_each_ring(ring, dev_priv, i)
  3990. ret |= !list_empty(&ring->request_list);
  3991. out_unlock:
  3992. spin_unlock_irq(&mchdev_lock);
  3993. return ret;
  3994. }
  3995. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3996. /**
  3997. * i915_gpu_turbo_disable - disable graphics turbo
  3998. *
  3999. * Disable graphics turbo by resetting the max frequency and setting the
  4000. * current frequency to the default.
  4001. */
  4002. bool i915_gpu_turbo_disable(void)
  4003. {
  4004. struct drm_i915_private *dev_priv;
  4005. bool ret = true;
  4006. spin_lock_irq(&mchdev_lock);
  4007. if (!i915_mch_dev) {
  4008. ret = false;
  4009. goto out_unlock;
  4010. }
  4011. dev_priv = i915_mch_dev;
  4012. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  4013. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  4014. ret = false;
  4015. out_unlock:
  4016. spin_unlock_irq(&mchdev_lock);
  4017. return ret;
  4018. }
  4019. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  4020. /**
  4021. * Tells the intel_ips driver that the i915 driver is now loaded, if
  4022. * IPS got loaded first.
  4023. *
  4024. * This awkward dance is so that neither module has to depend on the
  4025. * other in order for IPS to do the appropriate communication of
  4026. * GPU turbo limits to i915.
  4027. */
  4028. static void
  4029. ips_ping_for_i915_load(void)
  4030. {
  4031. void (*link)(void);
  4032. link = symbol_get(ips_link_to_i915_driver);
  4033. if (link) {
  4034. link();
  4035. symbol_put(ips_link_to_i915_driver);
  4036. }
  4037. }
  4038. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  4039. {
  4040. /* We only register the i915 ips part with intel-ips once everything is
  4041. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  4042. spin_lock_irq(&mchdev_lock);
  4043. i915_mch_dev = dev_priv;
  4044. spin_unlock_irq(&mchdev_lock);
  4045. ips_ping_for_i915_load();
  4046. }
  4047. void intel_gpu_ips_teardown(void)
  4048. {
  4049. spin_lock_irq(&mchdev_lock);
  4050. i915_mch_dev = NULL;
  4051. spin_unlock_irq(&mchdev_lock);
  4052. }
  4053. static void intel_init_emon(struct drm_device *dev)
  4054. {
  4055. struct drm_i915_private *dev_priv = dev->dev_private;
  4056. u32 lcfuse;
  4057. u8 pxw[16];
  4058. int i;
  4059. /* Disable to program */
  4060. I915_WRITE(ECR, 0);
  4061. POSTING_READ(ECR);
  4062. /* Program energy weights for various events */
  4063. I915_WRITE(SDEW, 0x15040d00);
  4064. I915_WRITE(CSIEW0, 0x007f0000);
  4065. I915_WRITE(CSIEW1, 0x1e220004);
  4066. I915_WRITE(CSIEW2, 0x04000004);
  4067. for (i = 0; i < 5; i++)
  4068. I915_WRITE(PEW + (i * 4), 0);
  4069. for (i = 0; i < 3; i++)
  4070. I915_WRITE(DEW + (i * 4), 0);
  4071. /* Program P-state weights to account for frequency power adjustment */
  4072. for (i = 0; i < 16; i++) {
  4073. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4074. unsigned long freq = intel_pxfreq(pxvidfreq);
  4075. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4076. PXVFREQ_PX_SHIFT;
  4077. unsigned long val;
  4078. val = vid * vid;
  4079. val *= (freq / 1000);
  4080. val *= 255;
  4081. val /= (127*127*900);
  4082. if (val > 0xff)
  4083. DRM_ERROR("bad pxval: %ld\n", val);
  4084. pxw[i] = val;
  4085. }
  4086. /* Render standby states get 0 weight */
  4087. pxw[14] = 0;
  4088. pxw[15] = 0;
  4089. for (i = 0; i < 4; i++) {
  4090. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4091. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4092. I915_WRITE(PXW + (i * 4), val);
  4093. }
  4094. /* Adjust magic regs to magic values (more experimental results) */
  4095. I915_WRITE(OGW0, 0);
  4096. I915_WRITE(OGW1, 0);
  4097. I915_WRITE(EG0, 0x00007f00);
  4098. I915_WRITE(EG1, 0x0000000e);
  4099. I915_WRITE(EG2, 0x000e0000);
  4100. I915_WRITE(EG3, 0x68000300);
  4101. I915_WRITE(EG4, 0x42000000);
  4102. I915_WRITE(EG5, 0x00140031);
  4103. I915_WRITE(EG6, 0);
  4104. I915_WRITE(EG7, 0);
  4105. for (i = 0; i < 8; i++)
  4106. I915_WRITE(PXWL + (i * 4), 0);
  4107. /* Enable PMON + select events */
  4108. I915_WRITE(ECR, 0x80000019);
  4109. lcfuse = I915_READ(LCFUSE02);
  4110. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4111. }
  4112. void intel_disable_gt_powersave(struct drm_device *dev)
  4113. {
  4114. struct drm_i915_private *dev_priv = dev->dev_private;
  4115. /* Interrupts should be disabled already to avoid re-arming. */
  4116. WARN_ON(dev->irq_enabled);
  4117. if (IS_IRONLAKE_M(dev)) {
  4118. ironlake_disable_drps(dev);
  4119. ironlake_disable_rc6(dev);
  4120. } else if (INTEL_INFO(dev)->gen >= 6) {
  4121. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  4122. cancel_work_sync(&dev_priv->rps.work);
  4123. mutex_lock(&dev_priv->rps.hw_lock);
  4124. if (IS_VALLEYVIEW(dev))
  4125. valleyview_disable_rps(dev);
  4126. else
  4127. gen6_disable_rps(dev);
  4128. dev_priv->rps.enabled = false;
  4129. mutex_unlock(&dev_priv->rps.hw_lock);
  4130. }
  4131. }
  4132. static void intel_gen6_powersave_work(struct work_struct *work)
  4133. {
  4134. struct drm_i915_private *dev_priv =
  4135. container_of(work, struct drm_i915_private,
  4136. rps.delayed_resume_work.work);
  4137. struct drm_device *dev = dev_priv->dev;
  4138. mutex_lock(&dev_priv->rps.hw_lock);
  4139. if (IS_VALLEYVIEW(dev)) {
  4140. valleyview_enable_rps(dev);
  4141. } else if (IS_BROADWELL(dev)) {
  4142. gen8_enable_rps(dev);
  4143. gen6_update_ring_freq(dev);
  4144. } else {
  4145. gen6_enable_rps(dev);
  4146. gen6_update_ring_freq(dev);
  4147. }
  4148. dev_priv->rps.enabled = true;
  4149. mutex_unlock(&dev_priv->rps.hw_lock);
  4150. }
  4151. void intel_enable_gt_powersave(struct drm_device *dev)
  4152. {
  4153. struct drm_i915_private *dev_priv = dev->dev_private;
  4154. if (IS_IRONLAKE_M(dev)) {
  4155. ironlake_enable_drps(dev);
  4156. ironlake_enable_rc6(dev);
  4157. intel_init_emon(dev);
  4158. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  4159. /*
  4160. * PCU communication is slow and this doesn't need to be
  4161. * done at any specific time, so do this out of our fast path
  4162. * to make resume and init faster.
  4163. */
  4164. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  4165. round_jiffies_up_relative(HZ));
  4166. }
  4167. }
  4168. static void ibx_init_clock_gating(struct drm_device *dev)
  4169. {
  4170. struct drm_i915_private *dev_priv = dev->dev_private;
  4171. /*
  4172. * On Ibex Peak and Cougar Point, we need to disable clock
  4173. * gating for the panel power sequencer or it will fail to
  4174. * start up when no ports are active.
  4175. */
  4176. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4177. }
  4178. static void g4x_disable_trickle_feed(struct drm_device *dev)
  4179. {
  4180. struct drm_i915_private *dev_priv = dev->dev_private;
  4181. int pipe;
  4182. for_each_pipe(pipe) {
  4183. I915_WRITE(DSPCNTR(pipe),
  4184. I915_READ(DSPCNTR(pipe)) |
  4185. DISPPLANE_TRICKLE_FEED_DISABLE);
  4186. intel_flush_primary_plane(dev_priv, pipe);
  4187. }
  4188. }
  4189. static void ironlake_init_clock_gating(struct drm_device *dev)
  4190. {
  4191. struct drm_i915_private *dev_priv = dev->dev_private;
  4192. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4193. /*
  4194. * Required for FBC
  4195. * WaFbcDisableDpfcClockGating:ilk
  4196. */
  4197. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  4198. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  4199. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  4200. I915_WRITE(PCH_3DCGDIS0,
  4201. MARIUNIT_CLOCK_GATE_DISABLE |
  4202. SVSMUNIT_CLOCK_GATE_DISABLE);
  4203. I915_WRITE(PCH_3DCGDIS1,
  4204. VFMUNIT_CLOCK_GATE_DISABLE);
  4205. /*
  4206. * According to the spec the following bits should be set in
  4207. * order to enable memory self-refresh
  4208. * The bit 22/21 of 0x42004
  4209. * The bit 5 of 0x42020
  4210. * The bit 15 of 0x45000
  4211. */
  4212. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4213. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4214. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4215. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  4216. I915_WRITE(DISP_ARB_CTL,
  4217. (I915_READ(DISP_ARB_CTL) |
  4218. DISP_FBC_WM_DIS));
  4219. I915_WRITE(WM3_LP_ILK, 0);
  4220. I915_WRITE(WM2_LP_ILK, 0);
  4221. I915_WRITE(WM1_LP_ILK, 0);
  4222. /*
  4223. * Based on the document from hardware guys the following bits
  4224. * should be set unconditionally in order to enable FBC.
  4225. * The bit 22 of 0x42000
  4226. * The bit 22 of 0x42004
  4227. * The bit 7,8,9 of 0x42020.
  4228. */
  4229. if (IS_IRONLAKE_M(dev)) {
  4230. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4231. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4232. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4233. ILK_FBCQ_DIS);
  4234. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4235. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4236. ILK_DPARB_GATE);
  4237. }
  4238. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4239. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4240. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4241. ILK_ELPIN_409_SELECT);
  4242. I915_WRITE(_3D_CHICKEN2,
  4243. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4244. _3D_CHICKEN2_WM_READ_PIPELINED);
  4245. /* WaDisableRenderCachePipelinedFlush:ilk */
  4246. I915_WRITE(CACHE_MODE_0,
  4247. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4248. g4x_disable_trickle_feed(dev);
  4249. ibx_init_clock_gating(dev);
  4250. }
  4251. static void cpt_init_clock_gating(struct drm_device *dev)
  4252. {
  4253. struct drm_i915_private *dev_priv = dev->dev_private;
  4254. int pipe;
  4255. uint32_t val;
  4256. /*
  4257. * On Ibex Peak and Cougar Point, we need to disable clock
  4258. * gating for the panel power sequencer or it will fail to
  4259. * start up when no ports are active.
  4260. */
  4261. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  4262. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  4263. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  4264. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4265. DPLS_EDP_PPS_FIX_DIS);
  4266. /* The below fixes the weird display corruption, a few pixels shifted
  4267. * downward, on (only) LVDS of some HP laptops with IVY.
  4268. */
  4269. for_each_pipe(pipe) {
  4270. val = I915_READ(TRANS_CHICKEN2(pipe));
  4271. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4272. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4273. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4274. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4275. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4276. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4277. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4278. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4279. }
  4280. /* WADP0ClockGatingDisable */
  4281. for_each_pipe(pipe) {
  4282. I915_WRITE(TRANS_CHICKEN1(pipe),
  4283. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4284. }
  4285. }
  4286. static void gen6_check_mch_setup(struct drm_device *dev)
  4287. {
  4288. struct drm_i915_private *dev_priv = dev->dev_private;
  4289. uint32_t tmp;
  4290. tmp = I915_READ(MCH_SSKPD);
  4291. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  4292. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  4293. DRM_INFO("This can cause pipe underruns and display issues.\n");
  4294. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  4295. }
  4296. }
  4297. static void gen6_init_clock_gating(struct drm_device *dev)
  4298. {
  4299. struct drm_i915_private *dev_priv = dev->dev_private;
  4300. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4301. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4302. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4303. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4304. ILK_ELPIN_409_SELECT);
  4305. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4306. I915_WRITE(_3D_CHICKEN,
  4307. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4308. /* WaSetupGtModeTdRowDispatch:snb */
  4309. if (IS_SNB_GT1(dev))
  4310. I915_WRITE(GEN6_GT_MODE,
  4311. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4312. I915_WRITE(WM3_LP_ILK, 0);
  4313. I915_WRITE(WM2_LP_ILK, 0);
  4314. I915_WRITE(WM1_LP_ILK, 0);
  4315. I915_WRITE(CACHE_MODE_0,
  4316. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4317. I915_WRITE(GEN6_UCGCTL1,
  4318. I915_READ(GEN6_UCGCTL1) |
  4319. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4320. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4321. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4322. * gating disable must be set. Failure to set it results in
  4323. * flickering pixels due to Z write ordering failures after
  4324. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4325. * Sanctuary and Tropics, and apparently anything else with
  4326. * alpha test or pixel discard.
  4327. *
  4328. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4329. * but we didn't debug actual testcases to find it out.
  4330. *
  4331. * Also apply WaDisableVDSUnitClockGating:snb and
  4332. * WaDisableRCPBUnitClockGating:snb.
  4333. */
  4334. I915_WRITE(GEN6_UCGCTL2,
  4335. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4336. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4337. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4338. /* Bspec says we need to always set all mask bits. */
  4339. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  4340. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  4341. /*
  4342. * According to the spec the following bits should be
  4343. * set in order to enable memory self-refresh and fbc:
  4344. * The bit21 and bit22 of 0x42000
  4345. * The bit21 and bit22 of 0x42004
  4346. * The bit5 and bit7 of 0x42020
  4347. * The bit14 of 0x70180
  4348. * The bit14 of 0x71180
  4349. *
  4350. * WaFbcAsynchFlipDisableFbcQueue:snb
  4351. */
  4352. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4353. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4354. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4355. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4356. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4357. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4358. I915_WRITE(ILK_DSPCLK_GATE_D,
  4359. I915_READ(ILK_DSPCLK_GATE_D) |
  4360. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4361. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4362. g4x_disable_trickle_feed(dev);
  4363. /* The default value should be 0x200 according to docs, but the two
  4364. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  4365. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  4366. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  4367. cpt_init_clock_gating(dev);
  4368. gen6_check_mch_setup(dev);
  4369. }
  4370. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4371. {
  4372. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4373. reg &= ~GEN7_FF_SCHED_MASK;
  4374. reg |= GEN7_FF_TS_SCHED_HW;
  4375. reg |= GEN7_FF_VS_SCHED_HW;
  4376. reg |= GEN7_FF_DS_SCHED_HW;
  4377. if (IS_HASWELL(dev_priv->dev))
  4378. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  4379. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4380. }
  4381. static void lpt_init_clock_gating(struct drm_device *dev)
  4382. {
  4383. struct drm_i915_private *dev_priv = dev->dev_private;
  4384. /*
  4385. * TODO: this bit should only be enabled when really needed, then
  4386. * disabled when not needed anymore in order to save power.
  4387. */
  4388. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4389. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4390. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4391. PCH_LP_PARTITION_LEVEL_DISABLE);
  4392. /* WADPOClockGatingDisable:hsw */
  4393. I915_WRITE(_TRANSA_CHICKEN1,
  4394. I915_READ(_TRANSA_CHICKEN1) |
  4395. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4396. }
  4397. static void lpt_suspend_hw(struct drm_device *dev)
  4398. {
  4399. struct drm_i915_private *dev_priv = dev->dev_private;
  4400. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4401. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4402. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4403. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4404. }
  4405. }
  4406. static void gen8_init_clock_gating(struct drm_device *dev)
  4407. {
  4408. struct drm_i915_private *dev_priv = dev->dev_private;
  4409. enum pipe i;
  4410. I915_WRITE(WM3_LP_ILK, 0);
  4411. I915_WRITE(WM2_LP_ILK, 0);
  4412. I915_WRITE(WM1_LP_ILK, 0);
  4413. /* FIXME(BDW): Check all the w/a, some might only apply to
  4414. * pre-production hw. */
  4415. WARN(!i915_preliminary_hw_support,
  4416. "GEN8_CENTROID_PIXEL_OPT_DIS not be needed for production\n");
  4417. I915_WRITE(HALF_SLICE_CHICKEN3,
  4418. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  4419. I915_WRITE(HALF_SLICE_CHICKEN3,
  4420. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4421. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4422. I915_WRITE(_3D_CHICKEN3,
  4423. _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2));
  4424. I915_WRITE(COMMON_SLICE_CHICKEN2,
  4425. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  4426. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4427. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  4428. /* WaSwitchSolVfFArbitrationPriority */
  4429. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4430. /* WaPsrDPAMaskVBlankInSRD */
  4431. I915_WRITE(CHICKEN_PAR1_1,
  4432. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4433. /* WaPsrDPRSUnmaskVBlankInSRD */
  4434. for_each_pipe(i) {
  4435. I915_WRITE(CHICKEN_PIPESL_1(i),
  4436. I915_READ(CHICKEN_PIPESL_1(i) |
  4437. DPRS_MASK_VBLANK_SRD));
  4438. }
  4439. }
  4440. static void haswell_init_clock_gating(struct drm_device *dev)
  4441. {
  4442. struct drm_i915_private *dev_priv = dev->dev_private;
  4443. I915_WRITE(WM3_LP_ILK, 0);
  4444. I915_WRITE(WM2_LP_ILK, 0);
  4445. I915_WRITE(WM1_LP_ILK, 0);
  4446. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4447. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  4448. */
  4449. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4450. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  4451. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4452. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4453. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  4454. I915_WRITE(GEN7_L3CNTLREG1,
  4455. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4456. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4457. GEN7_WA_L3_CHICKEN_MODE);
  4458. /* L3 caching of data atomics doesn't work -- disable it. */
  4459. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4460. I915_WRITE(HSW_ROW_CHICKEN3,
  4461. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4462. /* This is required by WaCatErrorRejectionIssue:hsw */
  4463. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4464. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4465. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4466. /* WaVSRefCountFullforceMissDisable:hsw */
  4467. gen7_setup_fixed_func_scheduler(dev_priv);
  4468. /* WaDisable4x2SubspanOptimization:hsw */
  4469. I915_WRITE(CACHE_MODE_1,
  4470. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4471. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4472. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4473. /* WaRsPkgCStateDisplayPMReq:hsw */
  4474. I915_WRITE(CHICKEN_PAR1_1,
  4475. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4476. lpt_init_clock_gating(dev);
  4477. }
  4478. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4479. {
  4480. struct drm_i915_private *dev_priv = dev->dev_private;
  4481. uint32_t snpcr;
  4482. I915_WRITE(WM3_LP_ILK, 0);
  4483. I915_WRITE(WM2_LP_ILK, 0);
  4484. I915_WRITE(WM1_LP_ILK, 0);
  4485. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4486. /* WaDisableEarlyCull:ivb */
  4487. I915_WRITE(_3D_CHICKEN3,
  4488. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4489. /* WaDisableBackToBackFlipFix:ivb */
  4490. I915_WRITE(IVB_CHICKEN3,
  4491. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4492. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4493. /* WaDisablePSDDualDispatchEnable:ivb */
  4494. if (IS_IVB_GT1(dev))
  4495. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4496. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4497. else
  4498. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  4499. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4500. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4501. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4502. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4503. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4504. I915_WRITE(GEN7_L3CNTLREG1,
  4505. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4506. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4507. GEN7_WA_L3_CHICKEN_MODE);
  4508. if (IS_IVB_GT1(dev))
  4509. I915_WRITE(GEN7_ROW_CHICKEN2,
  4510. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4511. else
  4512. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4513. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4514. /* WaForceL3Serialization:ivb */
  4515. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4516. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4517. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4518. * gating disable must be set. Failure to set it results in
  4519. * flickering pixels due to Z write ordering failures after
  4520. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4521. * Sanctuary and Tropics, and apparently anything else with
  4522. * alpha test or pixel discard.
  4523. *
  4524. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4525. * but we didn't debug actual testcases to find it out.
  4526. *
  4527. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4528. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4529. */
  4530. I915_WRITE(GEN6_UCGCTL2,
  4531. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4532. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4533. /* This is required by WaCatErrorRejectionIssue:ivb */
  4534. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4535. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4536. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4537. g4x_disable_trickle_feed(dev);
  4538. /* WaVSRefCountFullforceMissDisable:ivb */
  4539. gen7_setup_fixed_func_scheduler(dev_priv);
  4540. /* WaDisable4x2SubspanOptimization:ivb */
  4541. I915_WRITE(CACHE_MODE_1,
  4542. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4543. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4544. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4545. snpcr |= GEN6_MBC_SNPCR_MED;
  4546. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4547. if (!HAS_PCH_NOP(dev))
  4548. cpt_init_clock_gating(dev);
  4549. gen6_check_mch_setup(dev);
  4550. }
  4551. static void valleyview_init_clock_gating(struct drm_device *dev)
  4552. {
  4553. struct drm_i915_private *dev_priv = dev->dev_private;
  4554. u32 val;
  4555. mutex_lock(&dev_priv->rps.hw_lock);
  4556. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4557. mutex_unlock(&dev_priv->rps.hw_lock);
  4558. switch ((val >> 6) & 3) {
  4559. case 0:
  4560. dev_priv->mem_freq = 800;
  4561. break;
  4562. case 1:
  4563. dev_priv->mem_freq = 1066;
  4564. break;
  4565. case 2:
  4566. dev_priv->mem_freq = 1333;
  4567. break;
  4568. case 3:
  4569. dev_priv->mem_freq = 1333;
  4570. break;
  4571. }
  4572. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4573. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4574. /* WaDisableEarlyCull:vlv */
  4575. I915_WRITE(_3D_CHICKEN3,
  4576. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4577. /* WaDisableBackToBackFlipFix:vlv */
  4578. I915_WRITE(IVB_CHICKEN3,
  4579. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4580. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4581. /* WaDisablePSDDualDispatchEnable:vlv */
  4582. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4583. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4584. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4585. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  4586. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4587. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4588. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  4589. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  4590. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  4591. /* WaForceL3Serialization:vlv */
  4592. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4593. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4594. /* WaDisableDopClockGating:vlv */
  4595. I915_WRITE(GEN7_ROW_CHICKEN2,
  4596. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4597. /* This is required by WaCatErrorRejectionIssue:vlv */
  4598. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4599. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4600. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4601. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4602. * gating disable must be set. Failure to set it results in
  4603. * flickering pixels due to Z write ordering failures after
  4604. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4605. * Sanctuary and Tropics, and apparently anything else with
  4606. * alpha test or pixel discard.
  4607. *
  4608. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4609. * but we didn't debug actual testcases to find it out.
  4610. *
  4611. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4612. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4613. *
  4614. * Also apply WaDisableVDSUnitClockGating:vlv and
  4615. * WaDisableRCPBUnitClockGating:vlv.
  4616. */
  4617. I915_WRITE(GEN6_UCGCTL2,
  4618. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4619. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  4620. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4621. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4622. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4623. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4624. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4625. I915_WRITE(CACHE_MODE_1,
  4626. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4627. /*
  4628. * WaDisableVLVClockGating_VBIIssue:vlv
  4629. * Disable clock gating on th GCFG unit to prevent a delay
  4630. * in the reporting of vblank events.
  4631. */
  4632. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  4633. /* Conservative clock gating settings for now */
  4634. I915_WRITE(0x9400, 0xffffffff);
  4635. I915_WRITE(0x9404, 0xffffffff);
  4636. I915_WRITE(0x9408, 0xffffffff);
  4637. I915_WRITE(0x940c, 0xffffffff);
  4638. I915_WRITE(0x9410, 0xffffffff);
  4639. I915_WRITE(0x9414, 0xffffffff);
  4640. I915_WRITE(0x9418, 0xffffffff);
  4641. }
  4642. static void g4x_init_clock_gating(struct drm_device *dev)
  4643. {
  4644. struct drm_i915_private *dev_priv = dev->dev_private;
  4645. uint32_t dspclk_gate;
  4646. I915_WRITE(RENCLK_GATE_D1, 0);
  4647. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4648. GS_UNIT_CLOCK_GATE_DISABLE |
  4649. CL_UNIT_CLOCK_GATE_DISABLE);
  4650. I915_WRITE(RAMCLK_GATE_D, 0);
  4651. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4652. OVRUNIT_CLOCK_GATE_DISABLE |
  4653. OVCUNIT_CLOCK_GATE_DISABLE;
  4654. if (IS_GM45(dev))
  4655. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4656. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4657. /* WaDisableRenderCachePipelinedFlush */
  4658. I915_WRITE(CACHE_MODE_0,
  4659. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4660. g4x_disable_trickle_feed(dev);
  4661. }
  4662. static void crestline_init_clock_gating(struct drm_device *dev)
  4663. {
  4664. struct drm_i915_private *dev_priv = dev->dev_private;
  4665. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4666. I915_WRITE(RENCLK_GATE_D2, 0);
  4667. I915_WRITE(DSPCLK_GATE_D, 0);
  4668. I915_WRITE(RAMCLK_GATE_D, 0);
  4669. I915_WRITE16(DEUC, 0);
  4670. I915_WRITE(MI_ARB_STATE,
  4671. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4672. }
  4673. static void broadwater_init_clock_gating(struct drm_device *dev)
  4674. {
  4675. struct drm_i915_private *dev_priv = dev->dev_private;
  4676. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4677. I965_RCC_CLOCK_GATE_DISABLE |
  4678. I965_RCPB_CLOCK_GATE_DISABLE |
  4679. I965_ISC_CLOCK_GATE_DISABLE |
  4680. I965_FBC_CLOCK_GATE_DISABLE);
  4681. I915_WRITE(RENCLK_GATE_D2, 0);
  4682. I915_WRITE(MI_ARB_STATE,
  4683. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4684. }
  4685. static void gen3_init_clock_gating(struct drm_device *dev)
  4686. {
  4687. struct drm_i915_private *dev_priv = dev->dev_private;
  4688. u32 dstate = I915_READ(D_STATE);
  4689. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4690. DSTATE_DOT_CLOCK_GATING;
  4691. I915_WRITE(D_STATE, dstate);
  4692. if (IS_PINEVIEW(dev))
  4693. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4694. /* IIR "flip pending" means done if this bit is set */
  4695. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4696. }
  4697. static void i85x_init_clock_gating(struct drm_device *dev)
  4698. {
  4699. struct drm_i915_private *dev_priv = dev->dev_private;
  4700. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4701. }
  4702. static void i830_init_clock_gating(struct drm_device *dev)
  4703. {
  4704. struct drm_i915_private *dev_priv = dev->dev_private;
  4705. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4706. }
  4707. void intel_init_clock_gating(struct drm_device *dev)
  4708. {
  4709. struct drm_i915_private *dev_priv = dev->dev_private;
  4710. dev_priv->display.init_clock_gating(dev);
  4711. }
  4712. void intel_suspend_hw(struct drm_device *dev)
  4713. {
  4714. if (HAS_PCH_LPT(dev))
  4715. lpt_suspend_hw(dev);
  4716. }
  4717. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4718. for (i = 0; \
  4719. i < (power_domains)->power_well_count && \
  4720. ((power_well) = &(power_domains)->power_wells[i]); \
  4721. i++) \
  4722. if ((power_well)->domains & (domain_mask))
  4723. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4724. for (i = (power_domains)->power_well_count - 1; \
  4725. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4726. i--) \
  4727. if ((power_well)->domains & (domain_mask))
  4728. /**
  4729. * We should only use the power well if we explicitly asked the hardware to
  4730. * enable it, so check if it's enabled and also check if we've requested it to
  4731. * be enabled.
  4732. */
  4733. static bool hsw_power_well_enabled(struct drm_device *dev,
  4734. struct i915_power_well *power_well)
  4735. {
  4736. struct drm_i915_private *dev_priv = dev->dev_private;
  4737. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4738. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4739. }
  4740. bool intel_display_power_enabled_sw(struct drm_device *dev,
  4741. enum intel_display_power_domain domain)
  4742. {
  4743. struct drm_i915_private *dev_priv = dev->dev_private;
  4744. struct i915_power_domains *power_domains;
  4745. power_domains = &dev_priv->power_domains;
  4746. return power_domains->domain_use_count[domain];
  4747. }
  4748. bool intel_display_power_enabled(struct drm_device *dev,
  4749. enum intel_display_power_domain domain)
  4750. {
  4751. struct drm_i915_private *dev_priv = dev->dev_private;
  4752. struct i915_power_domains *power_domains;
  4753. struct i915_power_well *power_well;
  4754. bool is_enabled;
  4755. int i;
  4756. power_domains = &dev_priv->power_domains;
  4757. is_enabled = true;
  4758. mutex_lock(&power_domains->lock);
  4759. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4760. if (power_well->always_on)
  4761. continue;
  4762. if (!power_well->is_enabled(dev, power_well)) {
  4763. is_enabled = false;
  4764. break;
  4765. }
  4766. }
  4767. mutex_unlock(&power_domains->lock);
  4768. return is_enabled;
  4769. }
  4770. static void hsw_set_power_well(struct drm_device *dev,
  4771. struct i915_power_well *power_well, bool enable)
  4772. {
  4773. struct drm_i915_private *dev_priv = dev->dev_private;
  4774. bool is_enabled, enable_requested;
  4775. unsigned long irqflags;
  4776. uint32_t tmp;
  4777. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4778. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4779. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4780. if (enable) {
  4781. if (!enable_requested)
  4782. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4783. HSW_PWR_WELL_ENABLE_REQUEST);
  4784. if (!is_enabled) {
  4785. DRM_DEBUG_KMS("Enabling power well\n");
  4786. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4787. HSW_PWR_WELL_STATE_ENABLED), 20))
  4788. DRM_ERROR("Timeout enabling power well\n");
  4789. }
  4790. if (IS_BROADWELL(dev)) {
  4791. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  4792. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
  4793. dev_priv->de_irq_mask[PIPE_B]);
  4794. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
  4795. ~dev_priv->de_irq_mask[PIPE_B] |
  4796. GEN8_PIPE_VBLANK);
  4797. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
  4798. dev_priv->de_irq_mask[PIPE_C]);
  4799. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
  4800. ~dev_priv->de_irq_mask[PIPE_C] |
  4801. GEN8_PIPE_VBLANK);
  4802. POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
  4803. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  4804. }
  4805. } else {
  4806. if (enable_requested) {
  4807. enum pipe p;
  4808. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4809. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4810. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4811. /*
  4812. * After this, the registers on the pipes that are part
  4813. * of the power well will become zero, so we have to
  4814. * adjust our counters according to that.
  4815. *
  4816. * FIXME: Should we do this in general in
  4817. * drm_vblank_post_modeset?
  4818. */
  4819. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4820. for_each_pipe(p)
  4821. if (p != PIPE_A)
  4822. dev->vblank[p].last = 0;
  4823. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4824. }
  4825. }
  4826. }
  4827. static void __intel_power_well_get(struct drm_device *dev,
  4828. struct i915_power_well *power_well)
  4829. {
  4830. if (!power_well->count++ && power_well->set)
  4831. power_well->set(dev, power_well, true);
  4832. }
  4833. static void __intel_power_well_put(struct drm_device *dev,
  4834. struct i915_power_well *power_well)
  4835. {
  4836. WARN_ON(!power_well->count);
  4837. if (!--power_well->count && power_well->set && i915_disable_power_well)
  4838. power_well->set(dev, power_well, false);
  4839. }
  4840. void intel_display_power_get(struct drm_device *dev,
  4841. enum intel_display_power_domain domain)
  4842. {
  4843. struct drm_i915_private *dev_priv = dev->dev_private;
  4844. struct i915_power_domains *power_domains;
  4845. struct i915_power_well *power_well;
  4846. int i;
  4847. power_domains = &dev_priv->power_domains;
  4848. mutex_lock(&power_domains->lock);
  4849. for_each_power_well(i, power_well, BIT(domain), power_domains)
  4850. __intel_power_well_get(dev, power_well);
  4851. power_domains->domain_use_count[domain]++;
  4852. mutex_unlock(&power_domains->lock);
  4853. }
  4854. void intel_display_power_put(struct drm_device *dev,
  4855. enum intel_display_power_domain domain)
  4856. {
  4857. struct drm_i915_private *dev_priv = dev->dev_private;
  4858. struct i915_power_domains *power_domains;
  4859. struct i915_power_well *power_well;
  4860. int i;
  4861. power_domains = &dev_priv->power_domains;
  4862. mutex_lock(&power_domains->lock);
  4863. WARN_ON(!power_domains->domain_use_count[domain]);
  4864. power_domains->domain_use_count[domain]--;
  4865. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  4866. __intel_power_well_put(dev, power_well);
  4867. mutex_unlock(&power_domains->lock);
  4868. }
  4869. static struct i915_power_domains *hsw_pwr;
  4870. /* Display audio driver power well request */
  4871. void i915_request_power_well(void)
  4872. {
  4873. struct drm_i915_private *dev_priv;
  4874. if (WARN_ON(!hsw_pwr))
  4875. return;
  4876. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4877. power_domains);
  4878. intel_display_power_get(dev_priv->dev, POWER_DOMAIN_AUDIO);
  4879. }
  4880. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4881. /* Display audio driver power well release */
  4882. void i915_release_power_well(void)
  4883. {
  4884. struct drm_i915_private *dev_priv;
  4885. if (WARN_ON(!hsw_pwr))
  4886. return;
  4887. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4888. power_domains);
  4889. intel_display_power_put(dev_priv->dev, POWER_DOMAIN_AUDIO);
  4890. }
  4891. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4892. static struct i915_power_well i9xx_always_on_power_well[] = {
  4893. {
  4894. .name = "always-on",
  4895. .always_on = 1,
  4896. .domains = POWER_DOMAIN_MASK,
  4897. },
  4898. };
  4899. static struct i915_power_well hsw_power_wells[] = {
  4900. {
  4901. .name = "always-on",
  4902. .always_on = 1,
  4903. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  4904. },
  4905. {
  4906. .name = "display",
  4907. .domains = POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS,
  4908. .is_enabled = hsw_power_well_enabled,
  4909. .set = hsw_set_power_well,
  4910. },
  4911. };
  4912. static struct i915_power_well bdw_power_wells[] = {
  4913. {
  4914. .name = "always-on",
  4915. .always_on = 1,
  4916. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  4917. },
  4918. {
  4919. .name = "display",
  4920. .domains = POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS,
  4921. .is_enabled = hsw_power_well_enabled,
  4922. .set = hsw_set_power_well,
  4923. },
  4924. };
  4925. #define set_power_wells(power_domains, __power_wells) ({ \
  4926. (power_domains)->power_wells = (__power_wells); \
  4927. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  4928. })
  4929. int intel_power_domains_init(struct drm_device *dev)
  4930. {
  4931. struct drm_i915_private *dev_priv = dev->dev_private;
  4932. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4933. mutex_init(&power_domains->lock);
  4934. /*
  4935. * The enabling order will be from lower to higher indexed wells,
  4936. * the disabling order is reversed.
  4937. */
  4938. if (IS_HASWELL(dev)) {
  4939. set_power_wells(power_domains, hsw_power_wells);
  4940. hsw_pwr = power_domains;
  4941. } else if (IS_BROADWELL(dev)) {
  4942. set_power_wells(power_domains, bdw_power_wells);
  4943. hsw_pwr = power_domains;
  4944. } else {
  4945. set_power_wells(power_domains, i9xx_always_on_power_well);
  4946. }
  4947. return 0;
  4948. }
  4949. void intel_power_domains_remove(struct drm_device *dev)
  4950. {
  4951. hsw_pwr = NULL;
  4952. }
  4953. static void intel_power_domains_resume(struct drm_device *dev)
  4954. {
  4955. struct drm_i915_private *dev_priv = dev->dev_private;
  4956. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4957. struct i915_power_well *power_well;
  4958. int i;
  4959. mutex_lock(&power_domains->lock);
  4960. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  4961. if (power_well->set)
  4962. power_well->set(dev, power_well, power_well->count > 0);
  4963. }
  4964. mutex_unlock(&power_domains->lock);
  4965. }
  4966. /*
  4967. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4968. * when not needed anymore. We have 4 registers that can request the power well
  4969. * to be enabled, and it will only be disabled if none of the registers is
  4970. * requesting it to be enabled.
  4971. */
  4972. void intel_power_domains_init_hw(struct drm_device *dev)
  4973. {
  4974. struct drm_i915_private *dev_priv = dev->dev_private;
  4975. /* For now, we need the power well to be always enabled. */
  4976. intel_display_set_init_power(dev, true);
  4977. intel_power_domains_resume(dev);
  4978. if (!(IS_HASWELL(dev) || IS_BROADWELL(dev)))
  4979. return;
  4980. /* We're taking over the BIOS, so clear any requests made by it since
  4981. * the driver is in charge now. */
  4982. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4983. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4984. }
  4985. /* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
  4986. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  4987. {
  4988. hsw_disable_package_c8(dev_priv);
  4989. }
  4990. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  4991. {
  4992. hsw_enable_package_c8(dev_priv);
  4993. }
  4994. /* Set up chip specific power management-related functions */
  4995. void intel_init_pm(struct drm_device *dev)
  4996. {
  4997. struct drm_i915_private *dev_priv = dev->dev_private;
  4998. if (I915_HAS_FBC(dev)) {
  4999. if (INTEL_INFO(dev)->gen >= 7) {
  5000. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5001. dev_priv->display.enable_fbc = gen7_enable_fbc;
  5002. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5003. } else if (INTEL_INFO(dev)->gen >= 5) {
  5004. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5005. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5006. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5007. } else if (IS_GM45(dev)) {
  5008. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5009. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5010. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5011. } else {
  5012. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5013. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5014. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5015. }
  5016. }
  5017. /* For cxsr */
  5018. if (IS_PINEVIEW(dev))
  5019. i915_pineview_get_mem_freq(dev);
  5020. else if (IS_GEN5(dev))
  5021. i915_ironlake_get_mem_freq(dev);
  5022. /* For FIFO watermark updates */
  5023. if (HAS_PCH_SPLIT(dev)) {
  5024. intel_setup_wm_latency(dev);
  5025. if (IS_GEN5(dev)) {
  5026. if (dev_priv->wm.pri_latency[1] &&
  5027. dev_priv->wm.spr_latency[1] &&
  5028. dev_priv->wm.cur_latency[1])
  5029. dev_priv->display.update_wm = ironlake_update_wm;
  5030. else {
  5031. DRM_DEBUG_KMS("Failed to get proper latency. "
  5032. "Disable CxSR\n");
  5033. dev_priv->display.update_wm = NULL;
  5034. }
  5035. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5036. } else if (IS_GEN6(dev)) {
  5037. if (dev_priv->wm.pri_latency[0] &&
  5038. dev_priv->wm.spr_latency[0] &&
  5039. dev_priv->wm.cur_latency[0]) {
  5040. dev_priv->display.update_wm = sandybridge_update_wm;
  5041. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  5042. } else {
  5043. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5044. "Disable CxSR\n");
  5045. dev_priv->display.update_wm = NULL;
  5046. }
  5047. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5048. } else if (IS_IVYBRIDGE(dev)) {
  5049. if (dev_priv->wm.pri_latency[0] &&
  5050. dev_priv->wm.spr_latency[0] &&
  5051. dev_priv->wm.cur_latency[0]) {
  5052. dev_priv->display.update_wm = ivybridge_update_wm;
  5053. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  5054. } else {
  5055. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5056. "Disable CxSR\n");
  5057. dev_priv->display.update_wm = NULL;
  5058. }
  5059. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5060. } else if (IS_HASWELL(dev)) {
  5061. if (dev_priv->wm.pri_latency[0] &&
  5062. dev_priv->wm.spr_latency[0] &&
  5063. dev_priv->wm.cur_latency[0]) {
  5064. dev_priv->display.update_wm = haswell_update_wm;
  5065. dev_priv->display.update_sprite_wm =
  5066. haswell_update_sprite_wm;
  5067. } else {
  5068. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5069. "Disable CxSR\n");
  5070. dev_priv->display.update_wm = NULL;
  5071. }
  5072. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5073. } else if (INTEL_INFO(dev)->gen == 8) {
  5074. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  5075. } else
  5076. dev_priv->display.update_wm = NULL;
  5077. } else if (IS_VALLEYVIEW(dev)) {
  5078. dev_priv->display.update_wm = valleyview_update_wm;
  5079. dev_priv->display.init_clock_gating =
  5080. valleyview_init_clock_gating;
  5081. } else if (IS_PINEVIEW(dev)) {
  5082. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5083. dev_priv->is_ddr3,
  5084. dev_priv->fsb_freq,
  5085. dev_priv->mem_freq)) {
  5086. DRM_INFO("failed to find known CxSR latency "
  5087. "(found ddr%s fsb freq %d, mem freq %d), "
  5088. "disabling CxSR\n",
  5089. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5090. dev_priv->fsb_freq, dev_priv->mem_freq);
  5091. /* Disable CxSR and never update its watermark again */
  5092. pineview_disable_cxsr(dev);
  5093. dev_priv->display.update_wm = NULL;
  5094. } else
  5095. dev_priv->display.update_wm = pineview_update_wm;
  5096. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5097. } else if (IS_G4X(dev)) {
  5098. dev_priv->display.update_wm = g4x_update_wm;
  5099. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5100. } else if (IS_GEN4(dev)) {
  5101. dev_priv->display.update_wm = i965_update_wm;
  5102. if (IS_CRESTLINE(dev))
  5103. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5104. else if (IS_BROADWATER(dev))
  5105. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5106. } else if (IS_GEN3(dev)) {
  5107. dev_priv->display.update_wm = i9xx_update_wm;
  5108. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5109. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5110. } else if (IS_I865G(dev)) {
  5111. dev_priv->display.update_wm = i830_update_wm;
  5112. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5113. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5114. } else if (IS_I85X(dev)) {
  5115. dev_priv->display.update_wm = i9xx_update_wm;
  5116. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  5117. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5118. } else {
  5119. dev_priv->display.update_wm = i830_update_wm;
  5120. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5121. if (IS_845G(dev))
  5122. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5123. else
  5124. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5125. }
  5126. }
  5127. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  5128. {
  5129. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5130. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5131. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5132. return -EAGAIN;
  5133. }
  5134. I915_WRITE(GEN6_PCODE_DATA, *val);
  5135. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5136. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5137. 500)) {
  5138. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5139. return -ETIMEDOUT;
  5140. }
  5141. *val = I915_READ(GEN6_PCODE_DATA);
  5142. I915_WRITE(GEN6_PCODE_DATA, 0);
  5143. return 0;
  5144. }
  5145. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  5146. {
  5147. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5148. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5149. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5150. return -EAGAIN;
  5151. }
  5152. I915_WRITE(GEN6_PCODE_DATA, val);
  5153. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5154. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5155. 500)) {
  5156. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  5157. return -ETIMEDOUT;
  5158. }
  5159. I915_WRITE(GEN6_PCODE_DATA, 0);
  5160. return 0;
  5161. }
  5162. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5163. {
  5164. int div;
  5165. /* 4 x czclk */
  5166. switch (dev_priv->mem_freq) {
  5167. case 800:
  5168. div = 10;
  5169. break;
  5170. case 1066:
  5171. div = 12;
  5172. break;
  5173. case 1333:
  5174. div = 16;
  5175. break;
  5176. default:
  5177. return -1;
  5178. }
  5179. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  5180. }
  5181. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5182. {
  5183. int mul;
  5184. /* 4 x czclk */
  5185. switch (dev_priv->mem_freq) {
  5186. case 800:
  5187. mul = 10;
  5188. break;
  5189. case 1066:
  5190. mul = 12;
  5191. break;
  5192. case 1333:
  5193. mul = 16;
  5194. break;
  5195. default:
  5196. return -1;
  5197. }
  5198. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  5199. }
  5200. void intel_pm_init(struct drm_device *dev)
  5201. {
  5202. struct drm_i915_private *dev_priv = dev->dev_private;
  5203. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5204. intel_gen6_powersave_work);
  5205. }