sun5i-a10s.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * Copyright 2013 Maxime Ripard
  3. *
  4. * Maxime Ripard <maxime.ripard@free-electrons.com>
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. /include/ "skeleton.dtsi"
  14. / {
  15. interrupt-parent = <&intc>;
  16. aliases {
  17. ethernet0 = &emac;
  18. };
  19. chosen {
  20. #address-cells = <1>;
  21. #size-cells = <1>;
  22. ranges;
  23. framebuffer@0 {
  24. compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
  25. allwinner,pipeline = "de_be0-lcd0-hdmi";
  26. clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
  27. <&ahb_gates 44>;
  28. status = "disabled";
  29. };
  30. };
  31. cpus {
  32. cpu@0 {
  33. compatible = "arm,cortex-a8";
  34. };
  35. };
  36. memory {
  37. reg = <0x40000000 0x20000000>;
  38. };
  39. clocks {
  40. #address-cells = <1>;
  41. #size-cells = <1>;
  42. ranges;
  43. /*
  44. * This is a dummy clock, to be used as placeholder on
  45. * other mux clocks when a specific parent clock is not
  46. * yet implemented. It should be dropped when the driver
  47. * is complete.
  48. */
  49. dummy: dummy {
  50. #clock-cells = <0>;
  51. compatible = "fixed-clock";
  52. clock-frequency = <0>;
  53. };
  54. osc24M: clk@01c20050 {
  55. #clock-cells = <0>;
  56. compatible = "allwinner,sun4i-a10-osc-clk";
  57. reg = <0x01c20050 0x4>;
  58. clock-frequency = <24000000>;
  59. clock-output-names = "osc24M";
  60. };
  61. osc32k: clk@0 {
  62. #clock-cells = <0>;
  63. compatible = "fixed-clock";
  64. clock-frequency = <32768>;
  65. clock-output-names = "osc32k";
  66. };
  67. pll1: clk@01c20000 {
  68. #clock-cells = <0>;
  69. compatible = "allwinner,sun4i-a10-pll1-clk";
  70. reg = <0x01c20000 0x4>;
  71. clocks = <&osc24M>;
  72. clock-output-names = "pll1";
  73. };
  74. pll4: clk@01c20018 {
  75. #clock-cells = <0>;
  76. compatible = "allwinner,sun4i-a10-pll1-clk";
  77. reg = <0x01c20018 0x4>;
  78. clocks = <&osc24M>;
  79. clock-output-names = "pll4";
  80. };
  81. pll5: clk@01c20020 {
  82. #clock-cells = <1>;
  83. compatible = "allwinner,sun4i-a10-pll5-clk";
  84. reg = <0x01c20020 0x4>;
  85. clocks = <&osc24M>;
  86. clock-output-names = "pll5_ddr", "pll5_other";
  87. };
  88. pll6: clk@01c20028 {
  89. #clock-cells = <1>;
  90. compatible = "allwinner,sun4i-a10-pll6-clk";
  91. reg = <0x01c20028 0x4>;
  92. clocks = <&osc24M>;
  93. clock-output-names = "pll6_sata", "pll6_other", "pll6";
  94. };
  95. /* dummy is 200M */
  96. cpu: cpu@01c20054 {
  97. #clock-cells = <0>;
  98. compatible = "allwinner,sun4i-a10-cpu-clk";
  99. reg = <0x01c20054 0x4>;
  100. clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
  101. clock-output-names = "cpu";
  102. };
  103. axi: axi@01c20054 {
  104. #clock-cells = <0>;
  105. compatible = "allwinner,sun4i-a10-axi-clk";
  106. reg = <0x01c20054 0x4>;
  107. clocks = <&cpu>;
  108. clock-output-names = "axi";
  109. };
  110. axi_gates: clk@01c2005c {
  111. #clock-cells = <1>;
  112. compatible = "allwinner,sun4i-a10-axi-gates-clk";
  113. reg = <0x01c2005c 0x4>;
  114. clocks = <&axi>;
  115. clock-output-names = "axi_dram";
  116. };
  117. ahb: ahb@01c20054 {
  118. #clock-cells = <0>;
  119. compatible = "allwinner,sun4i-a10-ahb-clk";
  120. reg = <0x01c20054 0x4>;
  121. clocks = <&axi>;
  122. clock-output-names = "ahb";
  123. };
  124. ahb_gates: clk@01c20060 {
  125. #clock-cells = <1>;
  126. compatible = "allwinner,sun5i-a10s-ahb-gates-clk";
  127. reg = <0x01c20060 0x8>;
  128. clocks = <&ahb>;
  129. clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
  130. "ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
  131. "ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
  132. "ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
  133. "ahb_spi2", "ahb_gps", "ahb_stimer", "ahb_ve",
  134. "ahb_tve", "ahb_lcd", "ahb_csi", "ahb_hdmi",
  135. "ahb_de_be", "ahb_de_fe", "ahb_iep", "ahb_mali400";
  136. };
  137. apb0: apb0@01c20054 {
  138. #clock-cells = <0>;
  139. compatible = "allwinner,sun4i-a10-apb0-clk";
  140. reg = <0x01c20054 0x4>;
  141. clocks = <&ahb>;
  142. clock-output-names = "apb0";
  143. };
  144. apb0_gates: clk@01c20068 {
  145. #clock-cells = <1>;
  146. compatible = "allwinner,sun5i-a10s-apb0-gates-clk";
  147. reg = <0x01c20068 0x4>;
  148. clocks = <&apb0>;
  149. clock-output-names = "apb0_codec", "apb0_iis", "apb0_pio",
  150. "apb0_ir", "apb0_keypad";
  151. };
  152. apb1: clk@01c20058 {
  153. #clock-cells = <0>;
  154. compatible = "allwinner,sun4i-a10-apb1-clk";
  155. reg = <0x01c20058 0x4>;
  156. clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
  157. clock-output-names = "apb1";
  158. };
  159. apb1_gates: clk@01c2006c {
  160. #clock-cells = <1>;
  161. compatible = "allwinner,sun5i-a10s-apb1-gates-clk";
  162. reg = <0x01c2006c 0x4>;
  163. clocks = <&apb1>;
  164. clock-output-names = "apb1_i2c0", "apb1_i2c1",
  165. "apb1_i2c2", "apb1_uart0", "apb1_uart1",
  166. "apb1_uart2", "apb1_uart3";
  167. };
  168. nand_clk: clk@01c20080 {
  169. #clock-cells = <0>;
  170. compatible = "allwinner,sun4i-a10-mod0-clk";
  171. reg = <0x01c20080 0x4>;
  172. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  173. clock-output-names = "nand";
  174. };
  175. ms_clk: clk@01c20084 {
  176. #clock-cells = <0>;
  177. compatible = "allwinner,sun4i-a10-mod0-clk";
  178. reg = <0x01c20084 0x4>;
  179. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  180. clock-output-names = "ms";
  181. };
  182. mmc0_clk: clk@01c20088 {
  183. #clock-cells = <0>;
  184. compatible = "allwinner,sun4i-a10-mod0-clk";
  185. reg = <0x01c20088 0x4>;
  186. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  187. clock-output-names = "mmc0";
  188. };
  189. mmc1_clk: clk@01c2008c {
  190. #clock-cells = <0>;
  191. compatible = "allwinner,sun4i-a10-mod0-clk";
  192. reg = <0x01c2008c 0x4>;
  193. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  194. clock-output-names = "mmc1";
  195. };
  196. mmc2_clk: clk@01c20090 {
  197. #clock-cells = <0>;
  198. compatible = "allwinner,sun4i-a10-mod0-clk";
  199. reg = <0x01c20090 0x4>;
  200. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  201. clock-output-names = "mmc2";
  202. };
  203. ts_clk: clk@01c20098 {
  204. #clock-cells = <0>;
  205. compatible = "allwinner,sun4i-a10-mod0-clk";
  206. reg = <0x01c20098 0x4>;
  207. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  208. clock-output-names = "ts";
  209. };
  210. ss_clk: clk@01c2009c {
  211. #clock-cells = <0>;
  212. compatible = "allwinner,sun4i-a10-mod0-clk";
  213. reg = <0x01c2009c 0x4>;
  214. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  215. clock-output-names = "ss";
  216. };
  217. spi0_clk: clk@01c200a0 {
  218. #clock-cells = <0>;
  219. compatible = "allwinner,sun4i-a10-mod0-clk";
  220. reg = <0x01c200a0 0x4>;
  221. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  222. clock-output-names = "spi0";
  223. };
  224. spi1_clk: clk@01c200a4 {
  225. #clock-cells = <0>;
  226. compatible = "allwinner,sun4i-a10-mod0-clk";
  227. reg = <0x01c200a4 0x4>;
  228. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  229. clock-output-names = "spi1";
  230. };
  231. spi2_clk: clk@01c200a8 {
  232. #clock-cells = <0>;
  233. compatible = "allwinner,sun4i-a10-mod0-clk";
  234. reg = <0x01c200a8 0x4>;
  235. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  236. clock-output-names = "spi2";
  237. };
  238. ir0_clk: clk@01c200b0 {
  239. #clock-cells = <0>;
  240. compatible = "allwinner,sun4i-a10-mod0-clk";
  241. reg = <0x01c200b0 0x4>;
  242. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  243. clock-output-names = "ir0";
  244. };
  245. usb_clk: clk@01c200cc {
  246. #clock-cells = <1>;
  247. #reset-cells = <1>;
  248. compatible = "allwinner,sun5i-a13-usb-clk";
  249. reg = <0x01c200cc 0x4>;
  250. clocks = <&pll6 1>;
  251. clock-output-names = "usb_ohci0", "usb_phy";
  252. };
  253. mbus_clk: clk@01c2015c {
  254. #clock-cells = <0>;
  255. compatible = "allwinner,sun5i-a13-mbus-clk";
  256. reg = <0x01c2015c 0x4>;
  257. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  258. clock-output-names = "mbus";
  259. };
  260. };
  261. soc@01c00000 {
  262. compatible = "simple-bus";
  263. #address-cells = <1>;
  264. #size-cells = <1>;
  265. ranges;
  266. dma: dma-controller@01c02000 {
  267. compatible = "allwinner,sun4i-a10-dma";
  268. reg = <0x01c02000 0x1000>;
  269. interrupts = <27>;
  270. clocks = <&ahb_gates 6>;
  271. #dma-cells = <2>;
  272. };
  273. spi0: spi@01c05000 {
  274. compatible = "allwinner,sun4i-a10-spi";
  275. reg = <0x01c05000 0x1000>;
  276. interrupts = <10>;
  277. clocks = <&ahb_gates 20>, <&spi0_clk>;
  278. clock-names = "ahb", "mod";
  279. dmas = <&dma 1 27>, <&dma 1 26>;
  280. dma-names = "rx", "tx";
  281. status = "disabled";
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. };
  285. spi1: spi@01c06000 {
  286. compatible = "allwinner,sun4i-a10-spi";
  287. reg = <0x01c06000 0x1000>;
  288. interrupts = <11>;
  289. clocks = <&ahb_gates 21>, <&spi1_clk>;
  290. clock-names = "ahb", "mod";
  291. dmas = <&dma 1 9>, <&dma 1 8>;
  292. dma-names = "rx", "tx";
  293. status = "disabled";
  294. #address-cells = <1>;
  295. #size-cells = <0>;
  296. };
  297. emac: ethernet@01c0b000 {
  298. compatible = "allwinner,sun4i-a10-emac";
  299. reg = <0x01c0b000 0x1000>;
  300. interrupts = <55>;
  301. clocks = <&ahb_gates 17>;
  302. status = "disabled";
  303. };
  304. mdio@01c0b080 {
  305. compatible = "allwinner,sun4i-a10-mdio";
  306. reg = <0x01c0b080 0x14>;
  307. status = "disabled";
  308. #address-cells = <1>;
  309. #size-cells = <0>;
  310. };
  311. mmc0: mmc@01c0f000 {
  312. compatible = "allwinner,sun5i-a13-mmc";
  313. reg = <0x01c0f000 0x1000>;
  314. clocks = <&ahb_gates 8>, <&mmc0_clk>;
  315. clock-names = "ahb", "mmc";
  316. interrupts = <32>;
  317. status = "disabled";
  318. };
  319. mmc1: mmc@01c10000 {
  320. compatible = "allwinner,sun5i-a13-mmc";
  321. reg = <0x01c10000 0x1000>;
  322. clocks = <&ahb_gates 9>, <&mmc1_clk>;
  323. clock-names = "ahb", "mmc";
  324. interrupts = <33>;
  325. status = "disabled";
  326. };
  327. mmc2: mmc@01c11000 {
  328. compatible = "allwinner,sun5i-a13-mmc";
  329. reg = <0x01c11000 0x1000>;
  330. clocks = <&ahb_gates 10>, <&mmc2_clk>;
  331. clock-names = "ahb", "mmc";
  332. interrupts = <34>;
  333. status = "disabled";
  334. };
  335. usbphy: phy@01c13400 {
  336. #phy-cells = <1>;
  337. compatible = "allwinner,sun5i-a13-usb-phy";
  338. reg = <0x01c13400 0x10 0x01c14800 0x4>;
  339. reg-names = "phy_ctrl", "pmu1";
  340. clocks = <&usb_clk 8>;
  341. clock-names = "usb_phy";
  342. resets = <&usb_clk 0>, <&usb_clk 1>;
  343. reset-names = "usb0_reset", "usb1_reset";
  344. status = "disabled";
  345. };
  346. ehci0: usb@01c14000 {
  347. compatible = "allwinner,sun5i-a10s-ehci", "generic-ehci";
  348. reg = <0x01c14000 0x100>;
  349. interrupts = <39>;
  350. clocks = <&ahb_gates 1>;
  351. phys = <&usbphy 1>;
  352. phy-names = "usb";
  353. status = "disabled";
  354. };
  355. ohci0: usb@01c14400 {
  356. compatible = "allwinner,sun5i-a10s-ohci", "generic-ohci";
  357. reg = <0x01c14400 0x100>;
  358. interrupts = <40>;
  359. clocks = <&usb_clk 6>, <&ahb_gates 2>;
  360. phys = <&usbphy 1>;
  361. phy-names = "usb";
  362. status = "disabled";
  363. };
  364. spi2: spi@01c17000 {
  365. compatible = "allwinner,sun4i-a10-spi";
  366. reg = <0x01c17000 0x1000>;
  367. interrupts = <12>;
  368. clocks = <&ahb_gates 22>, <&spi2_clk>;
  369. clock-names = "ahb", "mod";
  370. dmas = <&dma 1 29>, <&dma 1 28>;
  371. dma-names = "rx", "tx";
  372. status = "disabled";
  373. #address-cells = <1>;
  374. #size-cells = <0>;
  375. };
  376. intc: interrupt-controller@01c20400 {
  377. compatible = "allwinner,sun4i-a10-ic";
  378. reg = <0x01c20400 0x400>;
  379. interrupt-controller;
  380. #interrupt-cells = <1>;
  381. };
  382. pio: pinctrl@01c20800 {
  383. compatible = "allwinner,sun5i-a10s-pinctrl";
  384. reg = <0x01c20800 0x400>;
  385. interrupts = <28>;
  386. clocks = <&apb0_gates 5>;
  387. gpio-controller;
  388. interrupt-controller;
  389. #interrupt-cells = <2>;
  390. #size-cells = <0>;
  391. #gpio-cells = <3>;
  392. uart0_pins_a: uart0@0 {
  393. allwinner,pins = "PB19", "PB20";
  394. allwinner,function = "uart0";
  395. allwinner,drive = <0>;
  396. allwinner,pull = <0>;
  397. };
  398. uart2_pins_a: uart2@0 {
  399. allwinner,pins = "PC18", "PC19";
  400. allwinner,function = "uart2";
  401. allwinner,drive = <0>;
  402. allwinner,pull = <0>;
  403. };
  404. uart3_pins_a: uart3@0 {
  405. allwinner,pins = "PG9", "PG10";
  406. allwinner,function = "uart3";
  407. allwinner,drive = <0>;
  408. allwinner,pull = <0>;
  409. };
  410. emac_pins_a: emac0@0 {
  411. allwinner,pins = "PA0", "PA1", "PA2",
  412. "PA3", "PA4", "PA5", "PA6",
  413. "PA7", "PA8", "PA9", "PA10",
  414. "PA11", "PA12", "PA13", "PA14",
  415. "PA15", "PA16";
  416. allwinner,function = "emac";
  417. allwinner,drive = <0>;
  418. allwinner,pull = <0>;
  419. };
  420. i2c0_pins_a: i2c0@0 {
  421. allwinner,pins = "PB0", "PB1";
  422. allwinner,function = "i2c0";
  423. allwinner,drive = <0>;
  424. allwinner,pull = <0>;
  425. };
  426. i2c1_pins_a: i2c1@0 {
  427. allwinner,pins = "PB15", "PB16";
  428. allwinner,function = "i2c1";
  429. allwinner,drive = <0>;
  430. allwinner,pull = <0>;
  431. };
  432. i2c2_pins_a: i2c2@0 {
  433. allwinner,pins = "PB17", "PB18";
  434. allwinner,function = "i2c2";
  435. allwinner,drive = <0>;
  436. allwinner,pull = <0>;
  437. };
  438. mmc0_pins_a: mmc0@0 {
  439. allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
  440. allwinner,function = "mmc0";
  441. allwinner,drive = <2>;
  442. allwinner,pull = <0>;
  443. };
  444. mmc1_pins_a: mmc1@0 {
  445. allwinner,pins = "PG3","PG4","PG5","PG6","PG7","PG8";
  446. allwinner,function = "mmc1";
  447. allwinner,drive = <2>;
  448. allwinner,pull = <0>;
  449. };
  450. };
  451. timer@01c20c00 {
  452. compatible = "allwinner,sun4i-a10-timer";
  453. reg = <0x01c20c00 0x90>;
  454. interrupts = <22>;
  455. clocks = <&osc24M>;
  456. };
  457. wdt: watchdog@01c20c90 {
  458. compatible = "allwinner,sun4i-a10-wdt";
  459. reg = <0x01c20c90 0x10>;
  460. };
  461. sid: eeprom@01c23800 {
  462. compatible = "allwinner,sun4i-a10-sid";
  463. reg = <0x01c23800 0x10>;
  464. };
  465. rtp: rtp@01c25000 {
  466. compatible = "allwinner,sun4i-a10-ts";
  467. reg = <0x01c25000 0x100>;
  468. interrupts = <29>;
  469. };
  470. uart0: serial@01c28000 {
  471. compatible = "snps,dw-apb-uart";
  472. reg = <0x01c28000 0x400>;
  473. interrupts = <1>;
  474. reg-shift = <2>;
  475. reg-io-width = <4>;
  476. clocks = <&apb1_gates 16>;
  477. status = "disabled";
  478. };
  479. uart1: serial@01c28400 {
  480. compatible = "snps,dw-apb-uart";
  481. reg = <0x01c28400 0x400>;
  482. interrupts = <2>;
  483. reg-shift = <2>;
  484. reg-io-width = <4>;
  485. clocks = <&apb1_gates 17>;
  486. status = "disabled";
  487. };
  488. uart2: serial@01c28800 {
  489. compatible = "snps,dw-apb-uart";
  490. reg = <0x01c28800 0x400>;
  491. interrupts = <3>;
  492. reg-shift = <2>;
  493. reg-io-width = <4>;
  494. clocks = <&apb1_gates 18>;
  495. status = "disabled";
  496. };
  497. uart3: serial@01c28c00 {
  498. compatible = "snps,dw-apb-uart";
  499. reg = <0x01c28c00 0x400>;
  500. interrupts = <4>;
  501. reg-shift = <2>;
  502. reg-io-width = <4>;
  503. clocks = <&apb1_gates 19>;
  504. status = "disabled";
  505. };
  506. i2c0: i2c@01c2ac00 {
  507. #address-cells = <1>;
  508. #size-cells = <0>;
  509. compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
  510. reg = <0x01c2ac00 0x400>;
  511. interrupts = <7>;
  512. clocks = <&apb1_gates 0>;
  513. status = "disabled";
  514. };
  515. i2c1: i2c@01c2b000 {
  516. #address-cells = <1>;
  517. #size-cells = <0>;
  518. compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
  519. reg = <0x01c2b000 0x400>;
  520. interrupts = <8>;
  521. clocks = <&apb1_gates 1>;
  522. status = "disabled";
  523. };
  524. i2c2: i2c@01c2b400 {
  525. #address-cells = <1>;
  526. #size-cells = <0>;
  527. compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
  528. reg = <0x01c2b400 0x400>;
  529. interrupts = <9>;
  530. clocks = <&apb1_gates 2>;
  531. status = "disabled";
  532. };
  533. timer@01c60000 {
  534. compatible = "allwinner,sun5i-a13-hstimer";
  535. reg = <0x01c60000 0x1000>;
  536. interrupts = <82>, <83>;
  537. clocks = <&ahb_gates 28>;
  538. };
  539. };
  540. };