intel_psr.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  58. }
  59. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  60. {
  61. struct drm_i915_private *dev_priv = to_i915(dev);
  62. uint32_t val;
  63. val = I915_READ(VLV_PSRSTAT(pipe)) &
  64. VLV_EDP_PSR_CURR_STATE_MASK;
  65. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  66. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  67. }
  68. static void intel_psr_write_vsc(struct intel_dp *intel_dp,
  69. const struct edp_vsc_psr *vsc_psr)
  70. {
  71. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  72. struct drm_device *dev = dig_port->base.base.dev;
  73. struct drm_i915_private *dev_priv = to_i915(dev);
  74. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  75. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  76. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  77. uint32_t *data = (uint32_t *) vsc_psr;
  78. unsigned int i;
  79. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  80. the video DIP being updated before program video DIP data buffer
  81. registers for DIP being updated. */
  82. I915_WRITE(ctl_reg, 0);
  83. POSTING_READ(ctl_reg);
  84. for (i = 0; i < sizeof(*vsc_psr); i += 4) {
  85. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  86. i >> 2), *data);
  87. data++;
  88. }
  89. for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
  90. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  91. i >> 2), 0);
  92. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  93. POSTING_READ(ctl_reg);
  94. }
  95. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
  96. {
  97. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  98. struct drm_device *dev = intel_dig_port->base.base.dev;
  99. struct drm_i915_private *dev_priv = to_i915(dev);
  100. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  101. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  102. uint32_t val;
  103. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  104. val = I915_READ(VLV_VSCSDP(pipe));
  105. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  106. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  107. I915_WRITE(VLV_VSCSDP(pipe), val);
  108. }
  109. static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
  110. {
  111. struct edp_vsc_psr psr_vsc;
  112. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  113. struct drm_device *dev = intel_dig_port->base.base.dev;
  114. struct drm_i915_private *dev_priv = to_i915(dev);
  115. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  116. memset(&psr_vsc, 0, sizeof(psr_vsc));
  117. psr_vsc.sdp_header.HB0 = 0;
  118. psr_vsc.sdp_header.HB1 = 0x7;
  119. if (dev_priv->psr.colorimetry_support &&
  120. dev_priv->psr.y_cord_support) {
  121. psr_vsc.sdp_header.HB2 = 0x5;
  122. psr_vsc.sdp_header.HB3 = 0x13;
  123. } else if (dev_priv->psr.y_cord_support) {
  124. psr_vsc.sdp_header.HB2 = 0x4;
  125. psr_vsc.sdp_header.HB3 = 0xe;
  126. } else {
  127. psr_vsc.sdp_header.HB2 = 0x3;
  128. psr_vsc.sdp_header.HB3 = 0xc;
  129. }
  130. intel_psr_write_vsc(intel_dp, &psr_vsc);
  131. }
  132. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
  133. {
  134. struct edp_vsc_psr psr_vsc;
  135. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  136. memset(&psr_vsc, 0, sizeof(psr_vsc));
  137. psr_vsc.sdp_header.HB0 = 0;
  138. psr_vsc.sdp_header.HB1 = 0x7;
  139. psr_vsc.sdp_header.HB2 = 0x2;
  140. psr_vsc.sdp_header.HB3 = 0x8;
  141. intel_psr_write_vsc(intel_dp, &psr_vsc);
  142. }
  143. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  144. {
  145. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  146. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  147. }
  148. static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
  149. enum port port)
  150. {
  151. if (INTEL_INFO(dev_priv)->gen >= 9)
  152. return DP_AUX_CH_CTL(port);
  153. else
  154. return EDP_PSR_AUX_CTL;
  155. }
  156. static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
  157. enum port port, int index)
  158. {
  159. if (INTEL_INFO(dev_priv)->gen >= 9)
  160. return DP_AUX_CH_DATA(port, index);
  161. else
  162. return EDP_PSR_AUX_DATA(index);
  163. }
  164. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  165. {
  166. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  167. struct drm_device *dev = dig_port->base.base.dev;
  168. struct drm_i915_private *dev_priv = to_i915(dev);
  169. uint32_t aux_clock_divider;
  170. i915_reg_t aux_ctl_reg;
  171. static const uint8_t aux_msg[] = {
  172. [0] = DP_AUX_NATIVE_WRITE << 4,
  173. [1] = DP_SET_POWER >> 8,
  174. [2] = DP_SET_POWER & 0xff,
  175. [3] = 1 - 1,
  176. [4] = DP_SET_POWER_D0,
  177. };
  178. enum port port = dig_port->port;
  179. u32 aux_ctl;
  180. int i;
  181. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  182. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  183. /* Enable AUX frame sync at sink */
  184. if (dev_priv->psr.aux_frame_sync)
  185. drm_dp_dpcd_writeb(&intel_dp->aux,
  186. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  187. DP_AUX_FRAME_SYNC_ENABLE);
  188. if (dev_priv->psr.link_standby)
  189. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  190. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  191. else
  192. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  193. DP_PSR_ENABLE);
  194. aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
  195. /* Setup AUX registers */
  196. for (i = 0; i < sizeof(aux_msg); i += 4)
  197. I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
  198. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  199. aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
  200. aux_clock_divider);
  201. I915_WRITE(aux_ctl_reg, aux_ctl);
  202. }
  203. static void vlv_psr_enable_source(struct intel_dp *intel_dp)
  204. {
  205. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  206. struct drm_device *dev = dig_port->base.base.dev;
  207. struct drm_i915_private *dev_priv = to_i915(dev);
  208. struct drm_crtc *crtc = dig_port->base.base.crtc;
  209. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  210. /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
  211. I915_WRITE(VLV_PSRCTL(pipe),
  212. VLV_EDP_PSR_MODE_SW_TIMER |
  213. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  214. VLV_EDP_PSR_ENABLE);
  215. }
  216. static void vlv_psr_activate(struct intel_dp *intel_dp)
  217. {
  218. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  219. struct drm_device *dev = dig_port->base.base.dev;
  220. struct drm_i915_private *dev_priv = to_i915(dev);
  221. struct drm_crtc *crtc = dig_port->base.base.crtc;
  222. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  223. /* Let's do the transition from PSR_state 1 to PSR_state 2
  224. * that is PSR transition to active - static frame transmission.
  225. * Then Hardware is responsible for the transition to PSR_state 3
  226. * that is PSR active - no Remote Frame Buffer (RFB) update.
  227. */
  228. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  229. VLV_EDP_PSR_ACTIVE_ENTRY);
  230. }
  231. static void intel_enable_source_psr1(struct intel_dp *intel_dp)
  232. {
  233. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  234. struct drm_device *dev = dig_port->base.base.dev;
  235. struct drm_i915_private *dev_priv = to_i915(dev);
  236. uint32_t max_sleep_time = 0x1f;
  237. /*
  238. * Let's respect VBT in case VBT asks a higher idle_frame value.
  239. * Let's use 6 as the minimum to cover all known cases including
  240. * the off-by-one issue that HW has in some cases. Also there are
  241. * cases where sink should be able to train
  242. * with the 5 or 6 idle patterns.
  243. */
  244. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  245. uint32_t val = EDP_PSR_ENABLE;
  246. val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
  247. val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  248. if (IS_HASWELL(dev_priv))
  249. val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  250. if (dev_priv->psr.link_standby)
  251. val |= EDP_PSR_LINK_STANDBY;
  252. if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
  253. val |= EDP_PSR_TP1_TIME_2500us;
  254. else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
  255. val |= EDP_PSR_TP1_TIME_500us;
  256. else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
  257. val |= EDP_PSR_TP1_TIME_100us;
  258. else
  259. val |= EDP_PSR_TP1_TIME_0us;
  260. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  261. val |= EDP_PSR_TP2_TP3_TIME_2500us;
  262. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  263. val |= EDP_PSR_TP2_TP3_TIME_500us;
  264. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  265. val |= EDP_PSR_TP2_TP3_TIME_100us;
  266. else
  267. val |= EDP_PSR_TP2_TP3_TIME_0us;
  268. if (intel_dp_source_supports_hbr2(intel_dp) &&
  269. drm_dp_tps3_supported(intel_dp->dpcd))
  270. val |= EDP_PSR_TP1_TP3_SEL;
  271. else
  272. val |= EDP_PSR_TP1_TP2_SEL;
  273. I915_WRITE(EDP_PSR_CTL, val);
  274. }
  275. static void intel_enable_source_psr2(struct intel_dp *intel_dp)
  276. {
  277. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  278. struct drm_device *dev = dig_port->base.base.dev;
  279. struct drm_i915_private *dev_priv = to_i915(dev);
  280. /*
  281. * Let's respect VBT in case VBT asks a higher idle_frame value.
  282. * Let's use 6 as the minimum to cover all known cases including
  283. * the off-by-one issue that HW has in some cases. Also there are
  284. * cases where sink should be able to train
  285. * with the 5 or 6 idle patterns.
  286. */
  287. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  288. uint32_t val;
  289. val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  290. /* FIXME: selective update is probably totally broken because it doesn't
  291. * mesh at all with our frontbuffer tracking. And the hw alone isn't
  292. * good enough. */
  293. val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
  294. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  295. val |= EDP_PSR2_TP2_TIME_2500;
  296. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  297. val |= EDP_PSR2_TP2_TIME_500;
  298. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  299. val |= EDP_PSR2_TP2_TIME_100;
  300. else
  301. val |= EDP_PSR2_TP2_TIME_50;
  302. I915_WRITE(EDP_PSR2_CTL, val);
  303. }
  304. static void hsw_psr_enable_source(struct intel_dp *intel_dp)
  305. {
  306. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  307. struct drm_device *dev = dig_port->base.base.dev;
  308. struct drm_i915_private *dev_priv = to_i915(dev);
  309. /* psr1 and psr2 are mutually exclusive.*/
  310. if (dev_priv->psr.psr2_support)
  311. intel_enable_source_psr2(intel_dp);
  312. else
  313. intel_enable_source_psr1(intel_dp);
  314. }
  315. static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
  316. {
  317. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  318. struct drm_device *dev = dig_port->base.base.dev;
  319. struct drm_i915_private *dev_priv = to_i915(dev);
  320. struct drm_crtc *crtc = dig_port->base.base.crtc;
  321. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  322. const struct drm_display_mode *adjusted_mode =
  323. &intel_crtc->config->base.adjusted_mode;
  324. int psr_setup_time;
  325. lockdep_assert_held(&dev_priv->psr.lock);
  326. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  327. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  328. dev_priv->psr.source_ok = false;
  329. /*
  330. * HSW spec explicitly says PSR is tied to port A.
  331. * BDW+ platforms with DDI implementation of PSR have different
  332. * PSR registers per transcoder and we only implement transcoder EDP
  333. * ones. Since by Display design transcoder EDP is tied to port A
  334. * we can safely escape based on the port A.
  335. */
  336. if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
  337. DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
  338. return false;
  339. }
  340. if (!i915.enable_psr) {
  341. DRM_DEBUG_KMS("PSR disable by flag\n");
  342. return false;
  343. }
  344. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  345. !dev_priv->psr.link_standby) {
  346. DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
  347. return false;
  348. }
  349. if (IS_HASWELL(dev_priv) &&
  350. I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
  351. S3D_ENABLE) {
  352. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  353. return false;
  354. }
  355. if (IS_HASWELL(dev_priv) &&
  356. adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  357. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  358. return false;
  359. }
  360. psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
  361. if (psr_setup_time < 0) {
  362. DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
  363. intel_dp->psr_dpcd[1]);
  364. return false;
  365. }
  366. if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
  367. adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
  368. DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
  369. psr_setup_time);
  370. return false;
  371. }
  372. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  373. if (intel_crtc->config->pipe_src_w > 3200 ||
  374. intel_crtc->config->pipe_src_h > 2000) {
  375. dev_priv->psr.psr2_support = false;
  376. return false;
  377. }
  378. dev_priv->psr.source_ok = true;
  379. return true;
  380. }
  381. static void intel_psr_activate(struct intel_dp *intel_dp)
  382. {
  383. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  384. struct drm_device *dev = intel_dig_port->base.base.dev;
  385. struct drm_i915_private *dev_priv = to_i915(dev);
  386. if (dev_priv->psr.psr2_support)
  387. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  388. else
  389. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  390. WARN_ON(dev_priv->psr.active);
  391. lockdep_assert_held(&dev_priv->psr.lock);
  392. /* Enable/Re-enable PSR on the host */
  393. if (HAS_DDI(dev_priv))
  394. /* On HSW+ after we enable PSR on source it will activate it
  395. * as soon as it match configure idle_frame count. So
  396. * we just actually enable it here on activation time.
  397. */
  398. hsw_psr_enable_source(intel_dp);
  399. else
  400. vlv_psr_activate(intel_dp);
  401. dev_priv->psr.active = true;
  402. }
  403. /**
  404. * intel_psr_enable - Enable PSR
  405. * @intel_dp: Intel DP
  406. *
  407. * This function can only be called after the pipe is fully trained and enabled.
  408. */
  409. void intel_psr_enable(struct intel_dp *intel_dp)
  410. {
  411. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  412. struct drm_device *dev = intel_dig_port->base.base.dev;
  413. struct drm_i915_private *dev_priv = to_i915(dev);
  414. if (!HAS_PSR(dev_priv)) {
  415. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  416. return;
  417. }
  418. if (!is_edp_psr(intel_dp)) {
  419. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  420. return;
  421. }
  422. mutex_lock(&dev_priv->psr.lock);
  423. if (dev_priv->psr.enabled) {
  424. DRM_DEBUG_KMS("PSR already in use\n");
  425. goto unlock;
  426. }
  427. if (!intel_psr_match_conditions(intel_dp))
  428. goto unlock;
  429. dev_priv->psr.busy_frontbuffer_bits = 0;
  430. if (HAS_DDI(dev_priv)) {
  431. if (dev_priv->psr.psr2_support) {
  432. skl_psr_setup_su_vsc(intel_dp);
  433. } else {
  434. /* set up vsc header for psr1 */
  435. hsw_psr_setup_vsc(intel_dp);
  436. }
  437. /*
  438. * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD.
  439. * Also mask LPSP to avoid dependency on other drivers that
  440. * might block runtime_pm besides preventing other hw tracking
  441. * issues now we can rely on frontbuffer tracking.
  442. */
  443. I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
  444. EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
  445. /* Enable PSR on the panel */
  446. hsw_psr_enable_sink(intel_dp);
  447. if (INTEL_GEN(dev_priv) >= 9)
  448. intel_psr_activate(intel_dp);
  449. } else {
  450. vlv_psr_setup_vsc(intel_dp);
  451. /* Enable PSR on the panel */
  452. vlv_psr_enable_sink(intel_dp);
  453. /* On HSW+ enable_source also means go to PSR entry/active
  454. * state as soon as idle_frame achieved and here would be
  455. * to soon. However on VLV enable_source just enable PSR
  456. * but let it on inactive state. So we might do this prior
  457. * to active transition, i.e. here.
  458. */
  459. vlv_psr_enable_source(intel_dp);
  460. }
  461. /*
  462. * FIXME: Activation should happen immediately since this function
  463. * is just called after pipe is fully trained and enabled.
  464. * However on every platform we face issues when first activation
  465. * follows a modeset so quickly.
  466. * - On VLV/CHV we get bank screen on first activation
  467. * - On HSW/BDW we get a recoverable frozen screen until next
  468. * exit-activate sequence.
  469. */
  470. if (INTEL_GEN(dev_priv) < 9)
  471. schedule_delayed_work(&dev_priv->psr.work,
  472. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  473. dev_priv->psr.enabled = intel_dp;
  474. unlock:
  475. mutex_unlock(&dev_priv->psr.lock);
  476. }
  477. static void vlv_psr_disable(struct intel_dp *intel_dp)
  478. {
  479. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  480. struct drm_device *dev = intel_dig_port->base.base.dev;
  481. struct drm_i915_private *dev_priv = to_i915(dev);
  482. struct intel_crtc *intel_crtc =
  483. to_intel_crtc(intel_dig_port->base.base.crtc);
  484. uint32_t val;
  485. if (dev_priv->psr.active) {
  486. /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
  487. if (intel_wait_for_register(dev_priv,
  488. VLV_PSRSTAT(intel_crtc->pipe),
  489. VLV_EDP_PSR_IN_TRANS,
  490. 0,
  491. 1))
  492. WARN(1, "PSR transition took longer than expected\n");
  493. val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
  494. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  495. val &= ~VLV_EDP_PSR_ENABLE;
  496. val &= ~VLV_EDP_PSR_MODE_MASK;
  497. I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
  498. dev_priv->psr.active = false;
  499. } else {
  500. WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
  501. }
  502. }
  503. static void hsw_psr_disable(struct intel_dp *intel_dp)
  504. {
  505. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  506. struct drm_device *dev = intel_dig_port->base.base.dev;
  507. struct drm_i915_private *dev_priv = to_i915(dev);
  508. if (dev_priv->psr.active) {
  509. if (dev_priv->psr.psr2_support) {
  510. I915_WRITE(EDP_PSR2_CTL,
  511. I915_READ(EDP_PSR2_CTL) &
  512. ~(EDP_PSR2_ENABLE |
  513. EDP_SU_TRACK_ENABLE));
  514. /* Wait till PSR2 is idle */
  515. if (intel_wait_for_register(dev_priv,
  516. EDP_PSR2_STATUS_CTL,
  517. EDP_PSR2_STATUS_STATE_MASK,
  518. 0,
  519. 2000))
  520. DRM_ERROR("Timed out waiting for PSR2 Idle State\n");
  521. } else {
  522. I915_WRITE(EDP_PSR_CTL,
  523. I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
  524. /* Wait till PSR1 is idle */
  525. if (intel_wait_for_register(dev_priv,
  526. EDP_PSR_STATUS_CTL,
  527. EDP_PSR_STATUS_STATE_MASK,
  528. 0,
  529. 2000))
  530. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  531. }
  532. dev_priv->psr.active = false;
  533. } else {
  534. if (dev_priv->psr.psr2_support)
  535. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  536. else
  537. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  538. }
  539. }
  540. /**
  541. * intel_psr_disable - Disable PSR
  542. * @intel_dp: Intel DP
  543. *
  544. * This function needs to be called before disabling pipe.
  545. */
  546. void intel_psr_disable(struct intel_dp *intel_dp)
  547. {
  548. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  549. struct drm_device *dev = intel_dig_port->base.base.dev;
  550. struct drm_i915_private *dev_priv = to_i915(dev);
  551. mutex_lock(&dev_priv->psr.lock);
  552. if (!dev_priv->psr.enabled) {
  553. mutex_unlock(&dev_priv->psr.lock);
  554. return;
  555. }
  556. /* Disable PSR on Source */
  557. if (HAS_DDI(dev_priv))
  558. hsw_psr_disable(intel_dp);
  559. else
  560. vlv_psr_disable(intel_dp);
  561. /* Disable PSR on Sink */
  562. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
  563. dev_priv->psr.enabled = NULL;
  564. mutex_unlock(&dev_priv->psr.lock);
  565. cancel_delayed_work_sync(&dev_priv->psr.work);
  566. }
  567. static void intel_psr_work(struct work_struct *work)
  568. {
  569. struct drm_i915_private *dev_priv =
  570. container_of(work, typeof(*dev_priv), psr.work.work);
  571. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  572. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  573. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  574. /* We have to make sure PSR is ready for re-enable
  575. * otherwise it keeps disabled until next full enable/disable cycle.
  576. * PSR might take some time to get fully disabled
  577. * and be ready for re-enable.
  578. */
  579. if (HAS_DDI(dev_priv)) {
  580. if (dev_priv->psr.psr2_support) {
  581. if (intel_wait_for_register(dev_priv,
  582. EDP_PSR2_STATUS_CTL,
  583. EDP_PSR2_STATUS_STATE_MASK,
  584. 0,
  585. 50)) {
  586. DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
  587. return;
  588. }
  589. } else {
  590. if (intel_wait_for_register(dev_priv,
  591. EDP_PSR_STATUS_CTL,
  592. EDP_PSR_STATUS_STATE_MASK,
  593. 0,
  594. 50)) {
  595. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  596. return;
  597. }
  598. }
  599. } else {
  600. if (intel_wait_for_register(dev_priv,
  601. VLV_PSRSTAT(pipe),
  602. VLV_EDP_PSR_IN_TRANS,
  603. 0,
  604. 1)) {
  605. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  606. return;
  607. }
  608. }
  609. mutex_lock(&dev_priv->psr.lock);
  610. intel_dp = dev_priv->psr.enabled;
  611. if (!intel_dp)
  612. goto unlock;
  613. /*
  614. * The delayed work can race with an invalidate hence we need to
  615. * recheck. Since psr_flush first clears this and then reschedules we
  616. * won't ever miss a flush when bailing out here.
  617. */
  618. if (dev_priv->psr.busy_frontbuffer_bits)
  619. goto unlock;
  620. intel_psr_activate(intel_dp);
  621. unlock:
  622. mutex_unlock(&dev_priv->psr.lock);
  623. }
  624. static void intel_psr_exit(struct drm_i915_private *dev_priv)
  625. {
  626. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  627. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  628. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  629. u32 val;
  630. if (!dev_priv->psr.active)
  631. return;
  632. if (HAS_DDI(dev_priv)) {
  633. if (dev_priv->psr.psr2_support) {
  634. val = I915_READ(EDP_PSR2_CTL);
  635. WARN_ON(!(val & EDP_PSR2_ENABLE));
  636. I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
  637. } else {
  638. val = I915_READ(EDP_PSR_CTL);
  639. WARN_ON(!(val & EDP_PSR_ENABLE));
  640. I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
  641. }
  642. } else {
  643. val = I915_READ(VLV_PSRCTL(pipe));
  644. /* Here we do the transition from PSR_state 3 to PSR_state 5
  645. * directly once PSR State 4 that is active with single frame
  646. * update can be skipped. PSR_state 5 that is PSR exit then
  647. * Hardware is responsible to transition back to PSR_state 1
  648. * that is PSR inactive. Same state after
  649. * vlv_edp_psr_enable_source.
  650. */
  651. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  652. I915_WRITE(VLV_PSRCTL(pipe), val);
  653. /* Send AUX wake up - Spec says after transitioning to PSR
  654. * active we have to send AUX wake up by writing 01h in DPCD
  655. * 600h of sink device.
  656. * XXX: This might slow down the transition, but without this
  657. * HW doesn't complete the transition to PSR_state 1 and we
  658. * never get the screen updated.
  659. */
  660. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  661. DP_SET_POWER_D0);
  662. }
  663. dev_priv->psr.active = false;
  664. }
  665. /**
  666. * intel_psr_single_frame_update - Single Frame Update
  667. * @dev_priv: i915 device
  668. * @frontbuffer_bits: frontbuffer plane tracking bits
  669. *
  670. * Some platforms support a single frame update feature that is used to
  671. * send and update only one frame on Remote Frame Buffer.
  672. * So far it is only implemented for Valleyview and Cherryview because
  673. * hardware requires this to be done before a page flip.
  674. */
  675. void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
  676. unsigned frontbuffer_bits)
  677. {
  678. struct drm_crtc *crtc;
  679. enum pipe pipe;
  680. u32 val;
  681. /*
  682. * Single frame update is already supported on BDW+ but it requires
  683. * many W/A and it isn't really needed.
  684. */
  685. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
  686. return;
  687. mutex_lock(&dev_priv->psr.lock);
  688. if (!dev_priv->psr.enabled) {
  689. mutex_unlock(&dev_priv->psr.lock);
  690. return;
  691. }
  692. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  693. pipe = to_intel_crtc(crtc)->pipe;
  694. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  695. val = I915_READ(VLV_PSRCTL(pipe));
  696. /*
  697. * We need to set this bit before writing registers for a flip.
  698. * This bit will be self-clear when it gets to the PSR active state.
  699. */
  700. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  701. }
  702. mutex_unlock(&dev_priv->psr.lock);
  703. }
  704. /**
  705. * intel_psr_invalidate - Invalidade PSR
  706. * @dev_priv: i915 device
  707. * @frontbuffer_bits: frontbuffer plane tracking bits
  708. *
  709. * Since the hardware frontbuffer tracking has gaps we need to integrate
  710. * with the software frontbuffer tracking. This function gets called every
  711. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  712. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  713. *
  714. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  715. */
  716. void intel_psr_invalidate(struct drm_i915_private *dev_priv,
  717. unsigned frontbuffer_bits)
  718. {
  719. struct drm_crtc *crtc;
  720. enum pipe pipe;
  721. mutex_lock(&dev_priv->psr.lock);
  722. if (!dev_priv->psr.enabled) {
  723. mutex_unlock(&dev_priv->psr.lock);
  724. return;
  725. }
  726. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  727. pipe = to_intel_crtc(crtc)->pipe;
  728. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  729. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  730. if (frontbuffer_bits)
  731. intel_psr_exit(dev_priv);
  732. mutex_unlock(&dev_priv->psr.lock);
  733. }
  734. /**
  735. * intel_psr_flush - Flush PSR
  736. * @dev_priv: i915 device
  737. * @frontbuffer_bits: frontbuffer plane tracking bits
  738. * @origin: which operation caused the flush
  739. *
  740. * Since the hardware frontbuffer tracking has gaps we need to integrate
  741. * with the software frontbuffer tracking. This function gets called every
  742. * time frontbuffer rendering has completed and flushed out to memory. PSR
  743. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  744. *
  745. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  746. */
  747. void intel_psr_flush(struct drm_i915_private *dev_priv,
  748. unsigned frontbuffer_bits, enum fb_op_origin origin)
  749. {
  750. struct drm_crtc *crtc;
  751. enum pipe pipe;
  752. mutex_lock(&dev_priv->psr.lock);
  753. if (!dev_priv->psr.enabled) {
  754. mutex_unlock(&dev_priv->psr.lock);
  755. return;
  756. }
  757. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  758. pipe = to_intel_crtc(crtc)->pipe;
  759. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  760. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  761. /* By definition flush = invalidate + flush */
  762. if (frontbuffer_bits)
  763. intel_psr_exit(dev_priv);
  764. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  765. if (!work_busy(&dev_priv->psr.work.work))
  766. schedule_delayed_work(&dev_priv->psr.work,
  767. msecs_to_jiffies(100));
  768. mutex_unlock(&dev_priv->psr.lock);
  769. }
  770. /**
  771. * intel_psr_init - Init basic PSR work and mutex.
  772. * @dev_priv: i915 device private
  773. *
  774. * This function is called only once at driver load to initialize basic
  775. * PSR stuff.
  776. */
  777. void intel_psr_init(struct drm_i915_private *dev_priv)
  778. {
  779. dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
  780. HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
  781. /* Per platform default: all disabled. */
  782. if (i915.enable_psr == -1)
  783. i915.enable_psr = 0;
  784. /* Set link_standby x link_off defaults */
  785. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  786. /* HSW and BDW require workarounds that we don't implement. */
  787. dev_priv->psr.link_standby = false;
  788. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  789. /* On VLV and CHV only standby mode is supported. */
  790. dev_priv->psr.link_standby = true;
  791. else
  792. /* For new platforms let's respect VBT back again */
  793. dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
  794. /* Override link_standby x link_off defaults */
  795. if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
  796. DRM_DEBUG_KMS("PSR: Forcing link standby\n");
  797. dev_priv->psr.link_standby = true;
  798. }
  799. if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
  800. DRM_DEBUG_KMS("PSR: Forcing main link off\n");
  801. dev_priv->psr.link_standby = false;
  802. }
  803. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  804. mutex_init(&dev_priv->psr.lock);
  805. }