rtc-armada38x.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * RTC driver for the Armada 38x Marvell SoCs
  3. *
  4. * Copyright (C) 2015 Marvell
  5. *
  6. * Gregory Clement <gregory.clement@free-electrons.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of the
  11. * License, or (at your option) any later version.
  12. *
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/rtc.h>
  20. #define RTC_STATUS 0x0
  21. #define RTC_STATUS_ALARM1 BIT(0)
  22. #define RTC_STATUS_ALARM2 BIT(1)
  23. #define RTC_IRQ1_CONF 0x4
  24. #define RTC_IRQ1_AL_EN BIT(0)
  25. #define RTC_IRQ1_FREQ_EN BIT(1)
  26. #define RTC_IRQ1_FREQ_1HZ BIT(2)
  27. #define RTC_TIME 0xC
  28. #define RTC_ALARM1 0x10
  29. #define SOC_RTC_INTERRUPT 0x8
  30. #define SOC_RTC_ALARM1 BIT(0)
  31. #define SOC_RTC_ALARM2 BIT(1)
  32. #define SOC_RTC_ALARM1_MASK BIT(2)
  33. #define SOC_RTC_ALARM2_MASK BIT(3)
  34. struct armada38x_rtc {
  35. struct rtc_device *rtc_dev;
  36. void __iomem *regs;
  37. void __iomem *regs_soc;
  38. spinlock_t lock;
  39. int irq;
  40. };
  41. /*
  42. * According to the datasheet, the OS should wait 5us after every
  43. * register write to the RTC hard macro so that the required update
  44. * can occur without holding off the system bus
  45. */
  46. static void rtc_delayed_write(u32 val, struct armada38x_rtc *rtc, int offset)
  47. {
  48. writel(val, rtc->regs + offset);
  49. udelay(5);
  50. }
  51. static int armada38x_rtc_read_time(struct device *dev, struct rtc_time *tm)
  52. {
  53. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  54. unsigned long time, time_check, flags;
  55. spin_lock_irqsave(&rtc->lock, flags);
  56. time = readl(rtc->regs + RTC_TIME);
  57. /*
  58. * WA for failing time set attempts. As stated in HW ERRATA if
  59. * more than one second between two time reads is detected
  60. * then read once again.
  61. */
  62. time_check = readl(rtc->regs + RTC_TIME);
  63. if ((time_check - time) > 1)
  64. time_check = readl(rtc->regs + RTC_TIME);
  65. spin_unlock_irqrestore(&rtc->lock, flags);
  66. rtc_time_to_tm(time_check, tm);
  67. return 0;
  68. }
  69. static int armada38x_rtc_set_time(struct device *dev, struct rtc_time *tm)
  70. {
  71. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  72. int ret = 0;
  73. unsigned long time, flags;
  74. ret = rtc_tm_to_time(tm, &time);
  75. if (ret)
  76. goto out;
  77. /*
  78. * Setting the RTC time not always succeeds. According to the
  79. * errata we need to first write on the status register and
  80. * then wait for 100ms before writing to the time register to be
  81. * sure that the data will be taken into account.
  82. */
  83. spin_lock_irqsave(&rtc->lock, flags);
  84. rtc_delayed_write(0, rtc, RTC_STATUS);
  85. spin_unlock_irqrestore(&rtc->lock, flags);
  86. msleep(100);
  87. spin_lock_irqsave(&rtc->lock, flags);
  88. rtc_delayed_write(time, rtc, RTC_TIME);
  89. spin_unlock_irqrestore(&rtc->lock, flags);
  90. out:
  91. return ret;
  92. }
  93. static int armada38x_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  94. {
  95. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  96. unsigned long time, flags;
  97. u32 val;
  98. spin_lock_irqsave(&rtc->lock, flags);
  99. time = readl(rtc->regs + RTC_ALARM1);
  100. val = readl(rtc->regs + RTC_IRQ1_CONF) & RTC_IRQ1_AL_EN;
  101. spin_unlock_irqrestore(&rtc->lock, flags);
  102. alrm->enabled = val ? 1 : 0;
  103. rtc_time_to_tm(time, &alrm->time);
  104. return 0;
  105. }
  106. static int armada38x_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  107. {
  108. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  109. unsigned long time, flags;
  110. int ret = 0;
  111. u32 val;
  112. ret = rtc_tm_to_time(&alrm->time, &time);
  113. if (ret)
  114. goto out;
  115. spin_lock_irqsave(&rtc->lock, flags);
  116. rtc_delayed_write(time, rtc, RTC_ALARM1);
  117. if (alrm->enabled) {
  118. rtc_delayed_write(RTC_IRQ1_AL_EN, rtc, RTC_IRQ1_CONF);
  119. val = readl(rtc->regs_soc + SOC_RTC_INTERRUPT);
  120. writel(val | SOC_RTC_ALARM1_MASK,
  121. rtc->regs_soc + SOC_RTC_INTERRUPT);
  122. }
  123. spin_unlock_irqrestore(&rtc->lock, flags);
  124. out:
  125. return ret;
  126. }
  127. static int armada38x_rtc_alarm_irq_enable(struct device *dev,
  128. unsigned int enabled)
  129. {
  130. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  131. unsigned long flags;
  132. spin_lock_irqsave(&rtc->lock, flags);
  133. if (enabled)
  134. rtc_delayed_write(RTC_IRQ1_AL_EN, rtc, RTC_IRQ1_CONF);
  135. else
  136. rtc_delayed_write(0, rtc, RTC_IRQ1_CONF);
  137. spin_unlock_irqrestore(&rtc->lock, flags);
  138. return 0;
  139. }
  140. static irqreturn_t armada38x_rtc_alarm_irq(int irq, void *data)
  141. {
  142. struct armada38x_rtc *rtc = data;
  143. u32 val;
  144. int event = RTC_IRQF | RTC_AF;
  145. dev_dbg(&rtc->rtc_dev->dev, "%s:irq(%d)\n", __func__, irq);
  146. spin_lock(&rtc->lock);
  147. val = readl(rtc->regs_soc + SOC_RTC_INTERRUPT);
  148. writel(val & ~SOC_RTC_ALARM1, rtc->regs_soc + SOC_RTC_INTERRUPT);
  149. val = readl(rtc->regs + RTC_IRQ1_CONF);
  150. /* disable all the interrupts for alarm 1 */
  151. rtc_delayed_write(0, rtc, RTC_IRQ1_CONF);
  152. /* Ack the event */
  153. rtc_delayed_write(RTC_STATUS_ALARM1, rtc, RTC_STATUS);
  154. spin_unlock(&rtc->lock);
  155. if (val & RTC_IRQ1_FREQ_EN) {
  156. if (val & RTC_IRQ1_FREQ_1HZ)
  157. event |= RTC_UF;
  158. else
  159. event |= RTC_PF;
  160. }
  161. rtc_update_irq(rtc->rtc_dev, 1, event);
  162. return IRQ_HANDLED;
  163. }
  164. static struct rtc_class_ops armada38x_rtc_ops = {
  165. .read_time = armada38x_rtc_read_time,
  166. .set_time = armada38x_rtc_set_time,
  167. .read_alarm = armada38x_rtc_read_alarm,
  168. .set_alarm = armada38x_rtc_set_alarm,
  169. .alarm_irq_enable = armada38x_rtc_alarm_irq_enable,
  170. };
  171. static __init int armada38x_rtc_probe(struct platform_device *pdev)
  172. {
  173. struct resource *res;
  174. struct armada38x_rtc *rtc;
  175. int ret;
  176. rtc = devm_kzalloc(&pdev->dev, sizeof(struct armada38x_rtc),
  177. GFP_KERNEL);
  178. if (!rtc)
  179. return -ENOMEM;
  180. spin_lock_init(&rtc->lock);
  181. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rtc");
  182. rtc->regs = devm_ioremap_resource(&pdev->dev, res);
  183. if (IS_ERR(rtc->regs))
  184. return PTR_ERR(rtc->regs);
  185. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rtc-soc");
  186. rtc->regs_soc = devm_ioremap_resource(&pdev->dev, res);
  187. if (IS_ERR(rtc->regs_soc))
  188. return PTR_ERR(rtc->regs_soc);
  189. rtc->irq = platform_get_irq(pdev, 0);
  190. if (rtc->irq < 0) {
  191. dev_err(&pdev->dev, "no irq\n");
  192. return rtc->irq;
  193. }
  194. if (devm_request_irq(&pdev->dev, rtc->irq, armada38x_rtc_alarm_irq,
  195. 0, pdev->name, rtc) < 0) {
  196. dev_warn(&pdev->dev, "Interrupt not available.\n");
  197. rtc->irq = -1;
  198. /*
  199. * If there is no interrupt available then we can't
  200. * use the alarm
  201. */
  202. armada38x_rtc_ops.set_alarm = NULL;
  203. armada38x_rtc_ops.alarm_irq_enable = NULL;
  204. }
  205. platform_set_drvdata(pdev, rtc);
  206. if (rtc->irq != -1)
  207. device_init_wakeup(&pdev->dev, 1);
  208. rtc->rtc_dev = devm_rtc_device_register(&pdev->dev, pdev->name,
  209. &armada38x_rtc_ops, THIS_MODULE);
  210. if (IS_ERR(rtc->rtc_dev)) {
  211. ret = PTR_ERR(rtc->rtc_dev);
  212. dev_err(&pdev->dev, "Failed to register RTC device: %d\n", ret);
  213. return ret;
  214. }
  215. return 0;
  216. }
  217. #ifdef CONFIG_PM_SLEEP
  218. static int armada38x_rtc_suspend(struct device *dev)
  219. {
  220. if (device_may_wakeup(dev)) {
  221. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  222. return enable_irq_wake(rtc->irq);
  223. }
  224. return 0;
  225. }
  226. static int armada38x_rtc_resume(struct device *dev)
  227. {
  228. if (device_may_wakeup(dev)) {
  229. struct armada38x_rtc *rtc = dev_get_drvdata(dev);
  230. return disable_irq_wake(rtc->irq);
  231. }
  232. return 0;
  233. }
  234. #endif
  235. static SIMPLE_DEV_PM_OPS(armada38x_rtc_pm_ops,
  236. armada38x_rtc_suspend, armada38x_rtc_resume);
  237. #ifdef CONFIG_OF
  238. static const struct of_device_id armada38x_rtc_of_match_table[] = {
  239. { .compatible = "marvell,armada-380-rtc", },
  240. {}
  241. };
  242. #endif
  243. static struct platform_driver armada38x_rtc_driver = {
  244. .driver = {
  245. .name = "armada38x-rtc",
  246. .pm = &armada38x_rtc_pm_ops,
  247. .of_match_table = of_match_ptr(armada38x_rtc_of_match_table),
  248. },
  249. };
  250. module_platform_driver_probe(armada38x_rtc_driver, armada38x_rtc_probe);
  251. MODULE_DESCRIPTION("Marvell Armada 38x RTC driver");
  252. MODULE_AUTHOR("Gregory CLEMENT <gregory.clement@free-electrons.com>");
  253. MODULE_LICENSE("GPL");