io-pgtable-arm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/iommu.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include "io-pgtable.h"
  27. #define ARM_LPAE_MAX_ADDR_BITS 48
  28. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  29. #define ARM_LPAE_MAX_LEVELS 4
  30. /* Struct accessors */
  31. #define io_pgtable_to_data(x) \
  32. container_of((x), struct arm_lpae_io_pgtable, iop)
  33. #define io_pgtable_ops_to_pgtable(x) \
  34. container_of((x), struct io_pgtable, ops)
  35. #define io_pgtable_ops_to_data(x) \
  36. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  37. /*
  38. * For consistency with the architecture, we always consider
  39. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  40. */
  41. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  42. /*
  43. * Calculate the right shift amount to get to the portion describing level l
  44. * in a virtual address mapped by the pagetable in d.
  45. */
  46. #define ARM_LPAE_LVL_SHIFT(l,d) \
  47. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  48. * (d)->bits_per_level) + (d)->pg_shift)
  49. #define ARM_LPAE_PAGES_PER_PGD(d) \
  50. DIV_ROUND_UP((d)->pgd_size, 1UL << (d)->pg_shift)
  51. /*
  52. * Calculate the index at level l used to map virtual address a using the
  53. * pagetable in d.
  54. */
  55. #define ARM_LPAE_PGD_IDX(l,d) \
  56. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  57. #define ARM_LPAE_LVL_IDX(a,l,d) \
  58. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  59. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  60. /* Calculate the block/page mapping size at level l for pagetable in d. */
  61. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  62. (1 << (ilog2(sizeof(arm_lpae_iopte)) + \
  63. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  64. /* Page table bits */
  65. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  66. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  67. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  68. #define ARM_LPAE_PTE_TYPE_TABLE 3
  69. #define ARM_LPAE_PTE_TYPE_PAGE 3
  70. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  71. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  72. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  73. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  74. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  75. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  76. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  77. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  78. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  79. /* Ignore the contiguous bit for block splitting */
  80. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  81. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  82. ARM_LPAE_PTE_ATTR_HI_MASK)
  83. /* Stage-1 PTE */
  84. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  85. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  86. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  87. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  88. /* Stage-2 PTE */
  89. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  90. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  91. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  92. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  93. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  94. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  95. /* Register bits */
  96. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  97. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  98. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  99. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  100. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  101. #define ARM_LPAE_TCR_SH0_SHIFT 12
  102. #define ARM_LPAE_TCR_SH0_MASK 0x3
  103. #define ARM_LPAE_TCR_SH_NS 0
  104. #define ARM_LPAE_TCR_SH_OS 2
  105. #define ARM_LPAE_TCR_SH_IS 3
  106. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  107. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  108. #define ARM_LPAE_TCR_RGN_MASK 0x3
  109. #define ARM_LPAE_TCR_RGN_NC 0
  110. #define ARM_LPAE_TCR_RGN_WBWA 1
  111. #define ARM_LPAE_TCR_RGN_WT 2
  112. #define ARM_LPAE_TCR_RGN_WB 3
  113. #define ARM_LPAE_TCR_SL0_SHIFT 6
  114. #define ARM_LPAE_TCR_SL0_MASK 0x3
  115. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  116. #define ARM_LPAE_TCR_SZ_MASK 0xf
  117. #define ARM_LPAE_TCR_PS_SHIFT 16
  118. #define ARM_LPAE_TCR_PS_MASK 0x7
  119. #define ARM_LPAE_TCR_IPS_SHIFT 32
  120. #define ARM_LPAE_TCR_IPS_MASK 0x7
  121. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  122. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  123. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  124. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  125. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  126. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  127. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  128. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  129. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  130. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  131. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  132. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  133. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  134. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  135. /* IOPTE accessors */
  136. #define iopte_deref(pte,d) \
  137. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  138. & ~((1ULL << (d)->pg_shift) - 1)))
  139. #define iopte_type(pte,l) \
  140. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  141. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  142. #define iopte_leaf(pte,l) \
  143. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  144. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  145. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  146. #define iopte_to_pfn(pte,d) \
  147. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  148. #define pfn_to_iopte(pfn,d) \
  149. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  150. struct arm_lpae_io_pgtable {
  151. struct io_pgtable iop;
  152. int levels;
  153. size_t pgd_size;
  154. unsigned long pg_shift;
  155. unsigned long bits_per_level;
  156. void *pgd;
  157. };
  158. typedef u64 arm_lpae_iopte;
  159. static bool selftest_running = false;
  160. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  161. unsigned long iova, phys_addr_t paddr,
  162. arm_lpae_iopte prot, int lvl,
  163. arm_lpae_iopte *ptep)
  164. {
  165. arm_lpae_iopte pte = prot;
  166. /* We require an unmap first */
  167. if (iopte_leaf(*ptep, lvl)) {
  168. WARN_ON(!selftest_running);
  169. return -EEXIST;
  170. }
  171. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  172. pte |= ARM_LPAE_PTE_NS;
  173. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  174. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  175. else
  176. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  177. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  178. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  179. *ptep = pte;
  180. data->iop.cfg.tlb->flush_pgtable(ptep, sizeof(*ptep), data->iop.cookie);
  181. return 0;
  182. }
  183. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  184. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  185. int lvl, arm_lpae_iopte *ptep)
  186. {
  187. arm_lpae_iopte *cptep, pte;
  188. void *cookie = data->iop.cookie;
  189. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  190. /* Find our entry at the current level */
  191. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  192. /* If we can install a leaf entry at this level, then do so */
  193. if (size == block_size && (size & data->iop.cfg.pgsize_bitmap))
  194. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  195. /* We can't allocate tables at the final level */
  196. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  197. return -EINVAL;
  198. /* Grab a pointer to the next level */
  199. pte = *ptep;
  200. if (!pte) {
  201. cptep = alloc_pages_exact(1UL << data->pg_shift,
  202. GFP_ATOMIC | __GFP_ZERO);
  203. if (!cptep)
  204. return -ENOMEM;
  205. data->iop.cfg.tlb->flush_pgtable(cptep, 1UL << data->pg_shift,
  206. cookie);
  207. pte = __pa(cptep) | ARM_LPAE_PTE_TYPE_TABLE;
  208. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  209. pte |= ARM_LPAE_PTE_NSTABLE;
  210. *ptep = pte;
  211. data->iop.cfg.tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  212. } else {
  213. cptep = iopte_deref(pte, data);
  214. }
  215. /* Rinse, repeat */
  216. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  217. }
  218. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  219. int prot)
  220. {
  221. arm_lpae_iopte pte;
  222. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  223. data->iop.fmt == ARM_32_LPAE_S1) {
  224. pte = ARM_LPAE_PTE_AP_UNPRIV | ARM_LPAE_PTE_nG;
  225. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  226. pte |= ARM_LPAE_PTE_AP_RDONLY;
  227. if (prot & IOMMU_CACHE)
  228. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  229. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  230. } else {
  231. pte = ARM_LPAE_PTE_HAP_FAULT;
  232. if (prot & IOMMU_READ)
  233. pte |= ARM_LPAE_PTE_HAP_READ;
  234. if (prot & IOMMU_WRITE)
  235. pte |= ARM_LPAE_PTE_HAP_WRITE;
  236. if (prot & IOMMU_CACHE)
  237. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  238. else
  239. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  240. }
  241. if (prot & IOMMU_NOEXEC)
  242. pte |= ARM_LPAE_PTE_XN;
  243. return pte;
  244. }
  245. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  246. phys_addr_t paddr, size_t size, int iommu_prot)
  247. {
  248. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  249. arm_lpae_iopte *ptep = data->pgd;
  250. int lvl = ARM_LPAE_START_LVL(data);
  251. arm_lpae_iopte prot;
  252. /* If no access, then nothing to do */
  253. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  254. return 0;
  255. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  256. return __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  257. }
  258. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  259. arm_lpae_iopte *ptep)
  260. {
  261. arm_lpae_iopte *start, *end;
  262. unsigned long table_size;
  263. /* Only leaf entries at the last level */
  264. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  265. return;
  266. if (lvl == ARM_LPAE_START_LVL(data))
  267. table_size = data->pgd_size;
  268. else
  269. table_size = 1UL << data->pg_shift;
  270. start = ptep;
  271. end = (void *)ptep + table_size;
  272. while (ptep != end) {
  273. arm_lpae_iopte pte = *ptep++;
  274. if (!pte || iopte_leaf(pte, lvl))
  275. continue;
  276. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  277. }
  278. free_pages_exact(start, table_size);
  279. }
  280. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  281. {
  282. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  283. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  284. kfree(data);
  285. }
  286. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  287. unsigned long iova, size_t size,
  288. arm_lpae_iopte prot, int lvl,
  289. arm_lpae_iopte *ptep, size_t blk_size)
  290. {
  291. unsigned long blk_start, blk_end;
  292. phys_addr_t blk_paddr;
  293. arm_lpae_iopte table = 0;
  294. void *cookie = data->iop.cookie;
  295. const struct iommu_gather_ops *tlb = data->iop.cfg.tlb;
  296. blk_start = iova & ~(blk_size - 1);
  297. blk_end = blk_start + blk_size;
  298. blk_paddr = iopte_to_pfn(*ptep, data) << data->pg_shift;
  299. for (; blk_start < blk_end; blk_start += size, blk_paddr += size) {
  300. arm_lpae_iopte *tablep;
  301. /* Unmap! */
  302. if (blk_start == iova)
  303. continue;
  304. /* __arm_lpae_map expects a pointer to the start of the table */
  305. tablep = &table - ARM_LPAE_LVL_IDX(blk_start, lvl, data);
  306. if (__arm_lpae_map(data, blk_start, blk_paddr, size, prot, lvl,
  307. tablep) < 0) {
  308. if (table) {
  309. /* Free the table we allocated */
  310. tablep = iopte_deref(table, data);
  311. __arm_lpae_free_pgtable(data, lvl + 1, tablep);
  312. }
  313. return 0; /* Bytes unmapped */
  314. }
  315. }
  316. *ptep = table;
  317. tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  318. iova &= ~(blk_size - 1);
  319. tlb->tlb_add_flush(iova, blk_size, true, cookie);
  320. return size;
  321. }
  322. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  323. unsigned long iova, size_t size, int lvl,
  324. arm_lpae_iopte *ptep)
  325. {
  326. arm_lpae_iopte pte;
  327. const struct iommu_gather_ops *tlb = data->iop.cfg.tlb;
  328. void *cookie = data->iop.cookie;
  329. size_t blk_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  330. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  331. pte = *ptep;
  332. /* Something went horribly wrong and we ran out of page table */
  333. if (WARN_ON(!pte || (lvl == ARM_LPAE_MAX_LEVELS)))
  334. return 0;
  335. /* If the size matches this level, we're in the right place */
  336. if (size == blk_size) {
  337. *ptep = 0;
  338. tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  339. if (!iopte_leaf(pte, lvl)) {
  340. /* Also flush any partial walks */
  341. tlb->tlb_add_flush(iova, size, false, cookie);
  342. tlb->tlb_sync(data->iop.cookie);
  343. ptep = iopte_deref(pte, data);
  344. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  345. } else {
  346. tlb->tlb_add_flush(iova, size, true, cookie);
  347. }
  348. return size;
  349. } else if (iopte_leaf(pte, lvl)) {
  350. /*
  351. * Insert a table at the next level to map the old region,
  352. * minus the part we want to unmap
  353. */
  354. return arm_lpae_split_blk_unmap(data, iova, size,
  355. iopte_prot(pte), lvl, ptep,
  356. blk_size);
  357. }
  358. /* Keep on walkin' */
  359. ptep = iopte_deref(pte, data);
  360. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  361. }
  362. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  363. size_t size)
  364. {
  365. size_t unmapped;
  366. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  367. struct io_pgtable *iop = &data->iop;
  368. arm_lpae_iopte *ptep = data->pgd;
  369. int lvl = ARM_LPAE_START_LVL(data);
  370. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  371. if (unmapped)
  372. iop->cfg.tlb->tlb_sync(iop->cookie);
  373. return unmapped;
  374. }
  375. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  376. unsigned long iova)
  377. {
  378. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  379. arm_lpae_iopte pte, *ptep = data->pgd;
  380. int lvl = ARM_LPAE_START_LVL(data);
  381. do {
  382. /* Valid IOPTE pointer? */
  383. if (!ptep)
  384. return 0;
  385. /* Grab the IOPTE we're interested in */
  386. pte = *(ptep + ARM_LPAE_LVL_IDX(iova, lvl, data));
  387. /* Valid entry? */
  388. if (!pte)
  389. return 0;
  390. /* Leaf entry? */
  391. if (iopte_leaf(pte,lvl))
  392. goto found_translation;
  393. /* Take it to the next level */
  394. ptep = iopte_deref(pte, data);
  395. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  396. /* Ran out of page tables to walk */
  397. return 0;
  398. found_translation:
  399. iova &= ((1 << data->pg_shift) - 1);
  400. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  401. }
  402. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  403. {
  404. unsigned long granule;
  405. /*
  406. * We need to restrict the supported page sizes to match the
  407. * translation regime for a particular granule. Aim to match
  408. * the CPU page size if possible, otherwise prefer smaller sizes.
  409. * While we're at it, restrict the block sizes to match the
  410. * chosen granule.
  411. */
  412. if (cfg->pgsize_bitmap & PAGE_SIZE)
  413. granule = PAGE_SIZE;
  414. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  415. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  416. else if (cfg->pgsize_bitmap & PAGE_MASK)
  417. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  418. else
  419. granule = 0;
  420. switch (granule) {
  421. case SZ_4K:
  422. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  423. break;
  424. case SZ_16K:
  425. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  426. break;
  427. case SZ_64K:
  428. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  429. break;
  430. default:
  431. cfg->pgsize_bitmap = 0;
  432. }
  433. }
  434. static struct arm_lpae_io_pgtable *
  435. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  436. {
  437. unsigned long va_bits, pgd_bits;
  438. struct arm_lpae_io_pgtable *data;
  439. arm_lpae_restrict_pgsizes(cfg);
  440. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  441. return NULL;
  442. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  443. return NULL;
  444. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  445. return NULL;
  446. data = kmalloc(sizeof(*data), GFP_KERNEL);
  447. if (!data)
  448. return NULL;
  449. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  450. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  451. va_bits = cfg->ias - data->pg_shift;
  452. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  453. /* Calculate the actual size of our pgd (without concatenation) */
  454. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  455. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  456. data->iop.ops = (struct io_pgtable_ops) {
  457. .map = arm_lpae_map,
  458. .unmap = arm_lpae_unmap,
  459. .iova_to_phys = arm_lpae_iova_to_phys,
  460. };
  461. return data;
  462. }
  463. static struct io_pgtable *
  464. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  465. {
  466. u64 reg;
  467. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  468. if (!data)
  469. return NULL;
  470. /* TCR */
  471. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  472. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  473. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  474. switch (1 << data->pg_shift) {
  475. case SZ_4K:
  476. reg |= ARM_LPAE_TCR_TG0_4K;
  477. break;
  478. case SZ_16K:
  479. reg |= ARM_LPAE_TCR_TG0_16K;
  480. break;
  481. case SZ_64K:
  482. reg |= ARM_LPAE_TCR_TG0_64K;
  483. break;
  484. }
  485. switch (cfg->oas) {
  486. case 32:
  487. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  488. break;
  489. case 36:
  490. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  491. break;
  492. case 40:
  493. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  494. break;
  495. case 42:
  496. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  497. break;
  498. case 44:
  499. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  500. break;
  501. case 48:
  502. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  503. break;
  504. default:
  505. goto out_free_data;
  506. }
  507. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  508. cfg->arm_lpae_s1_cfg.tcr = reg;
  509. /* MAIRs */
  510. reg = (ARM_LPAE_MAIR_ATTR_NC
  511. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  512. (ARM_LPAE_MAIR_ATTR_WBRWA
  513. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  514. (ARM_LPAE_MAIR_ATTR_DEVICE
  515. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  516. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  517. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  518. /* Looking good; allocate a pgd */
  519. data->pgd = alloc_pages_exact(data->pgd_size, GFP_KERNEL | __GFP_ZERO);
  520. if (!data->pgd)
  521. goto out_free_data;
  522. cfg->tlb->flush_pgtable(data->pgd, data->pgd_size, cookie);
  523. /* TTBRs */
  524. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  525. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  526. return &data->iop;
  527. out_free_data:
  528. kfree(data);
  529. return NULL;
  530. }
  531. static struct io_pgtable *
  532. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  533. {
  534. u64 reg, sl;
  535. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  536. if (!data)
  537. return NULL;
  538. /*
  539. * Concatenate PGDs at level 1 if possible in order to reduce
  540. * the depth of the stage-2 walk.
  541. */
  542. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  543. unsigned long pgd_pages;
  544. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  545. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  546. data->pgd_size = pgd_pages << data->pg_shift;
  547. data->levels--;
  548. }
  549. }
  550. /* VTCR */
  551. reg = ARM_64_LPAE_S2_TCR_RES1 |
  552. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  553. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  554. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  555. sl = ARM_LPAE_START_LVL(data);
  556. switch (1 << data->pg_shift) {
  557. case SZ_4K:
  558. reg |= ARM_LPAE_TCR_TG0_4K;
  559. sl++; /* SL0 format is different for 4K granule size */
  560. break;
  561. case SZ_16K:
  562. reg |= ARM_LPAE_TCR_TG0_16K;
  563. break;
  564. case SZ_64K:
  565. reg |= ARM_LPAE_TCR_TG0_64K;
  566. break;
  567. }
  568. switch (cfg->oas) {
  569. case 32:
  570. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  571. break;
  572. case 36:
  573. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  574. break;
  575. case 40:
  576. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  577. break;
  578. case 42:
  579. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  580. break;
  581. case 44:
  582. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  583. break;
  584. case 48:
  585. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  586. break;
  587. default:
  588. goto out_free_data;
  589. }
  590. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  591. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  592. cfg->arm_lpae_s2_cfg.vtcr = reg;
  593. /* Allocate pgd pages */
  594. data->pgd = alloc_pages_exact(data->pgd_size, GFP_KERNEL | __GFP_ZERO);
  595. if (!data->pgd)
  596. goto out_free_data;
  597. cfg->tlb->flush_pgtable(data->pgd, data->pgd_size, cookie);
  598. /* VTTBR */
  599. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  600. return &data->iop;
  601. out_free_data:
  602. kfree(data);
  603. return NULL;
  604. }
  605. static struct io_pgtable *
  606. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  607. {
  608. struct io_pgtable *iop;
  609. if (cfg->ias > 32 || cfg->oas > 40)
  610. return NULL;
  611. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  612. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  613. if (iop) {
  614. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  615. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  616. }
  617. return iop;
  618. }
  619. static struct io_pgtable *
  620. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  621. {
  622. struct io_pgtable *iop;
  623. if (cfg->ias > 40 || cfg->oas > 40)
  624. return NULL;
  625. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  626. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  627. if (iop)
  628. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  629. return iop;
  630. }
  631. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  632. .alloc = arm_64_lpae_alloc_pgtable_s1,
  633. .free = arm_lpae_free_pgtable,
  634. };
  635. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  636. .alloc = arm_64_lpae_alloc_pgtable_s2,
  637. .free = arm_lpae_free_pgtable,
  638. };
  639. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  640. .alloc = arm_32_lpae_alloc_pgtable_s1,
  641. .free = arm_lpae_free_pgtable,
  642. };
  643. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  644. .alloc = arm_32_lpae_alloc_pgtable_s2,
  645. .free = arm_lpae_free_pgtable,
  646. };
  647. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  648. static struct io_pgtable_cfg *cfg_cookie;
  649. static void dummy_tlb_flush_all(void *cookie)
  650. {
  651. WARN_ON(cookie != cfg_cookie);
  652. }
  653. static void dummy_tlb_add_flush(unsigned long iova, size_t size, bool leaf,
  654. void *cookie)
  655. {
  656. WARN_ON(cookie != cfg_cookie);
  657. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  658. }
  659. static void dummy_tlb_sync(void *cookie)
  660. {
  661. WARN_ON(cookie != cfg_cookie);
  662. }
  663. static void dummy_flush_pgtable(void *ptr, size_t size, void *cookie)
  664. {
  665. WARN_ON(cookie != cfg_cookie);
  666. }
  667. static struct iommu_gather_ops dummy_tlb_ops __initdata = {
  668. .tlb_flush_all = dummy_tlb_flush_all,
  669. .tlb_add_flush = dummy_tlb_add_flush,
  670. .tlb_sync = dummy_tlb_sync,
  671. .flush_pgtable = dummy_flush_pgtable,
  672. };
  673. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  674. {
  675. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  676. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  677. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  678. cfg->pgsize_bitmap, cfg->ias);
  679. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  680. data->levels, data->pgd_size, data->pg_shift,
  681. data->bits_per_level, data->pgd);
  682. }
  683. #define __FAIL(ops, i) ({ \
  684. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  685. arm_lpae_dump_ops(ops); \
  686. selftest_running = false; \
  687. -EFAULT; \
  688. })
  689. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  690. {
  691. static const enum io_pgtable_fmt fmts[] = {
  692. ARM_64_LPAE_S1,
  693. ARM_64_LPAE_S2,
  694. };
  695. int i, j;
  696. unsigned long iova;
  697. size_t size;
  698. struct io_pgtable_ops *ops;
  699. selftest_running = true;
  700. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  701. cfg_cookie = cfg;
  702. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  703. if (!ops) {
  704. pr_err("selftest: failed to allocate io pgtable ops\n");
  705. return -ENOMEM;
  706. }
  707. /*
  708. * Initial sanity checks.
  709. * Empty page tables shouldn't provide any translations.
  710. */
  711. if (ops->iova_to_phys(ops, 42))
  712. return __FAIL(ops, i);
  713. if (ops->iova_to_phys(ops, SZ_1G + 42))
  714. return __FAIL(ops, i);
  715. if (ops->iova_to_phys(ops, SZ_2G + 42))
  716. return __FAIL(ops, i);
  717. /*
  718. * Distinct mappings of different granule sizes.
  719. */
  720. iova = 0;
  721. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  722. while (j != BITS_PER_LONG) {
  723. size = 1UL << j;
  724. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  725. IOMMU_WRITE |
  726. IOMMU_NOEXEC |
  727. IOMMU_CACHE))
  728. return __FAIL(ops, i);
  729. /* Overlapping mappings */
  730. if (!ops->map(ops, iova, iova + size, size,
  731. IOMMU_READ | IOMMU_NOEXEC))
  732. return __FAIL(ops, i);
  733. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  734. return __FAIL(ops, i);
  735. iova += SZ_1G;
  736. j++;
  737. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  738. }
  739. /* Partial unmap */
  740. size = 1UL << __ffs(cfg->pgsize_bitmap);
  741. if (ops->unmap(ops, SZ_1G + size, size) != size)
  742. return __FAIL(ops, i);
  743. /* Remap of partial unmap */
  744. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  745. return __FAIL(ops, i);
  746. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  747. return __FAIL(ops, i);
  748. /* Full unmap */
  749. iova = 0;
  750. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  751. while (j != BITS_PER_LONG) {
  752. size = 1UL << j;
  753. if (ops->unmap(ops, iova, size) != size)
  754. return __FAIL(ops, i);
  755. if (ops->iova_to_phys(ops, iova + 42))
  756. return __FAIL(ops, i);
  757. /* Remap full block */
  758. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  759. return __FAIL(ops, i);
  760. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  761. return __FAIL(ops, i);
  762. iova += SZ_1G;
  763. j++;
  764. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  765. }
  766. free_io_pgtable_ops(ops);
  767. }
  768. selftest_running = false;
  769. return 0;
  770. }
  771. static int __init arm_lpae_do_selftests(void)
  772. {
  773. static const unsigned long pgsize[] = {
  774. SZ_4K | SZ_2M | SZ_1G,
  775. SZ_16K | SZ_32M,
  776. SZ_64K | SZ_512M,
  777. };
  778. static const unsigned int ias[] = {
  779. 32, 36, 40, 42, 44, 48,
  780. };
  781. int i, j, pass = 0, fail = 0;
  782. struct io_pgtable_cfg cfg = {
  783. .tlb = &dummy_tlb_ops,
  784. .oas = 48,
  785. };
  786. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  787. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  788. cfg.pgsize_bitmap = pgsize[i];
  789. cfg.ias = ias[j];
  790. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  791. pgsize[i], ias[j]);
  792. if (arm_lpae_run_tests(&cfg))
  793. fail++;
  794. else
  795. pass++;
  796. }
  797. }
  798. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  799. return fail ? -EFAULT : 0;
  800. }
  801. subsys_initcall(arm_lpae_do_selftests);
  802. #endif