gpio-omap.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. static LIST_HEAD(omap_gpio_list);
  31. struct gpio_regs {
  32. u32 irqenable1;
  33. u32 irqenable2;
  34. u32 wake_en;
  35. u32 ctrl;
  36. u32 oe;
  37. u32 leveldetect0;
  38. u32 leveldetect1;
  39. u32 risingdetect;
  40. u32 fallingdetect;
  41. u32 dataout;
  42. u32 debounce;
  43. u32 debounce_en;
  44. };
  45. struct gpio_bank {
  46. struct list_head node;
  47. void __iomem *base;
  48. u16 irq;
  49. u32 non_wakeup_gpios;
  50. u32 enabled_non_wakeup_gpios;
  51. struct gpio_regs context;
  52. u32 saved_datain;
  53. u32 level_mask;
  54. u32 toggle_mask;
  55. spinlock_t lock;
  56. struct gpio_chip chip;
  57. struct clk *dbck;
  58. u32 mod_usage;
  59. u32 irq_usage;
  60. u32 dbck_enable_mask;
  61. bool dbck_enabled;
  62. struct device *dev;
  63. bool is_mpuio;
  64. bool dbck_flag;
  65. bool loses_context;
  66. bool context_valid;
  67. int stride;
  68. u32 width;
  69. int context_loss_count;
  70. int power_mode;
  71. bool workaround_enabled;
  72. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  73. int (*get_context_loss_count)(struct device *dev);
  74. struct omap_gpio_reg_offs *regs;
  75. };
  76. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  77. #define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
  78. #define GPIO_MOD_CTRL_BIT BIT(0)
  79. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  80. #define LINE_USED(line, offset) (line & (BIT(offset)))
  81. static void omap_gpio_unmask_irq(struct irq_data *d);
  82. static int omap_irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  83. {
  84. return bank->chip.base + gpio_irq;
  85. }
  86. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  87. {
  88. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  89. return container_of(chip, struct gpio_bank, chip);
  90. }
  91. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  92. int is_input)
  93. {
  94. void __iomem *reg = bank->base;
  95. u32 l;
  96. reg += bank->regs->direction;
  97. l = readl_relaxed(reg);
  98. if (is_input)
  99. l |= BIT(gpio);
  100. else
  101. l &= ~(BIT(gpio));
  102. writel_relaxed(l, reg);
  103. bank->context.oe = l;
  104. }
  105. /* set data out value using dedicate set/clear register */
  106. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, int gpio,
  107. int enable)
  108. {
  109. void __iomem *reg = bank->base;
  110. u32 l = GPIO_BIT(bank, gpio);
  111. if (enable) {
  112. reg += bank->regs->set_dataout;
  113. bank->context.dataout |= l;
  114. } else {
  115. reg += bank->regs->clr_dataout;
  116. bank->context.dataout &= ~l;
  117. }
  118. writel_relaxed(l, reg);
  119. }
  120. /* set data out value using mask register */
  121. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, int gpio,
  122. int enable)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->dataout;
  125. u32 gpio_bit = GPIO_BIT(bank, gpio);
  126. u32 l;
  127. l = readl_relaxed(reg);
  128. if (enable)
  129. l |= gpio_bit;
  130. else
  131. l &= ~gpio_bit;
  132. writel_relaxed(l, reg);
  133. bank->context.dataout = l;
  134. }
  135. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->datain;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  141. {
  142. void __iomem *reg = bank->base + bank->regs->dataout;
  143. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  144. }
  145. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  146. {
  147. int l = readl_relaxed(base + reg);
  148. if (set)
  149. l |= mask;
  150. else
  151. l &= ~mask;
  152. writel_relaxed(l, base + reg);
  153. }
  154. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  155. {
  156. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  157. clk_prepare_enable(bank->dbck);
  158. bank->dbck_enabled = true;
  159. writel_relaxed(bank->dbck_enable_mask,
  160. bank->base + bank->regs->debounce_en);
  161. }
  162. }
  163. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  164. {
  165. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  166. /*
  167. * Disable debounce before cutting it's clock. If debounce is
  168. * enabled but the clock is not, GPIO module seems to be unable
  169. * to detect events and generate interrupts at least on OMAP3.
  170. */
  171. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  172. clk_disable_unprepare(bank->dbck);
  173. bank->dbck_enabled = false;
  174. }
  175. }
  176. /**
  177. * omap2_set_gpio_debounce - low level gpio debounce time
  178. * @bank: the gpio bank we're acting upon
  179. * @gpio: the gpio number on this @gpio
  180. * @debounce: debounce time to use
  181. *
  182. * OMAP's debounce time is in 31us steps so we need
  183. * to convert and round up to the closest unit.
  184. */
  185. static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  186. unsigned debounce)
  187. {
  188. void __iomem *reg;
  189. u32 val;
  190. u32 l;
  191. if (!bank->dbck_flag)
  192. return;
  193. if (debounce < 32)
  194. debounce = 0x01;
  195. else if (debounce > 7936)
  196. debounce = 0xff;
  197. else
  198. debounce = (debounce / 0x1f) - 1;
  199. l = GPIO_BIT(bank, gpio);
  200. clk_prepare_enable(bank->dbck);
  201. reg = bank->base + bank->regs->debounce;
  202. writel_relaxed(debounce, reg);
  203. reg = bank->base + bank->regs->debounce_en;
  204. val = readl_relaxed(reg);
  205. if (debounce)
  206. val |= l;
  207. else
  208. val &= ~l;
  209. bank->dbck_enable_mask = val;
  210. writel_relaxed(val, reg);
  211. clk_disable_unprepare(bank->dbck);
  212. /*
  213. * Enable debounce clock per module.
  214. * This call is mandatory because in omap_gpio_request() when
  215. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  216. * runtime callbck fails to turn on dbck because dbck_enable_mask
  217. * used within _gpio_dbck_enable() is still not initialized at
  218. * that point. Therefore we have to enable dbck here.
  219. */
  220. omap_gpio_dbck_enable(bank);
  221. if (bank->dbck_enable_mask) {
  222. bank->context.debounce = debounce;
  223. bank->context.debounce_en = val;
  224. }
  225. }
  226. /**
  227. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  228. * @bank: the gpio bank we're acting upon
  229. * @gpio: the gpio number on this @gpio
  230. *
  231. * If a gpio is using debounce, then clear the debounce enable bit and if
  232. * this is the only gpio in this bank using debounce, then clear the debounce
  233. * time too. The debounce clock will also be disabled when calling this function
  234. * if this is the only gpio in the bank using debounce.
  235. */
  236. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
  237. {
  238. u32 gpio_bit = GPIO_BIT(bank, gpio);
  239. if (!bank->dbck_flag)
  240. return;
  241. if (!(bank->dbck_enable_mask & gpio_bit))
  242. return;
  243. bank->dbck_enable_mask &= ~gpio_bit;
  244. bank->context.debounce_en &= ~gpio_bit;
  245. writel_relaxed(bank->context.debounce_en,
  246. bank->base + bank->regs->debounce_en);
  247. if (!bank->dbck_enable_mask) {
  248. bank->context.debounce = 0;
  249. writel_relaxed(bank->context.debounce, bank->base +
  250. bank->regs->debounce);
  251. clk_disable_unprepare(bank->dbck);
  252. bank->dbck_enabled = false;
  253. }
  254. }
  255. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  256. unsigned trigger)
  257. {
  258. void __iomem *base = bank->base;
  259. u32 gpio_bit = BIT(gpio);
  260. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  261. trigger & IRQ_TYPE_LEVEL_LOW);
  262. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  263. trigger & IRQ_TYPE_LEVEL_HIGH);
  264. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  265. trigger & IRQ_TYPE_EDGE_RISING);
  266. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  267. trigger & IRQ_TYPE_EDGE_FALLING);
  268. bank->context.leveldetect0 =
  269. readl_relaxed(bank->base + bank->regs->leveldetect0);
  270. bank->context.leveldetect1 =
  271. readl_relaxed(bank->base + bank->regs->leveldetect1);
  272. bank->context.risingdetect =
  273. readl_relaxed(bank->base + bank->regs->risingdetect);
  274. bank->context.fallingdetect =
  275. readl_relaxed(bank->base + bank->regs->fallingdetect);
  276. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  277. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  278. bank->context.wake_en =
  279. readl_relaxed(bank->base + bank->regs->wkup_en);
  280. }
  281. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  282. if (!bank->regs->irqctrl) {
  283. /* On omap24xx proceed only when valid GPIO bit is set */
  284. if (bank->non_wakeup_gpios) {
  285. if (!(bank->non_wakeup_gpios & gpio_bit))
  286. goto exit;
  287. }
  288. /*
  289. * Log the edge gpio and manually trigger the IRQ
  290. * after resume if the input level changes
  291. * to avoid irq lost during PER RET/OFF mode
  292. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  293. */
  294. if (trigger & IRQ_TYPE_EDGE_BOTH)
  295. bank->enabled_non_wakeup_gpios |= gpio_bit;
  296. else
  297. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  298. }
  299. exit:
  300. bank->level_mask =
  301. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  302. readl_relaxed(bank->base + bank->regs->leveldetect1);
  303. }
  304. #ifdef CONFIG_ARCH_OMAP1
  305. /*
  306. * This only applies to chips that can't do both rising and falling edge
  307. * detection at once. For all other chips, this function is a noop.
  308. */
  309. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  310. {
  311. void __iomem *reg = bank->base;
  312. u32 l = 0;
  313. if (!bank->regs->irqctrl)
  314. return;
  315. reg += bank->regs->irqctrl;
  316. l = readl_relaxed(reg);
  317. if ((l >> gpio) & 1)
  318. l &= ~(BIT(gpio));
  319. else
  320. l |= BIT(gpio);
  321. writel_relaxed(l, reg);
  322. }
  323. #else
  324. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  325. #endif
  326. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  327. unsigned trigger)
  328. {
  329. void __iomem *reg = bank->base;
  330. void __iomem *base = bank->base;
  331. u32 l = 0;
  332. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  333. omap_set_gpio_trigger(bank, gpio, trigger);
  334. } else if (bank->regs->irqctrl) {
  335. reg += bank->regs->irqctrl;
  336. l = readl_relaxed(reg);
  337. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  338. bank->toggle_mask |= BIT(gpio);
  339. if (trigger & IRQ_TYPE_EDGE_RISING)
  340. l |= BIT(gpio);
  341. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  342. l &= ~(BIT(gpio));
  343. else
  344. return -EINVAL;
  345. writel_relaxed(l, reg);
  346. } else if (bank->regs->edgectrl1) {
  347. if (gpio & 0x08)
  348. reg += bank->regs->edgectrl2;
  349. else
  350. reg += bank->regs->edgectrl1;
  351. gpio &= 0x07;
  352. l = readl_relaxed(reg);
  353. l &= ~(3 << (gpio << 1));
  354. if (trigger & IRQ_TYPE_EDGE_RISING)
  355. l |= 2 << (gpio << 1);
  356. if (trigger & IRQ_TYPE_EDGE_FALLING)
  357. l |= BIT(gpio << 1);
  358. /* Enable wake-up during idle for dynamic tick */
  359. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  360. bank->context.wake_en =
  361. readl_relaxed(bank->base + bank->regs->wkup_en);
  362. writel_relaxed(l, reg);
  363. }
  364. return 0;
  365. }
  366. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  367. {
  368. if (bank->regs->pinctrl) {
  369. void __iomem *reg = bank->base + bank->regs->pinctrl;
  370. /* Claim the pin for MPU */
  371. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  372. }
  373. if (bank->regs->ctrl && !BANK_USED(bank)) {
  374. void __iomem *reg = bank->base + bank->regs->ctrl;
  375. u32 ctrl;
  376. ctrl = readl_relaxed(reg);
  377. /* Module is enabled, clocks are not gated */
  378. ctrl &= ~GPIO_MOD_CTRL_BIT;
  379. writel_relaxed(ctrl, reg);
  380. bank->context.ctrl = ctrl;
  381. }
  382. }
  383. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  384. {
  385. void __iomem *base = bank->base;
  386. if (bank->regs->wkup_en &&
  387. !LINE_USED(bank->mod_usage, offset) &&
  388. !LINE_USED(bank->irq_usage, offset)) {
  389. /* Disable wake-up during idle for dynamic tick */
  390. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  391. bank->context.wake_en =
  392. readl_relaxed(bank->base + bank->regs->wkup_en);
  393. }
  394. if (bank->regs->ctrl && !BANK_USED(bank)) {
  395. void __iomem *reg = bank->base + bank->regs->ctrl;
  396. u32 ctrl;
  397. ctrl = readl_relaxed(reg);
  398. /* Module is disabled, clocks are gated */
  399. ctrl |= GPIO_MOD_CTRL_BIT;
  400. writel_relaxed(ctrl, reg);
  401. bank->context.ctrl = ctrl;
  402. }
  403. }
  404. static int omap_gpio_is_input(struct gpio_bank *bank, int mask)
  405. {
  406. void __iomem *reg = bank->base + bank->regs->direction;
  407. return readl_relaxed(reg) & mask;
  408. }
  409. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned gpio,
  410. unsigned offset)
  411. {
  412. if (!LINE_USED(bank->mod_usage, offset)) {
  413. omap_enable_gpio_module(bank, offset);
  414. omap_set_gpio_direction(bank, offset, 1);
  415. }
  416. bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
  417. }
  418. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  419. {
  420. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  421. unsigned gpio = 0;
  422. int retval;
  423. unsigned long flags;
  424. unsigned offset;
  425. if (!BANK_USED(bank))
  426. pm_runtime_get_sync(bank->dev);
  427. #ifdef CONFIG_ARCH_OMAP1
  428. if (d->irq > IH_MPUIO_BASE)
  429. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  430. #endif
  431. if (!gpio)
  432. gpio = omap_irq_to_gpio(bank, d->hwirq);
  433. if (type & ~IRQ_TYPE_SENSE_MASK)
  434. return -EINVAL;
  435. if (!bank->regs->leveldetect0 &&
  436. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  437. return -EINVAL;
  438. spin_lock_irqsave(&bank->lock, flags);
  439. offset = GPIO_INDEX(bank, gpio);
  440. retval = omap_set_gpio_triggering(bank, offset, type);
  441. omap_gpio_init_irq(bank, gpio, offset);
  442. if (!omap_gpio_is_input(bank, BIT(offset))) {
  443. spin_unlock_irqrestore(&bank->lock, flags);
  444. return -EINVAL;
  445. }
  446. spin_unlock_irqrestore(&bank->lock, flags);
  447. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  448. __irq_set_handler_locked(d->irq, handle_level_irq);
  449. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  450. __irq_set_handler_locked(d->irq, handle_edge_irq);
  451. return retval;
  452. }
  453. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  454. {
  455. void __iomem *reg = bank->base;
  456. reg += bank->regs->irqstatus;
  457. writel_relaxed(gpio_mask, reg);
  458. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  459. if (bank->regs->irqstatus2) {
  460. reg = bank->base + bank->regs->irqstatus2;
  461. writel_relaxed(gpio_mask, reg);
  462. }
  463. /* Flush posted write for the irq status to avoid spurious interrupts */
  464. readl_relaxed(reg);
  465. }
  466. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  467. {
  468. omap_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  469. }
  470. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  471. {
  472. void __iomem *reg = bank->base;
  473. u32 l;
  474. u32 mask = (BIT(bank->width)) - 1;
  475. reg += bank->regs->irqenable;
  476. l = readl_relaxed(reg);
  477. if (bank->regs->irqenable_inv)
  478. l = ~l;
  479. l &= mask;
  480. return l;
  481. }
  482. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  483. {
  484. void __iomem *reg = bank->base;
  485. u32 l;
  486. if (bank->regs->set_irqenable) {
  487. reg += bank->regs->set_irqenable;
  488. l = gpio_mask;
  489. bank->context.irqenable1 |= gpio_mask;
  490. } else {
  491. reg += bank->regs->irqenable;
  492. l = readl_relaxed(reg);
  493. if (bank->regs->irqenable_inv)
  494. l &= ~gpio_mask;
  495. else
  496. l |= gpio_mask;
  497. bank->context.irqenable1 = l;
  498. }
  499. writel_relaxed(l, reg);
  500. }
  501. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  502. {
  503. void __iomem *reg = bank->base;
  504. u32 l;
  505. if (bank->regs->clr_irqenable) {
  506. reg += bank->regs->clr_irqenable;
  507. l = gpio_mask;
  508. bank->context.irqenable1 &= ~gpio_mask;
  509. } else {
  510. reg += bank->regs->irqenable;
  511. l = readl_relaxed(reg);
  512. if (bank->regs->irqenable_inv)
  513. l |= gpio_mask;
  514. else
  515. l &= ~gpio_mask;
  516. bank->context.irqenable1 = l;
  517. }
  518. writel_relaxed(l, reg);
  519. }
  520. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, int gpio,
  521. int enable)
  522. {
  523. if (enable)
  524. omap_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  525. else
  526. omap_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  527. }
  528. /*
  529. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  530. * 1510 does not seem to have a wake-up register. If JTAG is connected
  531. * to the target, system will wake up always on GPIO events. While
  532. * system is running all registered GPIO interrupts need to have wake-up
  533. * enabled. When system is suspended, only selected GPIO interrupts need
  534. * to have wake-up enabled.
  535. */
  536. static int omap_set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  537. {
  538. u32 gpio_bit = GPIO_BIT(bank, gpio);
  539. unsigned long flags;
  540. if (bank->non_wakeup_gpios & gpio_bit) {
  541. dev_err(bank->dev,
  542. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  543. return -EINVAL;
  544. }
  545. spin_lock_irqsave(&bank->lock, flags);
  546. if (enable)
  547. bank->context.wake_en |= gpio_bit;
  548. else
  549. bank->context.wake_en &= ~gpio_bit;
  550. writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  551. spin_unlock_irqrestore(&bank->lock, flags);
  552. return 0;
  553. }
  554. static void omap_reset_gpio(struct gpio_bank *bank, int gpio)
  555. {
  556. omap_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  557. omap_set_gpio_irqenable(bank, gpio, 0);
  558. omap_clear_gpio_irqstatus(bank, gpio);
  559. omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  560. omap_clear_gpio_debounce(bank, gpio);
  561. }
  562. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  563. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  564. {
  565. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  566. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  567. return omap_set_gpio_wakeup(bank, gpio, enable);
  568. }
  569. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  570. {
  571. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  572. unsigned long flags;
  573. /*
  574. * If this is the first gpio_request for the bank,
  575. * enable the bank module.
  576. */
  577. if (!BANK_USED(bank))
  578. pm_runtime_get_sync(bank->dev);
  579. spin_lock_irqsave(&bank->lock, flags);
  580. /* Set trigger to none. You need to enable the desired trigger with
  581. * request_irq() or set_irq_type(). Only do this if the IRQ line has
  582. * not already been requested.
  583. */
  584. if (!LINE_USED(bank->irq_usage, offset)) {
  585. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  586. omap_enable_gpio_module(bank, offset);
  587. }
  588. bank->mod_usage |= BIT(offset);
  589. spin_unlock_irqrestore(&bank->lock, flags);
  590. return 0;
  591. }
  592. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  593. {
  594. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  595. unsigned long flags;
  596. spin_lock_irqsave(&bank->lock, flags);
  597. bank->mod_usage &= ~(BIT(offset));
  598. omap_disable_gpio_module(bank, offset);
  599. omap_reset_gpio(bank, bank->chip.base + offset);
  600. spin_unlock_irqrestore(&bank->lock, flags);
  601. /*
  602. * If this is the last gpio to be freed in the bank,
  603. * disable the bank module.
  604. */
  605. if (!BANK_USED(bank))
  606. pm_runtime_put(bank->dev);
  607. }
  608. /*
  609. * We need to unmask the GPIO bank interrupt as soon as possible to
  610. * avoid missing GPIO interrupts for other lines in the bank.
  611. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  612. * in the bank to avoid missing nested interrupts for a GPIO line.
  613. * If we wait to unmask individual GPIO lines in the bank after the
  614. * line's interrupt handler has been run, we may miss some nested
  615. * interrupts.
  616. */
  617. static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  618. {
  619. void __iomem *isr_reg = NULL;
  620. u32 isr;
  621. unsigned int bit;
  622. struct gpio_bank *bank;
  623. int unmasked = 0;
  624. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  625. struct gpio_chip *chip = irq_get_handler_data(irq);
  626. chained_irq_enter(irqchip, desc);
  627. bank = container_of(chip, struct gpio_bank, chip);
  628. isr_reg = bank->base + bank->regs->irqstatus;
  629. pm_runtime_get_sync(bank->dev);
  630. if (WARN_ON(!isr_reg))
  631. goto exit;
  632. while (1) {
  633. u32 isr_saved, level_mask = 0;
  634. u32 enabled;
  635. enabled = omap_get_gpio_irqbank_mask(bank);
  636. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  637. if (bank->level_mask)
  638. level_mask = bank->level_mask & enabled;
  639. /* clear edge sensitive interrupts before handler(s) are
  640. called so that we don't miss any interrupt occurred while
  641. executing them */
  642. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  643. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  644. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  645. /* if there is only edge sensitive GPIO pin interrupts
  646. configured, we could unmask GPIO bank interrupt immediately */
  647. if (!level_mask && !unmasked) {
  648. unmasked = 1;
  649. chained_irq_exit(irqchip, desc);
  650. }
  651. if (!isr)
  652. break;
  653. while (isr) {
  654. bit = __ffs(isr);
  655. isr &= ~(BIT(bit));
  656. /*
  657. * Some chips can't respond to both rising and falling
  658. * at the same time. If this irq was requested with
  659. * both flags, we need to flip the ICR data for the IRQ
  660. * to respond to the IRQ for the opposite direction.
  661. * This will be indicated in the bank toggle_mask.
  662. */
  663. if (bank->toggle_mask & (BIT(bit)))
  664. omap_toggle_gpio_edge_triggering(bank, bit);
  665. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  666. bit));
  667. }
  668. }
  669. /* if bank has any level sensitive GPIO pin interrupt
  670. configured, we must unmask the bank interrupt only after
  671. handler(s) are executed in order to avoid spurious bank
  672. interrupt */
  673. exit:
  674. if (!unmasked)
  675. chained_irq_exit(irqchip, desc);
  676. pm_runtime_put(bank->dev);
  677. }
  678. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  679. {
  680. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  681. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  682. unsigned long flags;
  683. unsigned offset = GPIO_INDEX(bank, gpio);
  684. if (!BANK_USED(bank))
  685. pm_runtime_get_sync(bank->dev);
  686. spin_lock_irqsave(&bank->lock, flags);
  687. omap_gpio_init_irq(bank, gpio, offset);
  688. spin_unlock_irqrestore(&bank->lock, flags);
  689. omap_gpio_unmask_irq(d);
  690. return 0;
  691. }
  692. static void omap_gpio_irq_shutdown(struct irq_data *d)
  693. {
  694. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  695. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  696. unsigned long flags;
  697. unsigned offset = GPIO_INDEX(bank, gpio);
  698. spin_lock_irqsave(&bank->lock, flags);
  699. gpiochip_unlock_as_irq(&bank->chip, offset);
  700. bank->irq_usage &= ~(BIT(offset));
  701. omap_disable_gpio_module(bank, offset);
  702. omap_reset_gpio(bank, gpio);
  703. spin_unlock_irqrestore(&bank->lock, flags);
  704. /*
  705. * If this is the last IRQ to be freed in the bank,
  706. * disable the bank module.
  707. */
  708. if (!BANK_USED(bank))
  709. pm_runtime_put(bank->dev);
  710. }
  711. static void omap_gpio_ack_irq(struct irq_data *d)
  712. {
  713. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  714. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  715. omap_clear_gpio_irqstatus(bank, gpio);
  716. }
  717. static void omap_gpio_mask_irq(struct irq_data *d)
  718. {
  719. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  720. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  721. unsigned long flags;
  722. spin_lock_irqsave(&bank->lock, flags);
  723. omap_set_gpio_irqenable(bank, gpio, 0);
  724. omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  725. spin_unlock_irqrestore(&bank->lock, flags);
  726. }
  727. static void omap_gpio_unmask_irq(struct irq_data *d)
  728. {
  729. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  730. unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
  731. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  732. u32 trigger = irqd_get_trigger_type(d);
  733. unsigned long flags;
  734. spin_lock_irqsave(&bank->lock, flags);
  735. if (trigger)
  736. omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  737. /* For level-triggered GPIOs, the clearing must be done after
  738. * the HW source is cleared, thus after the handler has run */
  739. if (bank->level_mask & irq_mask) {
  740. omap_set_gpio_irqenable(bank, gpio, 0);
  741. omap_clear_gpio_irqstatus(bank, gpio);
  742. }
  743. omap_set_gpio_irqenable(bank, gpio, 1);
  744. spin_unlock_irqrestore(&bank->lock, flags);
  745. }
  746. /*---------------------------------------------------------------------*/
  747. static int omap_mpuio_suspend_noirq(struct device *dev)
  748. {
  749. struct platform_device *pdev = to_platform_device(dev);
  750. struct gpio_bank *bank = platform_get_drvdata(pdev);
  751. void __iomem *mask_reg = bank->base +
  752. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  753. unsigned long flags;
  754. spin_lock_irqsave(&bank->lock, flags);
  755. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  756. spin_unlock_irqrestore(&bank->lock, flags);
  757. return 0;
  758. }
  759. static int omap_mpuio_resume_noirq(struct device *dev)
  760. {
  761. struct platform_device *pdev = to_platform_device(dev);
  762. struct gpio_bank *bank = platform_get_drvdata(pdev);
  763. void __iomem *mask_reg = bank->base +
  764. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  765. unsigned long flags;
  766. spin_lock_irqsave(&bank->lock, flags);
  767. writel_relaxed(bank->context.wake_en, mask_reg);
  768. spin_unlock_irqrestore(&bank->lock, flags);
  769. return 0;
  770. }
  771. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  772. .suspend_noirq = omap_mpuio_suspend_noirq,
  773. .resume_noirq = omap_mpuio_resume_noirq,
  774. };
  775. /* use platform_driver for this. */
  776. static struct platform_driver omap_mpuio_driver = {
  777. .driver = {
  778. .name = "mpuio",
  779. .pm = &omap_mpuio_dev_pm_ops,
  780. },
  781. };
  782. static struct platform_device omap_mpuio_device = {
  783. .name = "mpuio",
  784. .id = -1,
  785. .dev = {
  786. .driver = &omap_mpuio_driver.driver,
  787. }
  788. /* could list the /proc/iomem resources */
  789. };
  790. static inline void omap_mpuio_init(struct gpio_bank *bank)
  791. {
  792. platform_set_drvdata(&omap_mpuio_device, bank);
  793. if (platform_driver_register(&omap_mpuio_driver) == 0)
  794. (void) platform_device_register(&omap_mpuio_device);
  795. }
  796. /*---------------------------------------------------------------------*/
  797. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  798. {
  799. struct gpio_bank *bank;
  800. unsigned long flags;
  801. void __iomem *reg;
  802. int dir;
  803. bank = container_of(chip, struct gpio_bank, chip);
  804. reg = bank->base + bank->regs->direction;
  805. spin_lock_irqsave(&bank->lock, flags);
  806. dir = !!(readl_relaxed(reg) & BIT(offset));
  807. spin_unlock_irqrestore(&bank->lock, flags);
  808. return dir;
  809. }
  810. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  811. {
  812. struct gpio_bank *bank;
  813. unsigned long flags;
  814. bank = container_of(chip, struct gpio_bank, chip);
  815. spin_lock_irqsave(&bank->lock, flags);
  816. omap_set_gpio_direction(bank, offset, 1);
  817. spin_unlock_irqrestore(&bank->lock, flags);
  818. return 0;
  819. }
  820. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  821. {
  822. struct gpio_bank *bank;
  823. u32 mask;
  824. bank = container_of(chip, struct gpio_bank, chip);
  825. mask = (BIT(offset));
  826. if (omap_gpio_is_input(bank, mask))
  827. return omap_get_gpio_datain(bank, offset);
  828. else
  829. return omap_get_gpio_dataout(bank, offset);
  830. }
  831. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  832. {
  833. struct gpio_bank *bank;
  834. unsigned long flags;
  835. bank = container_of(chip, struct gpio_bank, chip);
  836. spin_lock_irqsave(&bank->lock, flags);
  837. bank->set_dataout(bank, offset, value);
  838. omap_set_gpio_direction(bank, offset, 0);
  839. spin_unlock_irqrestore(&bank->lock, flags);
  840. return 0;
  841. }
  842. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  843. unsigned debounce)
  844. {
  845. struct gpio_bank *bank;
  846. unsigned long flags;
  847. bank = container_of(chip, struct gpio_bank, chip);
  848. spin_lock_irqsave(&bank->lock, flags);
  849. omap2_set_gpio_debounce(bank, offset, debounce);
  850. spin_unlock_irqrestore(&bank->lock, flags);
  851. return 0;
  852. }
  853. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  854. {
  855. struct gpio_bank *bank;
  856. unsigned long flags;
  857. bank = container_of(chip, struct gpio_bank, chip);
  858. spin_lock_irqsave(&bank->lock, flags);
  859. bank->set_dataout(bank, offset, value);
  860. spin_unlock_irqrestore(&bank->lock, flags);
  861. }
  862. /*---------------------------------------------------------------------*/
  863. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  864. {
  865. static bool called;
  866. u32 rev;
  867. if (called || bank->regs->revision == USHRT_MAX)
  868. return;
  869. rev = readw_relaxed(bank->base + bank->regs->revision);
  870. pr_info("OMAP GPIO hardware version %d.%d\n",
  871. (rev >> 4) & 0x0f, rev & 0x0f);
  872. called = true;
  873. }
  874. static void omap_gpio_mod_init(struct gpio_bank *bank)
  875. {
  876. void __iomem *base = bank->base;
  877. u32 l = 0xffffffff;
  878. if (bank->width == 16)
  879. l = 0xffff;
  880. if (bank->is_mpuio) {
  881. writel_relaxed(l, bank->base + bank->regs->irqenable);
  882. return;
  883. }
  884. omap_gpio_rmw(base, bank->regs->irqenable, l,
  885. bank->regs->irqenable_inv);
  886. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  887. !bank->regs->irqenable_inv);
  888. if (bank->regs->debounce_en)
  889. writel_relaxed(0, base + bank->regs->debounce_en);
  890. /* Save OE default value (0xffffffff) in the context */
  891. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  892. /* Initialize interface clk ungated, module enabled */
  893. if (bank->regs->ctrl)
  894. writel_relaxed(0, base + bank->regs->ctrl);
  895. bank->dbck = clk_get(bank->dev, "dbclk");
  896. if (IS_ERR(bank->dbck))
  897. dev_err(bank->dev, "Could not get gpio dbck\n");
  898. }
  899. static void
  900. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  901. unsigned int num)
  902. {
  903. struct irq_chip_generic *gc;
  904. struct irq_chip_type *ct;
  905. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  906. handle_simple_irq);
  907. if (!gc) {
  908. dev_err(bank->dev, "Memory alloc failed for gc\n");
  909. return;
  910. }
  911. ct = gc->chip_types;
  912. /* NOTE: No ack required, reading IRQ status clears it. */
  913. ct->chip.irq_mask = irq_gc_mask_set_bit;
  914. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  915. ct->chip.irq_set_type = omap_gpio_irq_type;
  916. if (bank->regs->wkup_en)
  917. ct->chip.irq_set_wake = omap_gpio_wake_enable;
  918. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  919. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  920. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  921. }
  922. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  923. {
  924. int j;
  925. static int gpio;
  926. int irq_base = 0;
  927. int ret;
  928. /*
  929. * REVISIT eventually switch from OMAP-specific gpio structs
  930. * over to the generic ones
  931. */
  932. bank->chip.request = omap_gpio_request;
  933. bank->chip.free = omap_gpio_free;
  934. bank->chip.get_direction = omap_gpio_get_direction;
  935. bank->chip.direction_input = omap_gpio_input;
  936. bank->chip.get = omap_gpio_get;
  937. bank->chip.direction_output = omap_gpio_output;
  938. bank->chip.set_debounce = omap_gpio_debounce;
  939. bank->chip.set = omap_gpio_set;
  940. if (bank->is_mpuio) {
  941. bank->chip.label = "mpuio";
  942. if (bank->regs->wkup_en)
  943. bank->chip.dev = &omap_mpuio_device.dev;
  944. bank->chip.base = OMAP_MPUIO(0);
  945. } else {
  946. bank->chip.label = "gpio";
  947. bank->chip.base = gpio;
  948. gpio += bank->width;
  949. }
  950. bank->chip.ngpio = bank->width;
  951. ret = gpiochip_add(&bank->chip);
  952. if (ret) {
  953. dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
  954. return ret;
  955. }
  956. #ifdef CONFIG_ARCH_OMAP1
  957. /*
  958. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  959. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  960. */
  961. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  962. if (irq_base < 0) {
  963. dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
  964. return -ENODEV;
  965. }
  966. #endif
  967. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  968. irq_base, omap_gpio_irq_handler,
  969. IRQ_TYPE_NONE);
  970. if (ret) {
  971. dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
  972. gpiochip_remove(&bank->chip);
  973. return -ENODEV;
  974. }
  975. gpiochip_set_chained_irqchip(&bank->chip, irqc,
  976. bank->irq, omap_gpio_irq_handler);
  977. for (j = 0; j < bank->width; j++) {
  978. int irq = irq_find_mapping(bank->chip.irqdomain, j);
  979. if (bank->is_mpuio) {
  980. omap_mpuio_alloc_gc(bank, irq, bank->width);
  981. irq_set_chip_and_handler(irq, NULL, NULL);
  982. set_irq_flags(irq, 0);
  983. }
  984. }
  985. return 0;
  986. }
  987. static const struct of_device_id omap_gpio_match[];
  988. static int omap_gpio_probe(struct platform_device *pdev)
  989. {
  990. struct device *dev = &pdev->dev;
  991. struct device_node *node = dev->of_node;
  992. const struct of_device_id *match;
  993. const struct omap_gpio_platform_data *pdata;
  994. struct resource *res;
  995. struct gpio_bank *bank;
  996. struct irq_chip *irqc;
  997. int ret;
  998. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  999. pdata = match ? match->data : dev_get_platdata(dev);
  1000. if (!pdata)
  1001. return -EINVAL;
  1002. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  1003. if (!bank) {
  1004. dev_err(dev, "Memory alloc failed\n");
  1005. return -ENOMEM;
  1006. }
  1007. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  1008. if (!irqc)
  1009. return -ENOMEM;
  1010. irqc->irq_startup = omap_gpio_irq_startup,
  1011. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  1012. irqc->irq_ack = omap_gpio_ack_irq,
  1013. irqc->irq_mask = omap_gpio_mask_irq,
  1014. irqc->irq_unmask = omap_gpio_unmask_irq,
  1015. irqc->irq_set_type = omap_gpio_irq_type,
  1016. irqc->irq_set_wake = omap_gpio_wake_enable,
  1017. irqc->name = dev_name(&pdev->dev);
  1018. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1019. if (unlikely(!res)) {
  1020. dev_err(dev, "Invalid IRQ resource\n");
  1021. return -ENODEV;
  1022. }
  1023. bank->irq = res->start;
  1024. bank->dev = dev;
  1025. bank->chip.dev = dev;
  1026. bank->dbck_flag = pdata->dbck_flag;
  1027. bank->stride = pdata->bank_stride;
  1028. bank->width = pdata->bank_width;
  1029. bank->is_mpuio = pdata->is_mpuio;
  1030. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  1031. bank->regs = pdata->regs;
  1032. #ifdef CONFIG_OF_GPIO
  1033. bank->chip.of_node = of_node_get(node);
  1034. #endif
  1035. if (node) {
  1036. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  1037. bank->loses_context = true;
  1038. } else {
  1039. bank->loses_context = pdata->loses_context;
  1040. if (bank->loses_context)
  1041. bank->get_context_loss_count =
  1042. pdata->get_context_loss_count;
  1043. }
  1044. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1045. bank->set_dataout = omap_set_gpio_dataout_reg;
  1046. else
  1047. bank->set_dataout = omap_set_gpio_dataout_mask;
  1048. spin_lock_init(&bank->lock);
  1049. /* Static mapping, never released */
  1050. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1051. bank->base = devm_ioremap_resource(dev, res);
  1052. if (IS_ERR(bank->base)) {
  1053. irq_domain_remove(bank->chip.irqdomain);
  1054. return PTR_ERR(bank->base);
  1055. }
  1056. platform_set_drvdata(pdev, bank);
  1057. pm_runtime_enable(bank->dev);
  1058. pm_runtime_irq_safe(bank->dev);
  1059. pm_runtime_get_sync(bank->dev);
  1060. if (bank->is_mpuio)
  1061. omap_mpuio_init(bank);
  1062. omap_gpio_mod_init(bank);
  1063. ret = omap_gpio_chip_init(bank, irqc);
  1064. if (ret)
  1065. return ret;
  1066. omap_gpio_show_rev(bank);
  1067. pm_runtime_put(bank->dev);
  1068. list_add_tail(&bank->node, &omap_gpio_list);
  1069. return 0;
  1070. }
  1071. #ifdef CONFIG_ARCH_OMAP2PLUS
  1072. #if defined(CONFIG_PM)
  1073. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1074. static int omap_gpio_runtime_suspend(struct device *dev)
  1075. {
  1076. struct platform_device *pdev = to_platform_device(dev);
  1077. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1078. u32 l1 = 0, l2 = 0;
  1079. unsigned long flags;
  1080. u32 wake_low, wake_hi;
  1081. spin_lock_irqsave(&bank->lock, flags);
  1082. /*
  1083. * Only edges can generate a wakeup event to the PRCM.
  1084. *
  1085. * Therefore, ensure any wake-up capable GPIOs have
  1086. * edge-detection enabled before going idle to ensure a wakeup
  1087. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1088. * NDA TRM 25.5.3.1)
  1089. *
  1090. * The normal values will be restored upon ->runtime_resume()
  1091. * by writing back the values saved in bank->context.
  1092. */
  1093. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1094. if (wake_low)
  1095. writel_relaxed(wake_low | bank->context.fallingdetect,
  1096. bank->base + bank->regs->fallingdetect);
  1097. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1098. if (wake_hi)
  1099. writel_relaxed(wake_hi | bank->context.risingdetect,
  1100. bank->base + bank->regs->risingdetect);
  1101. if (!bank->enabled_non_wakeup_gpios)
  1102. goto update_gpio_context_count;
  1103. if (bank->power_mode != OFF_MODE) {
  1104. bank->power_mode = 0;
  1105. goto update_gpio_context_count;
  1106. }
  1107. /*
  1108. * If going to OFF, remove triggering for all
  1109. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1110. * generated. See OMAP2420 Errata item 1.101.
  1111. */
  1112. bank->saved_datain = readl_relaxed(bank->base +
  1113. bank->regs->datain);
  1114. l1 = bank->context.fallingdetect;
  1115. l2 = bank->context.risingdetect;
  1116. l1 &= ~bank->enabled_non_wakeup_gpios;
  1117. l2 &= ~bank->enabled_non_wakeup_gpios;
  1118. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1119. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1120. bank->workaround_enabled = true;
  1121. update_gpio_context_count:
  1122. if (bank->get_context_loss_count)
  1123. bank->context_loss_count =
  1124. bank->get_context_loss_count(bank->dev);
  1125. omap_gpio_dbck_disable(bank);
  1126. spin_unlock_irqrestore(&bank->lock, flags);
  1127. return 0;
  1128. }
  1129. static void omap_gpio_init_context(struct gpio_bank *p);
  1130. static int omap_gpio_runtime_resume(struct device *dev)
  1131. {
  1132. struct platform_device *pdev = to_platform_device(dev);
  1133. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1134. u32 l = 0, gen, gen0, gen1;
  1135. unsigned long flags;
  1136. int c;
  1137. spin_lock_irqsave(&bank->lock, flags);
  1138. /*
  1139. * On the first resume during the probe, the context has not
  1140. * been initialised and so initialise it now. Also initialise
  1141. * the context loss count.
  1142. */
  1143. if (bank->loses_context && !bank->context_valid) {
  1144. omap_gpio_init_context(bank);
  1145. if (bank->get_context_loss_count)
  1146. bank->context_loss_count =
  1147. bank->get_context_loss_count(bank->dev);
  1148. }
  1149. omap_gpio_dbck_enable(bank);
  1150. /*
  1151. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1152. * GPIOs were set to edge trigger also in order to be able to
  1153. * generate a PRCM wakeup. Here we restore the
  1154. * pre-runtime_suspend() values for edge triggering.
  1155. */
  1156. writel_relaxed(bank->context.fallingdetect,
  1157. bank->base + bank->regs->fallingdetect);
  1158. writel_relaxed(bank->context.risingdetect,
  1159. bank->base + bank->regs->risingdetect);
  1160. if (bank->loses_context) {
  1161. if (!bank->get_context_loss_count) {
  1162. omap_gpio_restore_context(bank);
  1163. } else {
  1164. c = bank->get_context_loss_count(bank->dev);
  1165. if (c != bank->context_loss_count) {
  1166. omap_gpio_restore_context(bank);
  1167. } else {
  1168. spin_unlock_irqrestore(&bank->lock, flags);
  1169. return 0;
  1170. }
  1171. }
  1172. }
  1173. if (!bank->workaround_enabled) {
  1174. spin_unlock_irqrestore(&bank->lock, flags);
  1175. return 0;
  1176. }
  1177. l = readl_relaxed(bank->base + bank->regs->datain);
  1178. /*
  1179. * Check if any of the non-wakeup interrupt GPIOs have changed
  1180. * state. If so, generate an IRQ by software. This is
  1181. * horribly racy, but it's the best we can do to work around
  1182. * this silicon bug.
  1183. */
  1184. l ^= bank->saved_datain;
  1185. l &= bank->enabled_non_wakeup_gpios;
  1186. /*
  1187. * No need to generate IRQs for the rising edge for gpio IRQs
  1188. * configured with falling edge only; and vice versa.
  1189. */
  1190. gen0 = l & bank->context.fallingdetect;
  1191. gen0 &= bank->saved_datain;
  1192. gen1 = l & bank->context.risingdetect;
  1193. gen1 &= ~(bank->saved_datain);
  1194. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1195. gen = l & (~(bank->context.fallingdetect) &
  1196. ~(bank->context.risingdetect));
  1197. /* Consider all GPIO IRQs needed to be updated */
  1198. gen |= gen0 | gen1;
  1199. if (gen) {
  1200. u32 old0, old1;
  1201. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1202. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1203. if (!bank->regs->irqstatus_raw0) {
  1204. writel_relaxed(old0 | gen, bank->base +
  1205. bank->regs->leveldetect0);
  1206. writel_relaxed(old1 | gen, bank->base +
  1207. bank->regs->leveldetect1);
  1208. }
  1209. if (bank->regs->irqstatus_raw0) {
  1210. writel_relaxed(old0 | l, bank->base +
  1211. bank->regs->leveldetect0);
  1212. writel_relaxed(old1 | l, bank->base +
  1213. bank->regs->leveldetect1);
  1214. }
  1215. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1216. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1217. }
  1218. bank->workaround_enabled = false;
  1219. spin_unlock_irqrestore(&bank->lock, flags);
  1220. return 0;
  1221. }
  1222. #endif /* CONFIG_PM */
  1223. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1224. {
  1225. struct gpio_bank *bank;
  1226. list_for_each_entry(bank, &omap_gpio_list, node) {
  1227. if (!BANK_USED(bank) || !bank->loses_context)
  1228. continue;
  1229. bank->power_mode = pwr_mode;
  1230. pm_runtime_put_sync_suspend(bank->dev);
  1231. }
  1232. }
  1233. void omap2_gpio_resume_after_idle(void)
  1234. {
  1235. struct gpio_bank *bank;
  1236. list_for_each_entry(bank, &omap_gpio_list, node) {
  1237. if (!BANK_USED(bank) || !bank->loses_context)
  1238. continue;
  1239. pm_runtime_get_sync(bank->dev);
  1240. }
  1241. }
  1242. #if defined(CONFIG_PM)
  1243. static void omap_gpio_init_context(struct gpio_bank *p)
  1244. {
  1245. struct omap_gpio_reg_offs *regs = p->regs;
  1246. void __iomem *base = p->base;
  1247. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1248. p->context.oe = readl_relaxed(base + regs->direction);
  1249. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1250. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1251. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1252. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1253. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1254. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1255. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1256. if (regs->set_dataout && p->regs->clr_dataout)
  1257. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1258. else
  1259. p->context.dataout = readl_relaxed(base + regs->dataout);
  1260. p->context_valid = true;
  1261. }
  1262. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1263. {
  1264. writel_relaxed(bank->context.wake_en,
  1265. bank->base + bank->regs->wkup_en);
  1266. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1267. writel_relaxed(bank->context.leveldetect0,
  1268. bank->base + bank->regs->leveldetect0);
  1269. writel_relaxed(bank->context.leveldetect1,
  1270. bank->base + bank->regs->leveldetect1);
  1271. writel_relaxed(bank->context.risingdetect,
  1272. bank->base + bank->regs->risingdetect);
  1273. writel_relaxed(bank->context.fallingdetect,
  1274. bank->base + bank->regs->fallingdetect);
  1275. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1276. writel_relaxed(bank->context.dataout,
  1277. bank->base + bank->regs->set_dataout);
  1278. else
  1279. writel_relaxed(bank->context.dataout,
  1280. bank->base + bank->regs->dataout);
  1281. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1282. if (bank->dbck_enable_mask) {
  1283. writel_relaxed(bank->context.debounce, bank->base +
  1284. bank->regs->debounce);
  1285. writel_relaxed(bank->context.debounce_en,
  1286. bank->base + bank->regs->debounce_en);
  1287. }
  1288. writel_relaxed(bank->context.irqenable1,
  1289. bank->base + bank->regs->irqenable);
  1290. writel_relaxed(bank->context.irqenable2,
  1291. bank->base + bank->regs->irqenable2);
  1292. }
  1293. #endif /* CONFIG_PM */
  1294. #else
  1295. #define omap_gpio_runtime_suspend NULL
  1296. #define omap_gpio_runtime_resume NULL
  1297. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1298. #endif
  1299. static const struct dev_pm_ops gpio_pm_ops = {
  1300. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1301. NULL)
  1302. };
  1303. #if defined(CONFIG_OF)
  1304. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1305. .revision = OMAP24XX_GPIO_REVISION,
  1306. .direction = OMAP24XX_GPIO_OE,
  1307. .datain = OMAP24XX_GPIO_DATAIN,
  1308. .dataout = OMAP24XX_GPIO_DATAOUT,
  1309. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1310. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1311. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1312. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1313. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1314. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1315. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1316. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1317. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1318. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1319. .ctrl = OMAP24XX_GPIO_CTRL,
  1320. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1321. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1322. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1323. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1324. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1325. };
  1326. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1327. .revision = OMAP4_GPIO_REVISION,
  1328. .direction = OMAP4_GPIO_OE,
  1329. .datain = OMAP4_GPIO_DATAIN,
  1330. .dataout = OMAP4_GPIO_DATAOUT,
  1331. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1332. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1333. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1334. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1335. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1336. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1337. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1338. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1339. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1340. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1341. .ctrl = OMAP4_GPIO_CTRL,
  1342. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1343. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1344. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1345. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1346. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1347. };
  1348. static const struct omap_gpio_platform_data omap2_pdata = {
  1349. .regs = &omap2_gpio_regs,
  1350. .bank_width = 32,
  1351. .dbck_flag = false,
  1352. };
  1353. static const struct omap_gpio_platform_data omap3_pdata = {
  1354. .regs = &omap2_gpio_regs,
  1355. .bank_width = 32,
  1356. .dbck_flag = true,
  1357. };
  1358. static const struct omap_gpio_platform_data omap4_pdata = {
  1359. .regs = &omap4_gpio_regs,
  1360. .bank_width = 32,
  1361. .dbck_flag = true,
  1362. };
  1363. static const struct of_device_id omap_gpio_match[] = {
  1364. {
  1365. .compatible = "ti,omap4-gpio",
  1366. .data = &omap4_pdata,
  1367. },
  1368. {
  1369. .compatible = "ti,omap3-gpio",
  1370. .data = &omap3_pdata,
  1371. },
  1372. {
  1373. .compatible = "ti,omap2-gpio",
  1374. .data = &omap2_pdata,
  1375. },
  1376. { },
  1377. };
  1378. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1379. #endif
  1380. static struct platform_driver omap_gpio_driver = {
  1381. .probe = omap_gpio_probe,
  1382. .driver = {
  1383. .name = "omap_gpio",
  1384. .pm = &gpio_pm_ops,
  1385. .of_match_table = of_match_ptr(omap_gpio_match),
  1386. },
  1387. };
  1388. /*
  1389. * gpio driver register needs to be done before
  1390. * machine_init functions access gpio APIs.
  1391. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1392. */
  1393. static int __init omap_gpio_drv_reg(void)
  1394. {
  1395. return platform_driver_register(&omap_gpio_driver);
  1396. }
  1397. postcore_initcall(omap_gpio_drv_reg);