gfx_v8_0.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  68. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  71. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  72. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  73. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  74. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  75. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  77. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  78. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  79. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  80. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  81. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  85. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  88. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  89. {
  90. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  91. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  92. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  93. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  94. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  95. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  96. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  97. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  98. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  99. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  100. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  101. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  102. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  103. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  104. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  105. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  106. };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  110. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  111. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  112. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  113. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  114. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  115. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  116. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  117. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  118. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  119. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  120. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  121. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  122. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  123. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  124. };
  125. static const u32 tonga_golden_common_all[] =
  126. {
  127. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  128. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  129. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  130. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  131. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  132. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  133. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  134. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  135. };
  136. static const u32 tonga_mgcg_cgcg_init[] =
  137. {
  138. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  139. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  140. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  142. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  144. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  145. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  147. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  151. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  152. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  153. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  154. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  155. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  156. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  157. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  158. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  159. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  160. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  162. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  163. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  164. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  165. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  166. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  167. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  168. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  169. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  210. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  211. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  212. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  213. };
  214. static const u32 fiji_golden_common_all[] =
  215. {
  216. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  217. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  218. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  219. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  220. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  221. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  222. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  223. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  226. };
  227. static const u32 golden_settings_fiji_a10[] =
  228. {
  229. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  230. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  231. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  232. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  233. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  234. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  235. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  236. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  237. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  238. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  239. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  240. };
  241. static const u32 fiji_mgcg_cgcg_init[] =
  242. {
  243. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  244. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  245. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  250. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  251. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  252. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  253. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  254. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  255. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  256. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  257. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  259. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  260. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  261. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  262. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  263. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  264. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  265. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  266. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  267. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  268. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  269. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  270. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  271. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  272. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  273. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  274. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  275. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  276. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  277. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  278. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  279. mmPCIE_DATA, 0x000f0000, 0x00000000,
  280. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  281. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  282. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  283. };
  284. static const u32 golden_settings_iceland_a11[] =
  285. {
  286. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  287. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  288. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  289. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  294. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  295. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  296. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  297. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  298. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  299. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  300. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  301. };
  302. static const u32 iceland_golden_common_all[] =
  303. {
  304. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  305. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  306. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  307. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  308. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  309. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  312. };
  313. static const u32 iceland_mgcg_cgcg_init[] =
  314. {
  315. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  319. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  320. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  321. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  322. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  324. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  326. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  327. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  333. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  334. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  335. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  336. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  337. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  338. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  340. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  341. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  342. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  343. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  344. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  345. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  346. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  347. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  348. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  349. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  350. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  351. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  352. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  353. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  354. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  355. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  356. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  359. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  369. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  377. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  378. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  379. };
  380. static const u32 cz_golden_settings_a11[] =
  381. {
  382. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  383. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  388. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  389. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  390. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  391. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  392. };
  393. static const u32 cz_golden_common_all[] =
  394. {
  395. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  396. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  397. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  398. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  399. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  400. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  401. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  402. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  403. };
  404. static const u32 cz_mgcg_cgcg_init[] =
  405. {
  406. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  407. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  408. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  415. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  417. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  425. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  426. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  427. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  428. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  431. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  432. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  434. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  435. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  436. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  437. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  473. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  474. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  475. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  476. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  477. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  478. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  479. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  480. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  481. };
  482. static const u32 stoney_golden_settings_a11[] =
  483. {
  484. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  485. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  486. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  487. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  488. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  489. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  490. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  491. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  492. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  493. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  494. };
  495. static const u32 stoney_golden_common_all[] =
  496. {
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  499. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  500. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  501. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  502. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  503. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  504. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  505. };
  506. static const u32 stoney_mgcg_cgcg_init[] =
  507. {
  508. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  509. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  510. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  511. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  512. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  513. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  514. };
  515. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  516. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  517. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  518. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  519. {
  520. switch (adev->asic_type) {
  521. case CHIP_TOPAZ:
  522. amdgpu_program_register_sequence(adev,
  523. iceland_mgcg_cgcg_init,
  524. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  525. amdgpu_program_register_sequence(adev,
  526. golden_settings_iceland_a11,
  527. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  528. amdgpu_program_register_sequence(adev,
  529. iceland_golden_common_all,
  530. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  531. break;
  532. case CHIP_FIJI:
  533. amdgpu_program_register_sequence(adev,
  534. fiji_mgcg_cgcg_init,
  535. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  536. amdgpu_program_register_sequence(adev,
  537. golden_settings_fiji_a10,
  538. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  539. amdgpu_program_register_sequence(adev,
  540. fiji_golden_common_all,
  541. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  542. break;
  543. case CHIP_TONGA:
  544. amdgpu_program_register_sequence(adev,
  545. tonga_mgcg_cgcg_init,
  546. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  547. amdgpu_program_register_sequence(adev,
  548. golden_settings_tonga_a11,
  549. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  550. amdgpu_program_register_sequence(adev,
  551. tonga_golden_common_all,
  552. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  553. break;
  554. case CHIP_CARRIZO:
  555. amdgpu_program_register_sequence(adev,
  556. cz_mgcg_cgcg_init,
  557. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  558. amdgpu_program_register_sequence(adev,
  559. cz_golden_settings_a11,
  560. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  561. amdgpu_program_register_sequence(adev,
  562. cz_golden_common_all,
  563. (const u32)ARRAY_SIZE(cz_golden_common_all));
  564. break;
  565. case CHIP_STONEY:
  566. amdgpu_program_register_sequence(adev,
  567. stoney_mgcg_cgcg_init,
  568. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  569. amdgpu_program_register_sequence(adev,
  570. stoney_golden_settings_a11,
  571. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  572. amdgpu_program_register_sequence(adev,
  573. stoney_golden_common_all,
  574. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  575. break;
  576. default:
  577. break;
  578. }
  579. }
  580. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  581. {
  582. int i;
  583. adev->gfx.scratch.num_reg = 7;
  584. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  585. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  586. adev->gfx.scratch.free[i] = true;
  587. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  588. }
  589. }
  590. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  591. {
  592. struct amdgpu_device *adev = ring->adev;
  593. uint32_t scratch;
  594. uint32_t tmp = 0;
  595. unsigned i;
  596. int r;
  597. r = amdgpu_gfx_scratch_get(adev, &scratch);
  598. if (r) {
  599. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  600. return r;
  601. }
  602. WREG32(scratch, 0xCAFEDEAD);
  603. r = amdgpu_ring_lock(ring, 3);
  604. if (r) {
  605. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  606. ring->idx, r);
  607. amdgpu_gfx_scratch_free(adev, scratch);
  608. return r;
  609. }
  610. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  611. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  612. amdgpu_ring_write(ring, 0xDEADBEEF);
  613. amdgpu_ring_unlock_commit(ring);
  614. for (i = 0; i < adev->usec_timeout; i++) {
  615. tmp = RREG32(scratch);
  616. if (tmp == 0xDEADBEEF)
  617. break;
  618. DRM_UDELAY(1);
  619. }
  620. if (i < adev->usec_timeout) {
  621. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  622. ring->idx, i);
  623. } else {
  624. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  625. ring->idx, scratch, tmp);
  626. r = -EINVAL;
  627. }
  628. amdgpu_gfx_scratch_free(adev, scratch);
  629. return r;
  630. }
  631. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  632. {
  633. struct amdgpu_device *adev = ring->adev;
  634. struct amdgpu_ib ib;
  635. struct fence *f = NULL;
  636. uint32_t scratch;
  637. uint32_t tmp = 0;
  638. unsigned i;
  639. int r;
  640. r = amdgpu_gfx_scratch_get(adev, &scratch);
  641. if (r) {
  642. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  643. return r;
  644. }
  645. WREG32(scratch, 0xCAFEDEAD);
  646. memset(&ib, 0, sizeof(ib));
  647. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  648. if (r) {
  649. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  650. goto err1;
  651. }
  652. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  653. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  654. ib.ptr[2] = 0xDEADBEEF;
  655. ib.length_dw = 3;
  656. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  657. AMDGPU_FENCE_OWNER_UNDEFINED,
  658. &f);
  659. if (r)
  660. goto err2;
  661. r = fence_wait(f, false);
  662. if (r) {
  663. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  664. goto err2;
  665. }
  666. for (i = 0; i < adev->usec_timeout; i++) {
  667. tmp = RREG32(scratch);
  668. if (tmp == 0xDEADBEEF)
  669. break;
  670. DRM_UDELAY(1);
  671. }
  672. if (i < adev->usec_timeout) {
  673. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  674. ring->idx, i);
  675. goto err2;
  676. } else {
  677. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  678. scratch, tmp);
  679. r = -EINVAL;
  680. }
  681. err2:
  682. fence_put(f);
  683. amdgpu_ib_free(adev, &ib);
  684. err1:
  685. amdgpu_gfx_scratch_free(adev, scratch);
  686. return r;
  687. }
  688. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  689. {
  690. const char *chip_name;
  691. char fw_name[30];
  692. int err;
  693. struct amdgpu_firmware_info *info = NULL;
  694. const struct common_firmware_header *header = NULL;
  695. const struct gfx_firmware_header_v1_0 *cp_hdr;
  696. DRM_DEBUG("\n");
  697. switch (adev->asic_type) {
  698. case CHIP_TOPAZ:
  699. chip_name = "topaz";
  700. break;
  701. case CHIP_TONGA:
  702. chip_name = "tonga";
  703. break;
  704. case CHIP_CARRIZO:
  705. chip_name = "carrizo";
  706. break;
  707. case CHIP_FIJI:
  708. chip_name = "fiji";
  709. break;
  710. case CHIP_STONEY:
  711. chip_name = "stoney";
  712. break;
  713. default:
  714. BUG();
  715. }
  716. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  717. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  718. if (err)
  719. goto out;
  720. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  721. if (err)
  722. goto out;
  723. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  724. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  725. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  726. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  727. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  728. if (err)
  729. goto out;
  730. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  731. if (err)
  732. goto out;
  733. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  734. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  735. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  736. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  737. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  738. if (err)
  739. goto out;
  740. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  741. if (err)
  742. goto out;
  743. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  744. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  745. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  746. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  747. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  748. if (err)
  749. goto out;
  750. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  751. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  752. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  753. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  754. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  755. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  756. if (err)
  757. goto out;
  758. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  759. if (err)
  760. goto out;
  761. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  762. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  763. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  764. if (adev->asic_type != CHIP_STONEY) {
  765. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  766. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  767. if (!err) {
  768. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  769. if (err)
  770. goto out;
  771. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  772. adev->gfx.mec2_fw->data;
  773. adev->gfx.mec2_fw_version =
  774. le32_to_cpu(cp_hdr->header.ucode_version);
  775. adev->gfx.mec2_feature_version =
  776. le32_to_cpu(cp_hdr->ucode_feature_version);
  777. } else {
  778. err = 0;
  779. adev->gfx.mec2_fw = NULL;
  780. }
  781. }
  782. if (adev->firmware.smu_load) {
  783. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  784. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  785. info->fw = adev->gfx.pfp_fw;
  786. header = (const struct common_firmware_header *)info->fw->data;
  787. adev->firmware.fw_size +=
  788. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  789. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  790. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  791. info->fw = adev->gfx.me_fw;
  792. header = (const struct common_firmware_header *)info->fw->data;
  793. adev->firmware.fw_size +=
  794. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  795. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  796. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  797. info->fw = adev->gfx.ce_fw;
  798. header = (const struct common_firmware_header *)info->fw->data;
  799. adev->firmware.fw_size +=
  800. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  801. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  802. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  803. info->fw = adev->gfx.rlc_fw;
  804. header = (const struct common_firmware_header *)info->fw->data;
  805. adev->firmware.fw_size +=
  806. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  807. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  808. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  809. info->fw = adev->gfx.mec_fw;
  810. header = (const struct common_firmware_header *)info->fw->data;
  811. adev->firmware.fw_size +=
  812. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  813. if (adev->gfx.mec2_fw) {
  814. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  815. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  816. info->fw = adev->gfx.mec2_fw;
  817. header = (const struct common_firmware_header *)info->fw->data;
  818. adev->firmware.fw_size +=
  819. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  820. }
  821. }
  822. out:
  823. if (err) {
  824. dev_err(adev->dev,
  825. "gfx8: Failed to load firmware \"%s\"\n",
  826. fw_name);
  827. release_firmware(adev->gfx.pfp_fw);
  828. adev->gfx.pfp_fw = NULL;
  829. release_firmware(adev->gfx.me_fw);
  830. adev->gfx.me_fw = NULL;
  831. release_firmware(adev->gfx.ce_fw);
  832. adev->gfx.ce_fw = NULL;
  833. release_firmware(adev->gfx.rlc_fw);
  834. adev->gfx.rlc_fw = NULL;
  835. release_firmware(adev->gfx.mec_fw);
  836. adev->gfx.mec_fw = NULL;
  837. release_firmware(adev->gfx.mec2_fw);
  838. adev->gfx.mec2_fw = NULL;
  839. }
  840. return err;
  841. }
  842. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  843. {
  844. int r;
  845. if (adev->gfx.mec.hpd_eop_obj) {
  846. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  847. if (unlikely(r != 0))
  848. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  849. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  850. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  851. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  852. adev->gfx.mec.hpd_eop_obj = NULL;
  853. }
  854. }
  855. #define MEC_HPD_SIZE 2048
  856. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  857. {
  858. int r;
  859. u32 *hpd;
  860. /*
  861. * we assign only 1 pipe because all other pipes will
  862. * be handled by KFD
  863. */
  864. adev->gfx.mec.num_mec = 1;
  865. adev->gfx.mec.num_pipe = 1;
  866. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  867. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  868. r = amdgpu_bo_create(adev,
  869. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  870. PAGE_SIZE, true,
  871. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  872. &adev->gfx.mec.hpd_eop_obj);
  873. if (r) {
  874. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  875. return r;
  876. }
  877. }
  878. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  879. if (unlikely(r != 0)) {
  880. gfx_v8_0_mec_fini(adev);
  881. return r;
  882. }
  883. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  884. &adev->gfx.mec.hpd_eop_gpu_addr);
  885. if (r) {
  886. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  887. gfx_v8_0_mec_fini(adev);
  888. return r;
  889. }
  890. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  891. if (r) {
  892. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  893. gfx_v8_0_mec_fini(adev);
  894. return r;
  895. }
  896. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  897. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  898. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  899. return 0;
  900. }
  901. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  902. {
  903. u32 gb_addr_config;
  904. u32 mc_shared_chmap, mc_arb_ramcfg;
  905. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  906. u32 tmp;
  907. switch (adev->asic_type) {
  908. case CHIP_TOPAZ:
  909. adev->gfx.config.max_shader_engines = 1;
  910. adev->gfx.config.max_tile_pipes = 2;
  911. adev->gfx.config.max_cu_per_sh = 6;
  912. adev->gfx.config.max_sh_per_se = 1;
  913. adev->gfx.config.max_backends_per_se = 2;
  914. adev->gfx.config.max_texture_channel_caches = 2;
  915. adev->gfx.config.max_gprs = 256;
  916. adev->gfx.config.max_gs_threads = 32;
  917. adev->gfx.config.max_hw_contexts = 8;
  918. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  919. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  920. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  921. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  922. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  923. break;
  924. case CHIP_FIJI:
  925. adev->gfx.config.max_shader_engines = 4;
  926. adev->gfx.config.max_tile_pipes = 16;
  927. adev->gfx.config.max_cu_per_sh = 16;
  928. adev->gfx.config.max_sh_per_se = 1;
  929. adev->gfx.config.max_backends_per_se = 4;
  930. adev->gfx.config.max_texture_channel_caches = 8;
  931. adev->gfx.config.max_gprs = 256;
  932. adev->gfx.config.max_gs_threads = 32;
  933. adev->gfx.config.max_hw_contexts = 8;
  934. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  935. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  936. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  937. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  938. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  939. break;
  940. case CHIP_TONGA:
  941. adev->gfx.config.max_shader_engines = 4;
  942. adev->gfx.config.max_tile_pipes = 8;
  943. adev->gfx.config.max_cu_per_sh = 8;
  944. adev->gfx.config.max_sh_per_se = 1;
  945. adev->gfx.config.max_backends_per_se = 2;
  946. adev->gfx.config.max_texture_channel_caches = 8;
  947. adev->gfx.config.max_gprs = 256;
  948. adev->gfx.config.max_gs_threads = 32;
  949. adev->gfx.config.max_hw_contexts = 8;
  950. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  951. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  952. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  953. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  954. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  955. break;
  956. case CHIP_CARRIZO:
  957. adev->gfx.config.max_shader_engines = 1;
  958. adev->gfx.config.max_tile_pipes = 2;
  959. adev->gfx.config.max_sh_per_se = 1;
  960. adev->gfx.config.max_backends_per_se = 2;
  961. switch (adev->pdev->revision) {
  962. case 0xc4:
  963. case 0x84:
  964. case 0xc8:
  965. case 0xcc:
  966. case 0xe1:
  967. case 0xe3:
  968. /* B10 */
  969. adev->gfx.config.max_cu_per_sh = 8;
  970. break;
  971. case 0xc5:
  972. case 0x81:
  973. case 0x85:
  974. case 0xc9:
  975. case 0xcd:
  976. case 0xe2:
  977. case 0xe4:
  978. /* B8 */
  979. adev->gfx.config.max_cu_per_sh = 6;
  980. break;
  981. case 0xc6:
  982. case 0xca:
  983. case 0xce:
  984. case 0x88:
  985. /* B6 */
  986. adev->gfx.config.max_cu_per_sh = 6;
  987. break;
  988. case 0xc7:
  989. case 0x87:
  990. case 0xcb:
  991. case 0xe5:
  992. case 0x89:
  993. default:
  994. /* B4 */
  995. adev->gfx.config.max_cu_per_sh = 4;
  996. break;
  997. }
  998. adev->gfx.config.max_texture_channel_caches = 2;
  999. adev->gfx.config.max_gprs = 256;
  1000. adev->gfx.config.max_gs_threads = 32;
  1001. adev->gfx.config.max_hw_contexts = 8;
  1002. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1003. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1004. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1005. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1006. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1007. break;
  1008. case CHIP_STONEY:
  1009. adev->gfx.config.max_shader_engines = 1;
  1010. adev->gfx.config.max_tile_pipes = 2;
  1011. adev->gfx.config.max_sh_per_se = 1;
  1012. adev->gfx.config.max_backends_per_se = 1;
  1013. switch (adev->pdev->revision) {
  1014. case 0xc0:
  1015. case 0xc1:
  1016. case 0xc2:
  1017. case 0xc4:
  1018. case 0xc8:
  1019. case 0xc9:
  1020. adev->gfx.config.max_cu_per_sh = 3;
  1021. break;
  1022. case 0xd0:
  1023. case 0xd1:
  1024. case 0xd2:
  1025. default:
  1026. adev->gfx.config.max_cu_per_sh = 2;
  1027. break;
  1028. }
  1029. adev->gfx.config.max_texture_channel_caches = 2;
  1030. adev->gfx.config.max_gprs = 256;
  1031. adev->gfx.config.max_gs_threads = 16;
  1032. adev->gfx.config.max_hw_contexts = 8;
  1033. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1034. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1035. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1036. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1037. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1038. break;
  1039. default:
  1040. adev->gfx.config.max_shader_engines = 2;
  1041. adev->gfx.config.max_tile_pipes = 4;
  1042. adev->gfx.config.max_cu_per_sh = 2;
  1043. adev->gfx.config.max_sh_per_se = 1;
  1044. adev->gfx.config.max_backends_per_se = 2;
  1045. adev->gfx.config.max_texture_channel_caches = 4;
  1046. adev->gfx.config.max_gprs = 256;
  1047. adev->gfx.config.max_gs_threads = 32;
  1048. adev->gfx.config.max_hw_contexts = 8;
  1049. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1050. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1051. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1052. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1053. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1054. break;
  1055. }
  1056. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1057. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1058. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1059. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1060. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1061. if (adev->flags & AMD_IS_APU) {
  1062. /* Get memory bank mapping mode. */
  1063. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1064. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1065. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1066. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1067. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1068. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1069. /* Validate settings in case only one DIMM installed. */
  1070. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1071. dimm00_addr_map = 0;
  1072. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1073. dimm01_addr_map = 0;
  1074. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1075. dimm10_addr_map = 0;
  1076. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1077. dimm11_addr_map = 0;
  1078. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1079. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1080. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1081. adev->gfx.config.mem_row_size_in_kb = 2;
  1082. else
  1083. adev->gfx.config.mem_row_size_in_kb = 1;
  1084. } else {
  1085. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1086. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1087. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1088. adev->gfx.config.mem_row_size_in_kb = 4;
  1089. }
  1090. adev->gfx.config.shader_engine_tile_size = 32;
  1091. adev->gfx.config.num_gpus = 1;
  1092. adev->gfx.config.multi_gpu_tile_size = 64;
  1093. /* fix up row size */
  1094. switch (adev->gfx.config.mem_row_size_in_kb) {
  1095. case 1:
  1096. default:
  1097. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1098. break;
  1099. case 2:
  1100. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1101. break;
  1102. case 4:
  1103. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1104. break;
  1105. }
  1106. adev->gfx.config.gb_addr_config = gb_addr_config;
  1107. }
  1108. static int gfx_v8_0_sw_init(void *handle)
  1109. {
  1110. int i, r;
  1111. struct amdgpu_ring *ring;
  1112. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1113. /* EOP Event */
  1114. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1115. if (r)
  1116. return r;
  1117. /* Privileged reg */
  1118. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1119. if (r)
  1120. return r;
  1121. /* Privileged inst */
  1122. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1123. if (r)
  1124. return r;
  1125. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1126. gfx_v8_0_scratch_init(adev);
  1127. r = gfx_v8_0_init_microcode(adev);
  1128. if (r) {
  1129. DRM_ERROR("Failed to load gfx firmware!\n");
  1130. return r;
  1131. }
  1132. r = gfx_v8_0_mec_init(adev);
  1133. if (r) {
  1134. DRM_ERROR("Failed to init MEC BOs!\n");
  1135. return r;
  1136. }
  1137. /* set up the gfx ring */
  1138. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1139. ring = &adev->gfx.gfx_ring[i];
  1140. ring->ring_obj = NULL;
  1141. sprintf(ring->name, "gfx");
  1142. /* no gfx doorbells on iceland */
  1143. if (adev->asic_type != CHIP_TOPAZ) {
  1144. ring->use_doorbell = true;
  1145. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1146. }
  1147. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1148. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1149. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1150. AMDGPU_RING_TYPE_GFX);
  1151. if (r)
  1152. return r;
  1153. }
  1154. /* set up the compute queues */
  1155. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1156. unsigned irq_type;
  1157. /* max 32 queues per MEC */
  1158. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1159. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1160. break;
  1161. }
  1162. ring = &adev->gfx.compute_ring[i];
  1163. ring->ring_obj = NULL;
  1164. ring->use_doorbell = true;
  1165. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1166. ring->me = 1; /* first MEC */
  1167. ring->pipe = i / 8;
  1168. ring->queue = i % 8;
  1169. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1170. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1171. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1172. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1173. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1174. &adev->gfx.eop_irq, irq_type,
  1175. AMDGPU_RING_TYPE_COMPUTE);
  1176. if (r)
  1177. return r;
  1178. }
  1179. /* reserve GDS, GWS and OA resource for gfx */
  1180. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1181. PAGE_SIZE, true,
  1182. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1183. NULL, &adev->gds.gds_gfx_bo);
  1184. if (r)
  1185. return r;
  1186. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1187. PAGE_SIZE, true,
  1188. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1189. NULL, &adev->gds.gws_gfx_bo);
  1190. if (r)
  1191. return r;
  1192. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1193. PAGE_SIZE, true,
  1194. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1195. NULL, &adev->gds.oa_gfx_bo);
  1196. if (r)
  1197. return r;
  1198. adev->gfx.ce_ram_size = 0x8000;
  1199. gfx_v8_0_gpu_early_init(adev);
  1200. return 0;
  1201. }
  1202. static int gfx_v8_0_sw_fini(void *handle)
  1203. {
  1204. int i;
  1205. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1206. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1207. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1208. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1209. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1210. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1211. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1212. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1213. gfx_v8_0_mec_fini(adev);
  1214. return 0;
  1215. }
  1216. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1217. {
  1218. const u32 num_tile_mode_states = 32;
  1219. const u32 num_secondary_tile_mode_states = 16;
  1220. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1221. switch (adev->gfx.config.mem_row_size_in_kb) {
  1222. case 1:
  1223. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1224. break;
  1225. case 2:
  1226. default:
  1227. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1228. break;
  1229. case 4:
  1230. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1231. break;
  1232. }
  1233. switch (adev->asic_type) {
  1234. case CHIP_TOPAZ:
  1235. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1236. switch (reg_offset) {
  1237. case 0:
  1238. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P2) |
  1240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1241. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1242. break;
  1243. case 1:
  1244. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1245. PIPE_CONFIG(ADDR_SURF_P2) |
  1246. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1247. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1248. break;
  1249. case 2:
  1250. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P2) |
  1252. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1253. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1254. break;
  1255. case 3:
  1256. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1257. PIPE_CONFIG(ADDR_SURF_P2) |
  1258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1259. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1260. break;
  1261. case 4:
  1262. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1263. PIPE_CONFIG(ADDR_SURF_P2) |
  1264. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1265. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1266. break;
  1267. case 5:
  1268. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1269. PIPE_CONFIG(ADDR_SURF_P2) |
  1270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1272. break;
  1273. case 6:
  1274. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1275. PIPE_CONFIG(ADDR_SURF_P2) |
  1276. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1277. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1278. break;
  1279. case 8:
  1280. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1281. PIPE_CONFIG(ADDR_SURF_P2));
  1282. break;
  1283. case 9:
  1284. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1285. PIPE_CONFIG(ADDR_SURF_P2) |
  1286. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1288. break;
  1289. case 10:
  1290. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1291. PIPE_CONFIG(ADDR_SURF_P2) |
  1292. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1294. break;
  1295. case 11:
  1296. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P2) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. break;
  1301. case 13:
  1302. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1303. PIPE_CONFIG(ADDR_SURF_P2) |
  1304. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1306. break;
  1307. case 14:
  1308. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1309. PIPE_CONFIG(ADDR_SURF_P2) |
  1310. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1311. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1312. break;
  1313. case 15:
  1314. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1315. PIPE_CONFIG(ADDR_SURF_P2) |
  1316. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1318. break;
  1319. case 16:
  1320. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1321. PIPE_CONFIG(ADDR_SURF_P2) |
  1322. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1323. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1324. break;
  1325. case 18:
  1326. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1327. PIPE_CONFIG(ADDR_SURF_P2) |
  1328. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1330. break;
  1331. case 19:
  1332. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1333. PIPE_CONFIG(ADDR_SURF_P2) |
  1334. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1336. break;
  1337. case 20:
  1338. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1339. PIPE_CONFIG(ADDR_SURF_P2) |
  1340. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1342. break;
  1343. case 21:
  1344. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1345. PIPE_CONFIG(ADDR_SURF_P2) |
  1346. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1348. break;
  1349. case 22:
  1350. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1351. PIPE_CONFIG(ADDR_SURF_P2) |
  1352. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1354. break;
  1355. case 24:
  1356. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1357. PIPE_CONFIG(ADDR_SURF_P2) |
  1358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1360. break;
  1361. case 25:
  1362. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1363. PIPE_CONFIG(ADDR_SURF_P2) |
  1364. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1366. break;
  1367. case 26:
  1368. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1369. PIPE_CONFIG(ADDR_SURF_P2) |
  1370. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1372. break;
  1373. case 27:
  1374. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1378. break;
  1379. case 28:
  1380. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1381. PIPE_CONFIG(ADDR_SURF_P2) |
  1382. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1384. break;
  1385. case 29:
  1386. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1390. break;
  1391. case 7:
  1392. case 12:
  1393. case 17:
  1394. case 23:
  1395. /* unused idx */
  1396. continue;
  1397. default:
  1398. gb_tile_moden = 0;
  1399. break;
  1400. };
  1401. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1402. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1403. }
  1404. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1405. switch (reg_offset) {
  1406. case 0:
  1407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1410. NUM_BANKS(ADDR_SURF_8_BANK));
  1411. break;
  1412. case 1:
  1413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1416. NUM_BANKS(ADDR_SURF_8_BANK));
  1417. break;
  1418. case 2:
  1419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1422. NUM_BANKS(ADDR_SURF_8_BANK));
  1423. break;
  1424. case 3:
  1425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1428. NUM_BANKS(ADDR_SURF_8_BANK));
  1429. break;
  1430. case 4:
  1431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1434. NUM_BANKS(ADDR_SURF_8_BANK));
  1435. break;
  1436. case 5:
  1437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1440. NUM_BANKS(ADDR_SURF_8_BANK));
  1441. break;
  1442. case 6:
  1443. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1446. NUM_BANKS(ADDR_SURF_8_BANK));
  1447. break;
  1448. case 8:
  1449. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1452. NUM_BANKS(ADDR_SURF_16_BANK));
  1453. break;
  1454. case 9:
  1455. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1458. NUM_BANKS(ADDR_SURF_16_BANK));
  1459. break;
  1460. case 10:
  1461. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1464. NUM_BANKS(ADDR_SURF_16_BANK));
  1465. break;
  1466. case 11:
  1467. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1470. NUM_BANKS(ADDR_SURF_16_BANK));
  1471. break;
  1472. case 12:
  1473. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1476. NUM_BANKS(ADDR_SURF_16_BANK));
  1477. break;
  1478. case 13:
  1479. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1480. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1481. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1482. NUM_BANKS(ADDR_SURF_16_BANK));
  1483. break;
  1484. case 14:
  1485. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1488. NUM_BANKS(ADDR_SURF_8_BANK));
  1489. break;
  1490. case 7:
  1491. /* unused idx */
  1492. continue;
  1493. default:
  1494. gb_tile_moden = 0;
  1495. break;
  1496. };
  1497. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1498. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1499. }
  1500. case CHIP_FIJI:
  1501. case CHIP_TONGA:
  1502. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1503. switch (reg_offset) {
  1504. case 0:
  1505. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1506. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1509. break;
  1510. case 1:
  1511. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1512. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1513. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1515. break;
  1516. case 2:
  1517. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1518. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1520. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1521. break;
  1522. case 3:
  1523. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1524. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1525. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1526. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1527. break;
  1528. case 4:
  1529. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1530. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1531. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1532. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1533. break;
  1534. case 5:
  1535. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1536. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1538. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1539. break;
  1540. case 6:
  1541. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1542. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1544. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1545. break;
  1546. case 7:
  1547. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1551. break;
  1552. case 8:
  1553. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1554. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1555. break;
  1556. case 9:
  1557. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1558. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1559. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1561. break;
  1562. case 10:
  1563. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1564. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1565. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1567. break;
  1568. case 11:
  1569. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1570. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1571. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1573. break;
  1574. case 12:
  1575. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1577. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1579. break;
  1580. case 13:
  1581. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1582. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1583. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1585. break;
  1586. case 14:
  1587. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1588. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1589. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1591. break;
  1592. case 15:
  1593. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1594. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1595. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1597. break;
  1598. case 16:
  1599. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1600. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1603. break;
  1604. case 17:
  1605. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1607. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1609. break;
  1610. case 18:
  1611. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1612. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1613. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1615. break;
  1616. case 19:
  1617. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1618. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1619. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1621. break;
  1622. case 20:
  1623. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1624. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1625. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1626. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1627. break;
  1628. case 21:
  1629. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1630. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1631. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1633. break;
  1634. case 22:
  1635. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1636. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1637. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1639. break;
  1640. case 23:
  1641. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1643. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1645. break;
  1646. case 24:
  1647. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1648. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1649. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1651. break;
  1652. case 25:
  1653. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1654. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1655. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1657. break;
  1658. case 26:
  1659. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1660. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1661. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1662. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1663. break;
  1664. case 27:
  1665. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1667. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1669. break;
  1670. case 28:
  1671. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1672. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1673. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1674. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1675. break;
  1676. case 29:
  1677. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1681. break;
  1682. case 30:
  1683. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1684. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1685. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1686. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1687. break;
  1688. default:
  1689. gb_tile_moden = 0;
  1690. break;
  1691. };
  1692. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1693. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1694. }
  1695. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1696. switch (reg_offset) {
  1697. case 0:
  1698. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1699. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1700. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1701. NUM_BANKS(ADDR_SURF_16_BANK));
  1702. break;
  1703. case 1:
  1704. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1707. NUM_BANKS(ADDR_SURF_16_BANK));
  1708. break;
  1709. case 2:
  1710. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1711. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1712. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1713. NUM_BANKS(ADDR_SURF_16_BANK));
  1714. break;
  1715. case 3:
  1716. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1719. NUM_BANKS(ADDR_SURF_16_BANK));
  1720. break;
  1721. case 4:
  1722. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1723. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1724. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1725. NUM_BANKS(ADDR_SURF_16_BANK));
  1726. break;
  1727. case 5:
  1728. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1731. NUM_BANKS(ADDR_SURF_16_BANK));
  1732. break;
  1733. case 6:
  1734. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1735. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1736. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1737. NUM_BANKS(ADDR_SURF_16_BANK));
  1738. break;
  1739. case 8:
  1740. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1743. NUM_BANKS(ADDR_SURF_16_BANK));
  1744. break;
  1745. case 9:
  1746. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1747. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1748. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1749. NUM_BANKS(ADDR_SURF_16_BANK));
  1750. break;
  1751. case 10:
  1752. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1753. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1754. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1755. NUM_BANKS(ADDR_SURF_16_BANK));
  1756. break;
  1757. case 11:
  1758. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1759. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1760. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1761. NUM_BANKS(ADDR_SURF_16_BANK));
  1762. break;
  1763. case 12:
  1764. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1765. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1766. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1767. NUM_BANKS(ADDR_SURF_8_BANK));
  1768. break;
  1769. case 13:
  1770. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1771. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1772. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1773. NUM_BANKS(ADDR_SURF_4_BANK));
  1774. break;
  1775. case 14:
  1776. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1777. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1778. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1779. NUM_BANKS(ADDR_SURF_4_BANK));
  1780. break;
  1781. case 7:
  1782. /* unused idx */
  1783. continue;
  1784. default:
  1785. gb_tile_moden = 0;
  1786. break;
  1787. };
  1788. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1789. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1790. }
  1791. break;
  1792. case CHIP_STONEY:
  1793. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1794. switch (reg_offset) {
  1795. case 0:
  1796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1797. PIPE_CONFIG(ADDR_SURF_P2) |
  1798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1799. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1800. break;
  1801. case 1:
  1802. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1803. PIPE_CONFIG(ADDR_SURF_P2) |
  1804. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1805. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1806. break;
  1807. case 2:
  1808. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1809. PIPE_CONFIG(ADDR_SURF_P2) |
  1810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1811. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1812. break;
  1813. case 3:
  1814. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1815. PIPE_CONFIG(ADDR_SURF_P2) |
  1816. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1817. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1818. break;
  1819. case 4:
  1820. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1821. PIPE_CONFIG(ADDR_SURF_P2) |
  1822. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1823. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1824. break;
  1825. case 5:
  1826. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1827. PIPE_CONFIG(ADDR_SURF_P2) |
  1828. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1829. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1830. break;
  1831. case 6:
  1832. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1833. PIPE_CONFIG(ADDR_SURF_P2) |
  1834. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1835. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1836. break;
  1837. case 8:
  1838. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1839. PIPE_CONFIG(ADDR_SURF_P2));
  1840. break;
  1841. case 9:
  1842. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1843. PIPE_CONFIG(ADDR_SURF_P2) |
  1844. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1846. break;
  1847. case 10:
  1848. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1849. PIPE_CONFIG(ADDR_SURF_P2) |
  1850. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1851. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1852. break;
  1853. case 11:
  1854. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1855. PIPE_CONFIG(ADDR_SURF_P2) |
  1856. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1858. break;
  1859. case 13:
  1860. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1861. PIPE_CONFIG(ADDR_SURF_P2) |
  1862. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1863. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1864. break;
  1865. case 14:
  1866. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1867. PIPE_CONFIG(ADDR_SURF_P2) |
  1868. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1870. break;
  1871. case 15:
  1872. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1873. PIPE_CONFIG(ADDR_SURF_P2) |
  1874. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1875. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1876. break;
  1877. case 16:
  1878. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1879. PIPE_CONFIG(ADDR_SURF_P2) |
  1880. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1881. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1882. break;
  1883. case 18:
  1884. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1885. PIPE_CONFIG(ADDR_SURF_P2) |
  1886. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1887. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1888. break;
  1889. case 19:
  1890. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1891. PIPE_CONFIG(ADDR_SURF_P2) |
  1892. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1893. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1894. break;
  1895. case 20:
  1896. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1897. PIPE_CONFIG(ADDR_SURF_P2) |
  1898. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1900. break;
  1901. case 21:
  1902. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1903. PIPE_CONFIG(ADDR_SURF_P2) |
  1904. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1906. break;
  1907. case 22:
  1908. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1909. PIPE_CONFIG(ADDR_SURF_P2) |
  1910. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1912. break;
  1913. case 24:
  1914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1915. PIPE_CONFIG(ADDR_SURF_P2) |
  1916. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1918. break;
  1919. case 25:
  1920. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1921. PIPE_CONFIG(ADDR_SURF_P2) |
  1922. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1924. break;
  1925. case 26:
  1926. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1927. PIPE_CONFIG(ADDR_SURF_P2) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1930. break;
  1931. case 27:
  1932. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1933. PIPE_CONFIG(ADDR_SURF_P2) |
  1934. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1936. break;
  1937. case 28:
  1938. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1939. PIPE_CONFIG(ADDR_SURF_P2) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1942. break;
  1943. case 29:
  1944. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1945. PIPE_CONFIG(ADDR_SURF_P2) |
  1946. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1948. break;
  1949. case 7:
  1950. case 12:
  1951. case 17:
  1952. case 23:
  1953. /* unused idx */
  1954. continue;
  1955. default:
  1956. gb_tile_moden = 0;
  1957. break;
  1958. };
  1959. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1960. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1961. }
  1962. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1963. switch (reg_offset) {
  1964. case 0:
  1965. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1968. NUM_BANKS(ADDR_SURF_8_BANK));
  1969. break;
  1970. case 1:
  1971. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1974. NUM_BANKS(ADDR_SURF_8_BANK));
  1975. break;
  1976. case 2:
  1977. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1980. NUM_BANKS(ADDR_SURF_8_BANK));
  1981. break;
  1982. case 3:
  1983. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1986. NUM_BANKS(ADDR_SURF_8_BANK));
  1987. break;
  1988. case 4:
  1989. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1992. NUM_BANKS(ADDR_SURF_8_BANK));
  1993. break;
  1994. case 5:
  1995. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1998. NUM_BANKS(ADDR_SURF_8_BANK));
  1999. break;
  2000. case 6:
  2001. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2004. NUM_BANKS(ADDR_SURF_8_BANK));
  2005. break;
  2006. case 8:
  2007. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2010. NUM_BANKS(ADDR_SURF_16_BANK));
  2011. break;
  2012. case 9:
  2013. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2016. NUM_BANKS(ADDR_SURF_16_BANK));
  2017. break;
  2018. case 10:
  2019. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2022. NUM_BANKS(ADDR_SURF_16_BANK));
  2023. break;
  2024. case 11:
  2025. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2028. NUM_BANKS(ADDR_SURF_16_BANK));
  2029. break;
  2030. case 12:
  2031. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2034. NUM_BANKS(ADDR_SURF_16_BANK));
  2035. break;
  2036. case 13:
  2037. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2040. NUM_BANKS(ADDR_SURF_16_BANK));
  2041. break;
  2042. case 14:
  2043. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2046. NUM_BANKS(ADDR_SURF_8_BANK));
  2047. break;
  2048. case 7:
  2049. /* unused idx */
  2050. continue;
  2051. default:
  2052. gb_tile_moden = 0;
  2053. break;
  2054. };
  2055. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2056. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2057. }
  2058. break;
  2059. case CHIP_CARRIZO:
  2060. default:
  2061. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2062. switch (reg_offset) {
  2063. case 0:
  2064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2068. break;
  2069. case 1:
  2070. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2074. break;
  2075. case 2:
  2076. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2077. PIPE_CONFIG(ADDR_SURF_P2) |
  2078. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2080. break;
  2081. case 3:
  2082. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2086. break;
  2087. case 4:
  2088. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2092. break;
  2093. case 5:
  2094. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2098. break;
  2099. case 6:
  2100. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P2) |
  2102. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2104. break;
  2105. case 8:
  2106. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2107. PIPE_CONFIG(ADDR_SURF_P2));
  2108. break;
  2109. case 9:
  2110. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. break;
  2115. case 10:
  2116. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. PIPE_CONFIG(ADDR_SURF_P2) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. break;
  2121. case 11:
  2122. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2126. break;
  2127. case 13:
  2128. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2129. PIPE_CONFIG(ADDR_SURF_P2) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2132. break;
  2133. case 14:
  2134. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2138. break;
  2139. case 15:
  2140. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2141. PIPE_CONFIG(ADDR_SURF_P2) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2143. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2144. break;
  2145. case 16:
  2146. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P2) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2150. break;
  2151. case 18:
  2152. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2153. PIPE_CONFIG(ADDR_SURF_P2) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2156. break;
  2157. case 19:
  2158. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2159. PIPE_CONFIG(ADDR_SURF_P2) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2162. break;
  2163. case 20:
  2164. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2165. PIPE_CONFIG(ADDR_SURF_P2) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2168. break;
  2169. case 21:
  2170. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2171. PIPE_CONFIG(ADDR_SURF_P2) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2174. break;
  2175. case 22:
  2176. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2177. PIPE_CONFIG(ADDR_SURF_P2) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2180. break;
  2181. case 24:
  2182. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2183. PIPE_CONFIG(ADDR_SURF_P2) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2186. break;
  2187. case 25:
  2188. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P2) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. break;
  2193. case 26:
  2194. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2195. PIPE_CONFIG(ADDR_SURF_P2) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2198. break;
  2199. case 27:
  2200. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P2) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2204. break;
  2205. case 28:
  2206. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2207. PIPE_CONFIG(ADDR_SURF_P2) |
  2208. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2210. break;
  2211. case 29:
  2212. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P2) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2216. break;
  2217. case 7:
  2218. case 12:
  2219. case 17:
  2220. case 23:
  2221. /* unused idx */
  2222. continue;
  2223. default:
  2224. gb_tile_moden = 0;
  2225. break;
  2226. };
  2227. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  2228. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  2229. }
  2230. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2231. switch (reg_offset) {
  2232. case 0:
  2233. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2236. NUM_BANKS(ADDR_SURF_8_BANK));
  2237. break;
  2238. case 1:
  2239. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2242. NUM_BANKS(ADDR_SURF_8_BANK));
  2243. break;
  2244. case 2:
  2245. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. break;
  2250. case 3:
  2251. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. break;
  2256. case 4:
  2257. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. break;
  2262. case 5:
  2263. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. break;
  2268. case 6:
  2269. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. break;
  2274. case 8:
  2275. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2278. NUM_BANKS(ADDR_SURF_16_BANK));
  2279. break;
  2280. case 9:
  2281. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2284. NUM_BANKS(ADDR_SURF_16_BANK));
  2285. break;
  2286. case 10:
  2287. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2290. NUM_BANKS(ADDR_SURF_16_BANK));
  2291. break;
  2292. case 11:
  2293. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2296. NUM_BANKS(ADDR_SURF_16_BANK));
  2297. break;
  2298. case 12:
  2299. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2300. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2301. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2302. NUM_BANKS(ADDR_SURF_16_BANK));
  2303. break;
  2304. case 13:
  2305. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2306. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2307. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2308. NUM_BANKS(ADDR_SURF_16_BANK));
  2309. break;
  2310. case 14:
  2311. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2312. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2313. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2314. NUM_BANKS(ADDR_SURF_8_BANK));
  2315. break;
  2316. case 7:
  2317. /* unused idx */
  2318. continue;
  2319. default:
  2320. gb_tile_moden = 0;
  2321. break;
  2322. };
  2323. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2324. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2325. }
  2326. }
  2327. }
  2328. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2329. {
  2330. u32 i, mask = 0;
  2331. for (i = 0; i < bit_width; i++) {
  2332. mask <<= 1;
  2333. mask |= 1;
  2334. }
  2335. return mask;
  2336. }
  2337. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2338. {
  2339. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2340. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2341. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2342. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2343. } else if (se_num == 0xffffffff) {
  2344. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2345. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2346. } else if (sh_num == 0xffffffff) {
  2347. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2348. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2349. } else {
  2350. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2351. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2352. }
  2353. WREG32(mmGRBM_GFX_INDEX, data);
  2354. }
  2355. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  2356. u32 max_rb_num_per_se,
  2357. u32 sh_per_se)
  2358. {
  2359. u32 data, mask;
  2360. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2361. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2362. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2363. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2364. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  2365. return data & mask;
  2366. }
  2367. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  2368. u32 se_num, u32 sh_per_se,
  2369. u32 max_rb_num_per_se)
  2370. {
  2371. int i, j;
  2372. u32 data, mask;
  2373. u32 disabled_rbs = 0;
  2374. u32 enabled_rbs = 0;
  2375. mutex_lock(&adev->grbm_idx_mutex);
  2376. for (i = 0; i < se_num; i++) {
  2377. for (j = 0; j < sh_per_se; j++) {
  2378. gfx_v8_0_select_se_sh(adev, i, j);
  2379. data = gfx_v8_0_get_rb_disabled(adev,
  2380. max_rb_num_per_se, sh_per_se);
  2381. disabled_rbs |= data << ((i * sh_per_se + j) *
  2382. RB_BITMAP_WIDTH_PER_SH);
  2383. }
  2384. }
  2385. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2386. mutex_unlock(&adev->grbm_idx_mutex);
  2387. mask = 1;
  2388. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2389. if (!(disabled_rbs & mask))
  2390. enabled_rbs |= mask;
  2391. mask <<= 1;
  2392. }
  2393. adev->gfx.config.backend_enable_mask = enabled_rbs;
  2394. mutex_lock(&adev->grbm_idx_mutex);
  2395. for (i = 0; i < se_num; i++) {
  2396. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2397. data = 0;
  2398. for (j = 0; j < sh_per_se; j++) {
  2399. switch (enabled_rbs & 3) {
  2400. case 0:
  2401. if (j == 0)
  2402. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2403. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2404. else
  2405. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2406. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2407. break;
  2408. case 1:
  2409. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2410. (i * sh_per_se + j) * 2);
  2411. break;
  2412. case 2:
  2413. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2414. (i * sh_per_se + j) * 2);
  2415. break;
  2416. case 3:
  2417. default:
  2418. data |= (RASTER_CONFIG_RB_MAP_2 <<
  2419. (i * sh_per_se + j) * 2);
  2420. break;
  2421. }
  2422. enabled_rbs >>= 2;
  2423. }
  2424. WREG32(mmPA_SC_RASTER_CONFIG, data);
  2425. }
  2426. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2427. mutex_unlock(&adev->grbm_idx_mutex);
  2428. }
  2429. /**
  2430. * gfx_v8_0_init_compute_vmid - gart enable
  2431. *
  2432. * @rdev: amdgpu_device pointer
  2433. *
  2434. * Initialize compute vmid sh_mem registers
  2435. *
  2436. */
  2437. #define DEFAULT_SH_MEM_BASES (0x6000)
  2438. #define FIRST_COMPUTE_VMID (8)
  2439. #define LAST_COMPUTE_VMID (16)
  2440. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2441. {
  2442. int i;
  2443. uint32_t sh_mem_config;
  2444. uint32_t sh_mem_bases;
  2445. /*
  2446. * Configure apertures:
  2447. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2448. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2449. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2450. */
  2451. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2452. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2453. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2454. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2455. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2456. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2457. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2458. mutex_lock(&adev->srbm_mutex);
  2459. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2460. vi_srbm_select(adev, 0, 0, 0, i);
  2461. /* CP and shaders */
  2462. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2463. WREG32(mmSH_MEM_APE1_BASE, 1);
  2464. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2465. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2466. }
  2467. vi_srbm_select(adev, 0, 0, 0, 0);
  2468. mutex_unlock(&adev->srbm_mutex);
  2469. }
  2470. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2471. {
  2472. u32 tmp;
  2473. int i;
  2474. tmp = RREG32(mmGRBM_CNTL);
  2475. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2476. WREG32(mmGRBM_CNTL, tmp);
  2477. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2478. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2479. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2480. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2481. adev->gfx.config.gb_addr_config & 0x70);
  2482. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2483. adev->gfx.config.gb_addr_config & 0x70);
  2484. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2485. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2486. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2487. gfx_v8_0_tiling_mode_table_init(adev);
  2488. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2489. adev->gfx.config.max_sh_per_se,
  2490. adev->gfx.config.max_backends_per_se);
  2491. /* XXX SH_MEM regs */
  2492. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2493. mutex_lock(&adev->srbm_mutex);
  2494. for (i = 0; i < 16; i++) {
  2495. vi_srbm_select(adev, 0, 0, 0, i);
  2496. /* CP and shaders */
  2497. if (i == 0) {
  2498. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2499. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2500. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2501. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2502. WREG32(mmSH_MEM_CONFIG, tmp);
  2503. } else {
  2504. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2505. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2506. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2507. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2508. WREG32(mmSH_MEM_CONFIG, tmp);
  2509. }
  2510. WREG32(mmSH_MEM_APE1_BASE, 1);
  2511. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2512. WREG32(mmSH_MEM_BASES, 0);
  2513. }
  2514. vi_srbm_select(adev, 0, 0, 0, 0);
  2515. mutex_unlock(&adev->srbm_mutex);
  2516. gfx_v8_0_init_compute_vmid(adev);
  2517. mutex_lock(&adev->grbm_idx_mutex);
  2518. /*
  2519. * making sure that the following register writes will be broadcasted
  2520. * to all the shaders
  2521. */
  2522. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2523. WREG32(mmPA_SC_FIFO_SIZE,
  2524. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2525. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2526. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2527. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2528. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2529. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2530. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2531. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2532. mutex_unlock(&adev->grbm_idx_mutex);
  2533. }
  2534. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2535. {
  2536. u32 i, j, k;
  2537. u32 mask;
  2538. mutex_lock(&adev->grbm_idx_mutex);
  2539. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2540. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2541. gfx_v8_0_select_se_sh(adev, i, j);
  2542. for (k = 0; k < adev->usec_timeout; k++) {
  2543. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2544. break;
  2545. udelay(1);
  2546. }
  2547. }
  2548. }
  2549. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2550. mutex_unlock(&adev->grbm_idx_mutex);
  2551. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2552. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2553. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2554. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2555. for (k = 0; k < adev->usec_timeout; k++) {
  2556. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2557. break;
  2558. udelay(1);
  2559. }
  2560. }
  2561. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2562. bool enable)
  2563. {
  2564. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2565. if (enable) {
  2566. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2567. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2568. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2569. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2570. } else {
  2571. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2572. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2573. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2574. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2575. }
  2576. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2577. }
  2578. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2579. {
  2580. u32 tmp = RREG32(mmRLC_CNTL);
  2581. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2582. WREG32(mmRLC_CNTL, tmp);
  2583. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2584. gfx_v8_0_wait_for_rlc_serdes(adev);
  2585. }
  2586. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2587. {
  2588. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2589. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2590. WREG32(mmGRBM_SOFT_RESET, tmp);
  2591. udelay(50);
  2592. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2593. WREG32(mmGRBM_SOFT_RESET, tmp);
  2594. udelay(50);
  2595. }
  2596. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2597. {
  2598. u32 tmp = RREG32(mmRLC_CNTL);
  2599. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2600. WREG32(mmRLC_CNTL, tmp);
  2601. /* carrizo do enable cp interrupt after cp inited */
  2602. if (!(adev->flags & AMD_IS_APU))
  2603. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2604. udelay(50);
  2605. }
  2606. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2607. {
  2608. const struct rlc_firmware_header_v2_0 *hdr;
  2609. const __le32 *fw_data;
  2610. unsigned i, fw_size;
  2611. if (!adev->gfx.rlc_fw)
  2612. return -EINVAL;
  2613. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2614. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2615. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2616. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2617. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2618. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2619. for (i = 0; i < fw_size; i++)
  2620. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2621. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2622. return 0;
  2623. }
  2624. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2625. {
  2626. int r;
  2627. gfx_v8_0_rlc_stop(adev);
  2628. /* disable CG */
  2629. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2630. /* disable PG */
  2631. WREG32(mmRLC_PG_CNTL, 0);
  2632. gfx_v8_0_rlc_reset(adev);
  2633. if (!adev->firmware.smu_load) {
  2634. /* legacy rlc firmware loading */
  2635. r = gfx_v8_0_rlc_load_microcode(adev);
  2636. if (r)
  2637. return r;
  2638. } else {
  2639. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2640. AMDGPU_UCODE_ID_RLC_G);
  2641. if (r)
  2642. return -EINVAL;
  2643. }
  2644. gfx_v8_0_rlc_start(adev);
  2645. return 0;
  2646. }
  2647. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2648. {
  2649. int i;
  2650. u32 tmp = RREG32(mmCP_ME_CNTL);
  2651. if (enable) {
  2652. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2653. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2654. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2655. } else {
  2656. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2657. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2658. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2659. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2660. adev->gfx.gfx_ring[i].ready = false;
  2661. }
  2662. WREG32(mmCP_ME_CNTL, tmp);
  2663. udelay(50);
  2664. }
  2665. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2666. {
  2667. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2668. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2669. const struct gfx_firmware_header_v1_0 *me_hdr;
  2670. const __le32 *fw_data;
  2671. unsigned i, fw_size;
  2672. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2673. return -EINVAL;
  2674. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2675. adev->gfx.pfp_fw->data;
  2676. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2677. adev->gfx.ce_fw->data;
  2678. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2679. adev->gfx.me_fw->data;
  2680. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2681. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2682. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2683. gfx_v8_0_cp_gfx_enable(adev, false);
  2684. /* PFP */
  2685. fw_data = (const __le32 *)
  2686. (adev->gfx.pfp_fw->data +
  2687. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2688. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2689. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2690. for (i = 0; i < fw_size; i++)
  2691. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2692. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2693. /* CE */
  2694. fw_data = (const __le32 *)
  2695. (adev->gfx.ce_fw->data +
  2696. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2697. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2698. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2699. for (i = 0; i < fw_size; i++)
  2700. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2701. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2702. /* ME */
  2703. fw_data = (const __le32 *)
  2704. (adev->gfx.me_fw->data +
  2705. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2706. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2707. WREG32(mmCP_ME_RAM_WADDR, 0);
  2708. for (i = 0; i < fw_size; i++)
  2709. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2710. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2711. return 0;
  2712. }
  2713. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2714. {
  2715. u32 count = 0;
  2716. const struct cs_section_def *sect = NULL;
  2717. const struct cs_extent_def *ext = NULL;
  2718. /* begin clear state */
  2719. count += 2;
  2720. /* context control state */
  2721. count += 3;
  2722. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2723. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2724. if (sect->id == SECT_CONTEXT)
  2725. count += 2 + ext->reg_count;
  2726. else
  2727. return 0;
  2728. }
  2729. }
  2730. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2731. count += 4;
  2732. /* end clear state */
  2733. count += 2;
  2734. /* clear state */
  2735. count += 2;
  2736. return count;
  2737. }
  2738. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2739. {
  2740. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2741. const struct cs_section_def *sect = NULL;
  2742. const struct cs_extent_def *ext = NULL;
  2743. int r, i;
  2744. /* init the CP */
  2745. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2746. WREG32(mmCP_ENDIAN_SWAP, 0);
  2747. WREG32(mmCP_DEVICE_ID, 1);
  2748. gfx_v8_0_cp_gfx_enable(adev, true);
  2749. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2750. if (r) {
  2751. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2752. return r;
  2753. }
  2754. /* clear state buffer */
  2755. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2756. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2757. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2758. amdgpu_ring_write(ring, 0x80000000);
  2759. amdgpu_ring_write(ring, 0x80000000);
  2760. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2761. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2762. if (sect->id == SECT_CONTEXT) {
  2763. amdgpu_ring_write(ring,
  2764. PACKET3(PACKET3_SET_CONTEXT_REG,
  2765. ext->reg_count));
  2766. amdgpu_ring_write(ring,
  2767. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2768. for (i = 0; i < ext->reg_count; i++)
  2769. amdgpu_ring_write(ring, ext->extent[i]);
  2770. }
  2771. }
  2772. }
  2773. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2774. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2775. switch (adev->asic_type) {
  2776. case CHIP_TONGA:
  2777. case CHIP_FIJI:
  2778. amdgpu_ring_write(ring, 0x16000012);
  2779. amdgpu_ring_write(ring, 0x0000002A);
  2780. break;
  2781. case CHIP_TOPAZ:
  2782. case CHIP_CARRIZO:
  2783. amdgpu_ring_write(ring, 0x00000002);
  2784. amdgpu_ring_write(ring, 0x00000000);
  2785. break;
  2786. case CHIP_STONEY:
  2787. amdgpu_ring_write(ring, 0x00000000);
  2788. amdgpu_ring_write(ring, 0x00000000);
  2789. break;
  2790. default:
  2791. BUG();
  2792. }
  2793. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2794. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2795. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2796. amdgpu_ring_write(ring, 0);
  2797. /* init the CE partitions */
  2798. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2799. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2800. amdgpu_ring_write(ring, 0x8000);
  2801. amdgpu_ring_write(ring, 0x8000);
  2802. amdgpu_ring_unlock_commit(ring);
  2803. return 0;
  2804. }
  2805. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2806. {
  2807. struct amdgpu_ring *ring;
  2808. u32 tmp;
  2809. u32 rb_bufsz;
  2810. u64 rb_addr, rptr_addr;
  2811. int r;
  2812. /* Set the write pointer delay */
  2813. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2814. /* set the RB to use vmid 0 */
  2815. WREG32(mmCP_RB_VMID, 0);
  2816. /* Set ring buffer size */
  2817. ring = &adev->gfx.gfx_ring[0];
  2818. rb_bufsz = order_base_2(ring->ring_size / 8);
  2819. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2820. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2821. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2822. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2823. #ifdef __BIG_ENDIAN
  2824. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2825. #endif
  2826. WREG32(mmCP_RB0_CNTL, tmp);
  2827. /* Initialize the ring buffer's read and write pointers */
  2828. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2829. ring->wptr = 0;
  2830. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2831. /* set the wb address wether it's enabled or not */
  2832. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2833. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2834. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2835. mdelay(1);
  2836. WREG32(mmCP_RB0_CNTL, tmp);
  2837. rb_addr = ring->gpu_addr >> 8;
  2838. WREG32(mmCP_RB0_BASE, rb_addr);
  2839. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2840. /* no gfx doorbells on iceland */
  2841. if (adev->asic_type != CHIP_TOPAZ) {
  2842. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2843. if (ring->use_doorbell) {
  2844. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2845. DOORBELL_OFFSET, ring->doorbell_index);
  2846. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2847. DOORBELL_EN, 1);
  2848. } else {
  2849. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2850. DOORBELL_EN, 0);
  2851. }
  2852. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2853. if (adev->asic_type == CHIP_TONGA) {
  2854. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2855. DOORBELL_RANGE_LOWER,
  2856. AMDGPU_DOORBELL_GFX_RING0);
  2857. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2858. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2859. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2860. }
  2861. }
  2862. /* start the ring */
  2863. gfx_v8_0_cp_gfx_start(adev);
  2864. ring->ready = true;
  2865. r = amdgpu_ring_test_ring(ring);
  2866. if (r) {
  2867. ring->ready = false;
  2868. return r;
  2869. }
  2870. return 0;
  2871. }
  2872. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2873. {
  2874. int i;
  2875. if (enable) {
  2876. WREG32(mmCP_MEC_CNTL, 0);
  2877. } else {
  2878. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2879. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2880. adev->gfx.compute_ring[i].ready = false;
  2881. }
  2882. udelay(50);
  2883. }
  2884. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2885. {
  2886. gfx_v8_0_cp_compute_enable(adev, true);
  2887. return 0;
  2888. }
  2889. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2890. {
  2891. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2892. const __le32 *fw_data;
  2893. unsigned i, fw_size;
  2894. if (!adev->gfx.mec_fw)
  2895. return -EINVAL;
  2896. gfx_v8_0_cp_compute_enable(adev, false);
  2897. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2898. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2899. fw_data = (const __le32 *)
  2900. (adev->gfx.mec_fw->data +
  2901. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2902. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2903. /* MEC1 */
  2904. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2905. for (i = 0; i < fw_size; i++)
  2906. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2907. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2908. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2909. if (adev->gfx.mec2_fw) {
  2910. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2911. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2912. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2913. fw_data = (const __le32 *)
  2914. (adev->gfx.mec2_fw->data +
  2915. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2916. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2917. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2918. for (i = 0; i < fw_size; i++)
  2919. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2920. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2921. }
  2922. return 0;
  2923. }
  2924. struct vi_mqd {
  2925. uint32_t header; /* ordinal0 */
  2926. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2927. uint32_t compute_dim_x; /* ordinal2 */
  2928. uint32_t compute_dim_y; /* ordinal3 */
  2929. uint32_t compute_dim_z; /* ordinal4 */
  2930. uint32_t compute_start_x; /* ordinal5 */
  2931. uint32_t compute_start_y; /* ordinal6 */
  2932. uint32_t compute_start_z; /* ordinal7 */
  2933. uint32_t compute_num_thread_x; /* ordinal8 */
  2934. uint32_t compute_num_thread_y; /* ordinal9 */
  2935. uint32_t compute_num_thread_z; /* ordinal10 */
  2936. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2937. uint32_t compute_perfcount_enable; /* ordinal12 */
  2938. uint32_t compute_pgm_lo; /* ordinal13 */
  2939. uint32_t compute_pgm_hi; /* ordinal14 */
  2940. uint32_t compute_tba_lo; /* ordinal15 */
  2941. uint32_t compute_tba_hi; /* ordinal16 */
  2942. uint32_t compute_tma_lo; /* ordinal17 */
  2943. uint32_t compute_tma_hi; /* ordinal18 */
  2944. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2945. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2946. uint32_t compute_vmid; /* ordinal21 */
  2947. uint32_t compute_resource_limits; /* ordinal22 */
  2948. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2949. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2950. uint32_t compute_tmpring_size; /* ordinal25 */
  2951. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2952. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2953. uint32_t compute_restart_x; /* ordinal28 */
  2954. uint32_t compute_restart_y; /* ordinal29 */
  2955. uint32_t compute_restart_z; /* ordinal30 */
  2956. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2957. uint32_t compute_misc_reserved; /* ordinal32 */
  2958. uint32_t compute_dispatch_id; /* ordinal33 */
  2959. uint32_t compute_threadgroup_id; /* ordinal34 */
  2960. uint32_t compute_relaunch; /* ordinal35 */
  2961. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2962. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2963. uint32_t compute_wave_restore_control; /* ordinal38 */
  2964. uint32_t reserved9; /* ordinal39 */
  2965. uint32_t reserved10; /* ordinal40 */
  2966. uint32_t reserved11; /* ordinal41 */
  2967. uint32_t reserved12; /* ordinal42 */
  2968. uint32_t reserved13; /* ordinal43 */
  2969. uint32_t reserved14; /* ordinal44 */
  2970. uint32_t reserved15; /* ordinal45 */
  2971. uint32_t reserved16; /* ordinal46 */
  2972. uint32_t reserved17; /* ordinal47 */
  2973. uint32_t reserved18; /* ordinal48 */
  2974. uint32_t reserved19; /* ordinal49 */
  2975. uint32_t reserved20; /* ordinal50 */
  2976. uint32_t reserved21; /* ordinal51 */
  2977. uint32_t reserved22; /* ordinal52 */
  2978. uint32_t reserved23; /* ordinal53 */
  2979. uint32_t reserved24; /* ordinal54 */
  2980. uint32_t reserved25; /* ordinal55 */
  2981. uint32_t reserved26; /* ordinal56 */
  2982. uint32_t reserved27; /* ordinal57 */
  2983. uint32_t reserved28; /* ordinal58 */
  2984. uint32_t reserved29; /* ordinal59 */
  2985. uint32_t reserved30; /* ordinal60 */
  2986. uint32_t reserved31; /* ordinal61 */
  2987. uint32_t reserved32; /* ordinal62 */
  2988. uint32_t reserved33; /* ordinal63 */
  2989. uint32_t reserved34; /* ordinal64 */
  2990. uint32_t compute_user_data_0; /* ordinal65 */
  2991. uint32_t compute_user_data_1; /* ordinal66 */
  2992. uint32_t compute_user_data_2; /* ordinal67 */
  2993. uint32_t compute_user_data_3; /* ordinal68 */
  2994. uint32_t compute_user_data_4; /* ordinal69 */
  2995. uint32_t compute_user_data_5; /* ordinal70 */
  2996. uint32_t compute_user_data_6; /* ordinal71 */
  2997. uint32_t compute_user_data_7; /* ordinal72 */
  2998. uint32_t compute_user_data_8; /* ordinal73 */
  2999. uint32_t compute_user_data_9; /* ordinal74 */
  3000. uint32_t compute_user_data_10; /* ordinal75 */
  3001. uint32_t compute_user_data_11; /* ordinal76 */
  3002. uint32_t compute_user_data_12; /* ordinal77 */
  3003. uint32_t compute_user_data_13; /* ordinal78 */
  3004. uint32_t compute_user_data_14; /* ordinal79 */
  3005. uint32_t compute_user_data_15; /* ordinal80 */
  3006. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3007. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3008. uint32_t reserved35; /* ordinal83 */
  3009. uint32_t reserved36; /* ordinal84 */
  3010. uint32_t reserved37; /* ordinal85 */
  3011. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3012. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3013. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3014. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3015. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3016. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3017. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3018. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3019. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3020. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3021. uint32_t reserved38; /* ordinal96 */
  3022. uint32_t reserved39; /* ordinal97 */
  3023. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3024. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3025. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3026. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3027. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3028. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3029. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3030. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3031. uint32_t reserved40; /* ordinal106 */
  3032. uint32_t reserved41; /* ordinal107 */
  3033. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3034. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3035. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3036. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3037. uint32_t reserved42; /* ordinal112 */
  3038. uint32_t reserved43; /* ordinal113 */
  3039. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3040. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3041. uint32_t cp_packet_id_lo; /* ordinal116 */
  3042. uint32_t cp_packet_id_hi; /* ordinal117 */
  3043. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3044. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3045. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3046. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3047. uint32_t gds_save_mask_lo; /* ordinal122 */
  3048. uint32_t gds_save_mask_hi; /* ordinal123 */
  3049. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3050. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3051. uint32_t reserved44; /* ordinal126 */
  3052. uint32_t reserved45; /* ordinal127 */
  3053. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3054. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3055. uint32_t cp_hqd_active; /* ordinal130 */
  3056. uint32_t cp_hqd_vmid; /* ordinal131 */
  3057. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3058. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3059. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3060. uint32_t cp_hqd_quantum; /* ordinal135 */
  3061. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3062. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3063. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3064. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3065. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3066. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3067. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3068. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3069. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3070. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3071. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3072. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3073. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3074. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3075. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3076. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3077. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3078. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3079. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3080. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3081. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3082. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3083. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3084. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3085. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3086. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3087. uint32_t cp_mqd_control; /* ordinal162 */
  3088. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3089. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3090. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3091. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3092. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3093. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3094. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3095. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3096. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3097. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3098. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3099. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3100. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3101. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3102. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3103. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3104. uint32_t cp_hqd_error; /* ordinal179 */
  3105. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3106. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3107. uint32_t reserved46; /* ordinal182 */
  3108. uint32_t reserved47; /* ordinal183 */
  3109. uint32_t reserved48; /* ordinal184 */
  3110. uint32_t reserved49; /* ordinal185 */
  3111. uint32_t reserved50; /* ordinal186 */
  3112. uint32_t reserved51; /* ordinal187 */
  3113. uint32_t reserved52; /* ordinal188 */
  3114. uint32_t reserved53; /* ordinal189 */
  3115. uint32_t reserved54; /* ordinal190 */
  3116. uint32_t reserved55; /* ordinal191 */
  3117. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3118. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3119. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3120. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3121. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3122. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3123. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3124. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3125. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3126. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3127. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3128. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3129. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3130. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3131. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3132. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3133. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3134. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3135. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3136. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3137. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3138. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3139. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3140. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3141. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3142. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3143. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3144. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3145. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3146. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3147. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3148. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3149. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3150. uint32_t reserved56; /* ordinal225 */
  3151. uint32_t reserved57; /* ordinal226 */
  3152. uint32_t reserved58; /* ordinal227 */
  3153. uint32_t set_resources_header; /* ordinal228 */
  3154. uint32_t set_resources_dw1; /* ordinal229 */
  3155. uint32_t set_resources_dw2; /* ordinal230 */
  3156. uint32_t set_resources_dw3; /* ordinal231 */
  3157. uint32_t set_resources_dw4; /* ordinal232 */
  3158. uint32_t set_resources_dw5; /* ordinal233 */
  3159. uint32_t set_resources_dw6; /* ordinal234 */
  3160. uint32_t set_resources_dw7; /* ordinal235 */
  3161. uint32_t reserved59; /* ordinal236 */
  3162. uint32_t reserved60; /* ordinal237 */
  3163. uint32_t reserved61; /* ordinal238 */
  3164. uint32_t reserved62; /* ordinal239 */
  3165. uint32_t reserved63; /* ordinal240 */
  3166. uint32_t reserved64; /* ordinal241 */
  3167. uint32_t reserved65; /* ordinal242 */
  3168. uint32_t reserved66; /* ordinal243 */
  3169. uint32_t reserved67; /* ordinal244 */
  3170. uint32_t reserved68; /* ordinal245 */
  3171. uint32_t reserved69; /* ordinal246 */
  3172. uint32_t reserved70; /* ordinal247 */
  3173. uint32_t reserved71; /* ordinal248 */
  3174. uint32_t reserved72; /* ordinal249 */
  3175. uint32_t reserved73; /* ordinal250 */
  3176. uint32_t reserved74; /* ordinal251 */
  3177. uint32_t reserved75; /* ordinal252 */
  3178. uint32_t reserved76; /* ordinal253 */
  3179. uint32_t reserved77; /* ordinal254 */
  3180. uint32_t reserved78; /* ordinal255 */
  3181. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3182. };
  3183. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3184. {
  3185. int i, r;
  3186. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3187. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3188. if (ring->mqd_obj) {
  3189. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3190. if (unlikely(r != 0))
  3191. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3192. amdgpu_bo_unpin(ring->mqd_obj);
  3193. amdgpu_bo_unreserve(ring->mqd_obj);
  3194. amdgpu_bo_unref(&ring->mqd_obj);
  3195. ring->mqd_obj = NULL;
  3196. }
  3197. }
  3198. }
  3199. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3200. {
  3201. int r, i, j;
  3202. u32 tmp;
  3203. bool use_doorbell = true;
  3204. u64 hqd_gpu_addr;
  3205. u64 mqd_gpu_addr;
  3206. u64 eop_gpu_addr;
  3207. u64 wb_gpu_addr;
  3208. u32 *buf;
  3209. struct vi_mqd *mqd;
  3210. /* init the pipes */
  3211. mutex_lock(&adev->srbm_mutex);
  3212. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3213. int me = (i < 4) ? 1 : 2;
  3214. int pipe = (i < 4) ? i : (i - 4);
  3215. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3216. eop_gpu_addr >>= 8;
  3217. vi_srbm_select(adev, me, pipe, 0, 0);
  3218. /* write the EOP addr */
  3219. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3220. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3221. /* set the VMID assigned */
  3222. WREG32(mmCP_HQD_VMID, 0);
  3223. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3224. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3225. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3226. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3227. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3228. }
  3229. vi_srbm_select(adev, 0, 0, 0, 0);
  3230. mutex_unlock(&adev->srbm_mutex);
  3231. /* init the queues. Just two for now. */
  3232. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3233. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3234. if (ring->mqd_obj == NULL) {
  3235. r = amdgpu_bo_create(adev,
  3236. sizeof(struct vi_mqd),
  3237. PAGE_SIZE, true,
  3238. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3239. NULL, &ring->mqd_obj);
  3240. if (r) {
  3241. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3242. return r;
  3243. }
  3244. }
  3245. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3246. if (unlikely(r != 0)) {
  3247. gfx_v8_0_cp_compute_fini(adev);
  3248. return r;
  3249. }
  3250. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3251. &mqd_gpu_addr);
  3252. if (r) {
  3253. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3254. gfx_v8_0_cp_compute_fini(adev);
  3255. return r;
  3256. }
  3257. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3258. if (r) {
  3259. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3260. gfx_v8_0_cp_compute_fini(adev);
  3261. return r;
  3262. }
  3263. /* init the mqd struct */
  3264. memset(buf, 0, sizeof(struct vi_mqd));
  3265. mqd = (struct vi_mqd *)buf;
  3266. mqd->header = 0xC0310800;
  3267. mqd->compute_pipelinestat_enable = 0x00000001;
  3268. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3269. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3270. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3271. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3272. mqd->compute_misc_reserved = 0x00000003;
  3273. mutex_lock(&adev->srbm_mutex);
  3274. vi_srbm_select(adev, ring->me,
  3275. ring->pipe,
  3276. ring->queue, 0);
  3277. /* disable wptr polling */
  3278. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3279. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3280. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3281. mqd->cp_hqd_eop_base_addr_lo =
  3282. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3283. mqd->cp_hqd_eop_base_addr_hi =
  3284. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3285. /* enable doorbell? */
  3286. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3287. if (use_doorbell) {
  3288. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3289. } else {
  3290. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3291. }
  3292. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3293. mqd->cp_hqd_pq_doorbell_control = tmp;
  3294. /* disable the queue if it's active */
  3295. mqd->cp_hqd_dequeue_request = 0;
  3296. mqd->cp_hqd_pq_rptr = 0;
  3297. mqd->cp_hqd_pq_wptr= 0;
  3298. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3299. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3300. for (j = 0; j < adev->usec_timeout; j++) {
  3301. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3302. break;
  3303. udelay(1);
  3304. }
  3305. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3306. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3307. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3308. }
  3309. /* set the pointer to the MQD */
  3310. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3311. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3312. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3313. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3314. /* set MQD vmid to 0 */
  3315. tmp = RREG32(mmCP_MQD_CONTROL);
  3316. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3317. WREG32(mmCP_MQD_CONTROL, tmp);
  3318. mqd->cp_mqd_control = tmp;
  3319. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3320. hqd_gpu_addr = ring->gpu_addr >> 8;
  3321. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3322. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3323. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3324. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3325. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3326. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3327. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3328. (order_base_2(ring->ring_size / 4) - 1));
  3329. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3330. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3331. #ifdef __BIG_ENDIAN
  3332. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3333. #endif
  3334. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3335. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3336. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3337. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3338. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3339. mqd->cp_hqd_pq_control = tmp;
  3340. /* set the wb address wether it's enabled or not */
  3341. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3342. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3343. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3344. upper_32_bits(wb_gpu_addr) & 0xffff;
  3345. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3346. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3347. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3348. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3349. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3350. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3351. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3352. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3353. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3354. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3355. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3356. /* enable the doorbell if requested */
  3357. if (use_doorbell) {
  3358. if ((adev->asic_type == CHIP_CARRIZO) ||
  3359. (adev->asic_type == CHIP_FIJI) ||
  3360. (adev->asic_type == CHIP_STONEY)) {
  3361. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3362. AMDGPU_DOORBELL_KIQ << 2);
  3363. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3364. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3365. }
  3366. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3367. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3368. DOORBELL_OFFSET, ring->doorbell_index);
  3369. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3370. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3371. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3372. mqd->cp_hqd_pq_doorbell_control = tmp;
  3373. } else {
  3374. mqd->cp_hqd_pq_doorbell_control = 0;
  3375. }
  3376. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3377. mqd->cp_hqd_pq_doorbell_control);
  3378. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3379. ring->wptr = 0;
  3380. mqd->cp_hqd_pq_wptr = ring->wptr;
  3381. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3382. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3383. /* set the vmid for the queue */
  3384. mqd->cp_hqd_vmid = 0;
  3385. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3386. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3387. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3388. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3389. mqd->cp_hqd_persistent_state = tmp;
  3390. /* activate the queue */
  3391. mqd->cp_hqd_active = 1;
  3392. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3393. vi_srbm_select(adev, 0, 0, 0, 0);
  3394. mutex_unlock(&adev->srbm_mutex);
  3395. amdgpu_bo_kunmap(ring->mqd_obj);
  3396. amdgpu_bo_unreserve(ring->mqd_obj);
  3397. }
  3398. if (use_doorbell) {
  3399. tmp = RREG32(mmCP_PQ_STATUS);
  3400. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3401. WREG32(mmCP_PQ_STATUS, tmp);
  3402. }
  3403. r = gfx_v8_0_cp_compute_start(adev);
  3404. if (r)
  3405. return r;
  3406. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3407. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3408. ring->ready = true;
  3409. r = amdgpu_ring_test_ring(ring);
  3410. if (r)
  3411. ring->ready = false;
  3412. }
  3413. return 0;
  3414. }
  3415. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3416. {
  3417. int r;
  3418. if (!(adev->flags & AMD_IS_APU))
  3419. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3420. if (!adev->firmware.smu_load) {
  3421. /* legacy firmware loading */
  3422. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3423. if (r)
  3424. return r;
  3425. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3426. if (r)
  3427. return r;
  3428. } else {
  3429. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3430. AMDGPU_UCODE_ID_CP_CE);
  3431. if (r)
  3432. return -EINVAL;
  3433. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3434. AMDGPU_UCODE_ID_CP_PFP);
  3435. if (r)
  3436. return -EINVAL;
  3437. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3438. AMDGPU_UCODE_ID_CP_ME);
  3439. if (r)
  3440. return -EINVAL;
  3441. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3442. AMDGPU_UCODE_ID_CP_MEC1);
  3443. if (r)
  3444. return -EINVAL;
  3445. }
  3446. r = gfx_v8_0_cp_gfx_resume(adev);
  3447. if (r)
  3448. return r;
  3449. r = gfx_v8_0_cp_compute_resume(adev);
  3450. if (r)
  3451. return r;
  3452. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3453. return 0;
  3454. }
  3455. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3456. {
  3457. gfx_v8_0_cp_gfx_enable(adev, enable);
  3458. gfx_v8_0_cp_compute_enable(adev, enable);
  3459. }
  3460. static int gfx_v8_0_hw_init(void *handle)
  3461. {
  3462. int r;
  3463. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3464. gfx_v8_0_init_golden_registers(adev);
  3465. gfx_v8_0_gpu_init(adev);
  3466. r = gfx_v8_0_rlc_resume(adev);
  3467. if (r)
  3468. return r;
  3469. r = gfx_v8_0_cp_resume(adev);
  3470. if (r)
  3471. return r;
  3472. return r;
  3473. }
  3474. static int gfx_v8_0_hw_fini(void *handle)
  3475. {
  3476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3477. gfx_v8_0_cp_enable(adev, false);
  3478. gfx_v8_0_rlc_stop(adev);
  3479. gfx_v8_0_cp_compute_fini(adev);
  3480. return 0;
  3481. }
  3482. static int gfx_v8_0_suspend(void *handle)
  3483. {
  3484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3485. return gfx_v8_0_hw_fini(adev);
  3486. }
  3487. static int gfx_v8_0_resume(void *handle)
  3488. {
  3489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3490. return gfx_v8_0_hw_init(adev);
  3491. }
  3492. static bool gfx_v8_0_is_idle(void *handle)
  3493. {
  3494. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3495. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3496. return false;
  3497. else
  3498. return true;
  3499. }
  3500. static int gfx_v8_0_wait_for_idle(void *handle)
  3501. {
  3502. unsigned i;
  3503. u32 tmp;
  3504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3505. for (i = 0; i < adev->usec_timeout; i++) {
  3506. /* read MC_STATUS */
  3507. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3508. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3509. return 0;
  3510. udelay(1);
  3511. }
  3512. return -ETIMEDOUT;
  3513. }
  3514. static void gfx_v8_0_print_status(void *handle)
  3515. {
  3516. int i;
  3517. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3518. dev_info(adev->dev, "GFX 8.x registers\n");
  3519. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3520. RREG32(mmGRBM_STATUS));
  3521. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3522. RREG32(mmGRBM_STATUS2));
  3523. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3524. RREG32(mmGRBM_STATUS_SE0));
  3525. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3526. RREG32(mmGRBM_STATUS_SE1));
  3527. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3528. RREG32(mmGRBM_STATUS_SE2));
  3529. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3530. RREG32(mmGRBM_STATUS_SE3));
  3531. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3532. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3533. RREG32(mmCP_STALLED_STAT1));
  3534. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3535. RREG32(mmCP_STALLED_STAT2));
  3536. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3537. RREG32(mmCP_STALLED_STAT3));
  3538. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3539. RREG32(mmCP_CPF_BUSY_STAT));
  3540. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3541. RREG32(mmCP_CPF_STALLED_STAT1));
  3542. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3543. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3544. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3545. RREG32(mmCP_CPC_STALLED_STAT1));
  3546. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3547. for (i = 0; i < 32; i++) {
  3548. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3549. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3550. }
  3551. for (i = 0; i < 16; i++) {
  3552. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3553. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3554. }
  3555. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3556. dev_info(adev->dev, " se: %d\n", i);
  3557. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3558. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3559. RREG32(mmPA_SC_RASTER_CONFIG));
  3560. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3561. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3562. }
  3563. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3564. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3565. RREG32(mmGB_ADDR_CONFIG));
  3566. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3567. RREG32(mmHDP_ADDR_CONFIG));
  3568. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3569. RREG32(mmDMIF_ADDR_CALC));
  3570. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3571. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3572. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3573. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3574. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3575. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3576. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3577. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3578. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3579. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3580. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3581. RREG32(mmCP_MEQ_THRESHOLDS));
  3582. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3583. RREG32(mmSX_DEBUG_1));
  3584. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3585. RREG32(mmTA_CNTL_AUX));
  3586. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3587. RREG32(mmSPI_CONFIG_CNTL));
  3588. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3589. RREG32(mmSQ_CONFIG));
  3590. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3591. RREG32(mmDB_DEBUG));
  3592. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3593. RREG32(mmDB_DEBUG2));
  3594. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3595. RREG32(mmDB_DEBUG3));
  3596. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3597. RREG32(mmCB_HW_CONTROL));
  3598. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3599. RREG32(mmSPI_CONFIG_CNTL_1));
  3600. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3601. RREG32(mmPA_SC_FIFO_SIZE));
  3602. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3603. RREG32(mmVGT_NUM_INSTANCES));
  3604. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3605. RREG32(mmCP_PERFMON_CNTL));
  3606. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3607. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3608. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3609. RREG32(mmVGT_CACHE_INVALIDATION));
  3610. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3611. RREG32(mmVGT_GS_VERTEX_REUSE));
  3612. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3613. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3614. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3615. RREG32(mmPA_CL_ENHANCE));
  3616. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3617. RREG32(mmPA_SC_ENHANCE));
  3618. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3619. RREG32(mmCP_ME_CNTL));
  3620. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3621. RREG32(mmCP_MAX_CONTEXT));
  3622. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3623. RREG32(mmCP_ENDIAN_SWAP));
  3624. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3625. RREG32(mmCP_DEVICE_ID));
  3626. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3627. RREG32(mmCP_SEM_WAIT_TIMER));
  3628. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3629. RREG32(mmCP_RB_WPTR_DELAY));
  3630. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3631. RREG32(mmCP_RB_VMID));
  3632. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3633. RREG32(mmCP_RB0_CNTL));
  3634. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3635. RREG32(mmCP_RB0_WPTR));
  3636. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3637. RREG32(mmCP_RB0_RPTR_ADDR));
  3638. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3639. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3640. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3641. RREG32(mmCP_RB0_CNTL));
  3642. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3643. RREG32(mmCP_RB0_BASE));
  3644. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3645. RREG32(mmCP_RB0_BASE_HI));
  3646. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3647. RREG32(mmCP_MEC_CNTL));
  3648. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3649. RREG32(mmCP_CPF_DEBUG));
  3650. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3651. RREG32(mmSCRATCH_ADDR));
  3652. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3653. RREG32(mmSCRATCH_UMSK));
  3654. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3655. RREG32(mmCP_INT_CNTL_RING0));
  3656. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3657. RREG32(mmRLC_LB_CNTL));
  3658. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3659. RREG32(mmRLC_CNTL));
  3660. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3661. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3662. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3663. RREG32(mmRLC_LB_CNTR_INIT));
  3664. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3665. RREG32(mmRLC_LB_CNTR_MAX));
  3666. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3667. RREG32(mmRLC_LB_INIT_CU_MASK));
  3668. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3669. RREG32(mmRLC_LB_PARAMS));
  3670. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3671. RREG32(mmRLC_LB_CNTL));
  3672. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3673. RREG32(mmRLC_MC_CNTL));
  3674. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3675. RREG32(mmRLC_UCODE_CNTL));
  3676. mutex_lock(&adev->srbm_mutex);
  3677. for (i = 0; i < 16; i++) {
  3678. vi_srbm_select(adev, 0, 0, 0, i);
  3679. dev_info(adev->dev, " VM %d:\n", i);
  3680. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3681. RREG32(mmSH_MEM_CONFIG));
  3682. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3683. RREG32(mmSH_MEM_APE1_BASE));
  3684. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3685. RREG32(mmSH_MEM_APE1_LIMIT));
  3686. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3687. RREG32(mmSH_MEM_BASES));
  3688. }
  3689. vi_srbm_select(adev, 0, 0, 0, 0);
  3690. mutex_unlock(&adev->srbm_mutex);
  3691. }
  3692. static int gfx_v8_0_soft_reset(void *handle)
  3693. {
  3694. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3695. u32 tmp;
  3696. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3697. /* GRBM_STATUS */
  3698. tmp = RREG32(mmGRBM_STATUS);
  3699. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3700. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3701. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3702. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3703. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3704. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3705. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3706. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3707. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3708. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3709. }
  3710. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3711. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3712. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3713. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3714. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3715. }
  3716. /* GRBM_STATUS2 */
  3717. tmp = RREG32(mmGRBM_STATUS2);
  3718. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3719. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3720. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3721. /* SRBM_STATUS */
  3722. tmp = RREG32(mmSRBM_STATUS);
  3723. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3724. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3725. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3726. if (grbm_soft_reset || srbm_soft_reset) {
  3727. gfx_v8_0_print_status((void *)adev);
  3728. /* stop the rlc */
  3729. gfx_v8_0_rlc_stop(adev);
  3730. /* Disable GFX parsing/prefetching */
  3731. gfx_v8_0_cp_gfx_enable(adev, false);
  3732. /* Disable MEC parsing/prefetching */
  3733. /* XXX todo */
  3734. if (grbm_soft_reset) {
  3735. tmp = RREG32(mmGRBM_SOFT_RESET);
  3736. tmp |= grbm_soft_reset;
  3737. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3738. WREG32(mmGRBM_SOFT_RESET, tmp);
  3739. tmp = RREG32(mmGRBM_SOFT_RESET);
  3740. udelay(50);
  3741. tmp &= ~grbm_soft_reset;
  3742. WREG32(mmGRBM_SOFT_RESET, tmp);
  3743. tmp = RREG32(mmGRBM_SOFT_RESET);
  3744. }
  3745. if (srbm_soft_reset) {
  3746. tmp = RREG32(mmSRBM_SOFT_RESET);
  3747. tmp |= srbm_soft_reset;
  3748. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3749. WREG32(mmSRBM_SOFT_RESET, tmp);
  3750. tmp = RREG32(mmSRBM_SOFT_RESET);
  3751. udelay(50);
  3752. tmp &= ~srbm_soft_reset;
  3753. WREG32(mmSRBM_SOFT_RESET, tmp);
  3754. tmp = RREG32(mmSRBM_SOFT_RESET);
  3755. }
  3756. /* Wait a little for things to settle down */
  3757. udelay(50);
  3758. gfx_v8_0_print_status((void *)adev);
  3759. }
  3760. return 0;
  3761. }
  3762. /**
  3763. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3764. *
  3765. * @adev: amdgpu_device pointer
  3766. *
  3767. * Fetches a GPU clock counter snapshot.
  3768. * Returns the 64 bit clock counter snapshot.
  3769. */
  3770. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3771. {
  3772. uint64_t clock;
  3773. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3774. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3775. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3776. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3777. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3778. return clock;
  3779. }
  3780. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3781. uint32_t vmid,
  3782. uint32_t gds_base, uint32_t gds_size,
  3783. uint32_t gws_base, uint32_t gws_size,
  3784. uint32_t oa_base, uint32_t oa_size)
  3785. {
  3786. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3787. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3788. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3789. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3790. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3791. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3792. /* GDS Base */
  3793. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3794. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3795. WRITE_DATA_DST_SEL(0)));
  3796. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3797. amdgpu_ring_write(ring, 0);
  3798. amdgpu_ring_write(ring, gds_base);
  3799. /* GDS Size */
  3800. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3801. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3802. WRITE_DATA_DST_SEL(0)));
  3803. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3804. amdgpu_ring_write(ring, 0);
  3805. amdgpu_ring_write(ring, gds_size);
  3806. /* GWS */
  3807. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3808. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3809. WRITE_DATA_DST_SEL(0)));
  3810. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3811. amdgpu_ring_write(ring, 0);
  3812. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3813. /* OA */
  3814. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3815. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3816. WRITE_DATA_DST_SEL(0)));
  3817. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3818. amdgpu_ring_write(ring, 0);
  3819. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3820. }
  3821. static int gfx_v8_0_early_init(void *handle)
  3822. {
  3823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3824. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3825. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3826. gfx_v8_0_set_ring_funcs(adev);
  3827. gfx_v8_0_set_irq_funcs(adev);
  3828. gfx_v8_0_set_gds_init(adev);
  3829. return 0;
  3830. }
  3831. static int gfx_v8_0_set_powergating_state(void *handle,
  3832. enum amd_powergating_state state)
  3833. {
  3834. return 0;
  3835. }
  3836. static int gfx_v8_0_set_clockgating_state(void *handle,
  3837. enum amd_clockgating_state state)
  3838. {
  3839. return 0;
  3840. }
  3841. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3842. {
  3843. u32 rptr;
  3844. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3845. return rptr;
  3846. }
  3847. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3848. {
  3849. struct amdgpu_device *adev = ring->adev;
  3850. u32 wptr;
  3851. if (ring->use_doorbell)
  3852. /* XXX check if swapping is necessary on BE */
  3853. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3854. else
  3855. wptr = RREG32(mmCP_RB0_WPTR);
  3856. return wptr;
  3857. }
  3858. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3859. {
  3860. struct amdgpu_device *adev = ring->adev;
  3861. if (ring->use_doorbell) {
  3862. /* XXX check if swapping is necessary on BE */
  3863. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3864. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3865. } else {
  3866. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3867. (void)RREG32(mmCP_RB0_WPTR);
  3868. }
  3869. }
  3870. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3871. {
  3872. u32 ref_and_mask, reg_mem_engine;
  3873. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3874. switch (ring->me) {
  3875. case 1:
  3876. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3877. break;
  3878. case 2:
  3879. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3880. break;
  3881. default:
  3882. return;
  3883. }
  3884. reg_mem_engine = 0;
  3885. } else {
  3886. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3887. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3888. }
  3889. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3890. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3891. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3892. reg_mem_engine));
  3893. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3894. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3895. amdgpu_ring_write(ring, ref_and_mask);
  3896. amdgpu_ring_write(ring, ref_and_mask);
  3897. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3898. }
  3899. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3900. struct amdgpu_ib *ib)
  3901. {
  3902. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3903. u32 header, control = 0;
  3904. u32 next_rptr = ring->wptr + 5;
  3905. /* drop the CE preamble IB for the same context */
  3906. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3907. return;
  3908. if (need_ctx_switch)
  3909. next_rptr += 2;
  3910. next_rptr += 4;
  3911. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3912. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3913. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3914. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3915. amdgpu_ring_write(ring, next_rptr);
  3916. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3917. if (need_ctx_switch) {
  3918. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3919. amdgpu_ring_write(ring, 0);
  3920. }
  3921. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3922. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3923. else
  3924. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3925. control |= ib->length_dw |
  3926. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3927. amdgpu_ring_write(ring, header);
  3928. amdgpu_ring_write(ring,
  3929. #ifdef __BIG_ENDIAN
  3930. (2 << 0) |
  3931. #endif
  3932. (ib->gpu_addr & 0xFFFFFFFC));
  3933. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3934. amdgpu_ring_write(ring, control);
  3935. }
  3936. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3937. struct amdgpu_ib *ib)
  3938. {
  3939. u32 header, control = 0;
  3940. u32 next_rptr = ring->wptr + 5;
  3941. control |= INDIRECT_BUFFER_VALID;
  3942. next_rptr += 4;
  3943. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3944. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3945. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3946. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3947. amdgpu_ring_write(ring, next_rptr);
  3948. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3949. control |= ib->length_dw |
  3950. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3951. amdgpu_ring_write(ring, header);
  3952. amdgpu_ring_write(ring,
  3953. #ifdef __BIG_ENDIAN
  3954. (2 << 0) |
  3955. #endif
  3956. (ib->gpu_addr & 0xFFFFFFFC));
  3957. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3958. amdgpu_ring_write(ring, control);
  3959. }
  3960. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3961. u64 seq, unsigned flags)
  3962. {
  3963. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3964. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3965. /* EVENT_WRITE_EOP - flush caches, send int */
  3966. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3967. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3968. EOP_TC_ACTION_EN |
  3969. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3970. EVENT_INDEX(5)));
  3971. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3972. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3973. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3974. amdgpu_ring_write(ring, lower_32_bits(seq));
  3975. amdgpu_ring_write(ring, upper_32_bits(seq));
  3976. }
  3977. /**
  3978. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3979. *
  3980. * @ring: amdgpu ring buffer object
  3981. * @semaphore: amdgpu semaphore object
  3982. * @emit_wait: Is this a sempahore wait?
  3983. *
  3984. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3985. * from running ahead of semaphore waits.
  3986. */
  3987. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3988. struct amdgpu_semaphore *semaphore,
  3989. bool emit_wait)
  3990. {
  3991. uint64_t addr = semaphore->gpu_addr;
  3992. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3993. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3994. ring->adev->asic_type == CHIP_TONGA ||
  3995. ring->adev->asic_type == CHIP_FIJI)
  3996. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3997. return false;
  3998. else {
  3999. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  4000. amdgpu_ring_write(ring, lower_32_bits(addr));
  4001. amdgpu_ring_write(ring, upper_32_bits(addr));
  4002. amdgpu_ring_write(ring, sel);
  4003. }
  4004. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  4005. /* Prevent the PFP from running ahead of the semaphore wait */
  4006. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4007. amdgpu_ring_write(ring, 0x0);
  4008. }
  4009. return true;
  4010. }
  4011. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4012. unsigned vm_id, uint64_t pd_addr)
  4013. {
  4014. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4015. uint32_t seq = ring->fence_drv.sync_seq[ring->idx];
  4016. uint64_t addr = ring->fence_drv.gpu_addr;
  4017. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4018. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4019. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4020. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4021. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4022. amdgpu_ring_write(ring, seq);
  4023. amdgpu_ring_write(ring, 0xffffffff);
  4024. amdgpu_ring_write(ring, 4); /* poll interval */
  4025. if (usepfp) {
  4026. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4027. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4028. amdgpu_ring_write(ring, 0);
  4029. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4030. amdgpu_ring_write(ring, 0);
  4031. }
  4032. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4033. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4034. WRITE_DATA_DST_SEL(0)) |
  4035. WR_CONFIRM);
  4036. if (vm_id < 8) {
  4037. amdgpu_ring_write(ring,
  4038. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4039. } else {
  4040. amdgpu_ring_write(ring,
  4041. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4042. }
  4043. amdgpu_ring_write(ring, 0);
  4044. amdgpu_ring_write(ring, pd_addr >> 12);
  4045. /* bits 0-15 are the VM contexts0-15 */
  4046. /* invalidate the cache */
  4047. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4048. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4049. WRITE_DATA_DST_SEL(0)));
  4050. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4051. amdgpu_ring_write(ring, 0);
  4052. amdgpu_ring_write(ring, 1 << vm_id);
  4053. /* wait for the invalidate to complete */
  4054. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4055. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4056. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4057. WAIT_REG_MEM_ENGINE(0))); /* me */
  4058. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4059. amdgpu_ring_write(ring, 0);
  4060. amdgpu_ring_write(ring, 0); /* ref */
  4061. amdgpu_ring_write(ring, 0); /* mask */
  4062. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4063. /* compute doesn't have PFP */
  4064. if (usepfp) {
  4065. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4066. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4067. amdgpu_ring_write(ring, 0x0);
  4068. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4069. amdgpu_ring_write(ring, 0);
  4070. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4071. amdgpu_ring_write(ring, 0);
  4072. }
  4073. }
  4074. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4075. {
  4076. return ring->adev->wb.wb[ring->rptr_offs];
  4077. }
  4078. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4079. {
  4080. return ring->adev->wb.wb[ring->wptr_offs];
  4081. }
  4082. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4083. {
  4084. struct amdgpu_device *adev = ring->adev;
  4085. /* XXX check if swapping is necessary on BE */
  4086. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4087. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4088. }
  4089. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4090. u64 addr, u64 seq,
  4091. unsigned flags)
  4092. {
  4093. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4094. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4095. /* RELEASE_MEM - flush caches, send int */
  4096. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4097. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4098. EOP_TC_ACTION_EN |
  4099. EOP_TC_WB_ACTION_EN |
  4100. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4101. EVENT_INDEX(5)));
  4102. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4103. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4104. amdgpu_ring_write(ring, upper_32_bits(addr));
  4105. amdgpu_ring_write(ring, lower_32_bits(seq));
  4106. amdgpu_ring_write(ring, upper_32_bits(seq));
  4107. }
  4108. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4109. enum amdgpu_interrupt_state state)
  4110. {
  4111. u32 cp_int_cntl;
  4112. switch (state) {
  4113. case AMDGPU_IRQ_STATE_DISABLE:
  4114. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4115. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4116. TIME_STAMP_INT_ENABLE, 0);
  4117. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4118. break;
  4119. case AMDGPU_IRQ_STATE_ENABLE:
  4120. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4121. cp_int_cntl =
  4122. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4123. TIME_STAMP_INT_ENABLE, 1);
  4124. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4125. break;
  4126. default:
  4127. break;
  4128. }
  4129. }
  4130. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4131. int me, int pipe,
  4132. enum amdgpu_interrupt_state state)
  4133. {
  4134. u32 mec_int_cntl, mec_int_cntl_reg;
  4135. /*
  4136. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4137. * handles the setting of interrupts for this specific pipe. All other
  4138. * pipes' interrupts are set by amdkfd.
  4139. */
  4140. if (me == 1) {
  4141. switch (pipe) {
  4142. case 0:
  4143. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4144. break;
  4145. default:
  4146. DRM_DEBUG("invalid pipe %d\n", pipe);
  4147. return;
  4148. }
  4149. } else {
  4150. DRM_DEBUG("invalid me %d\n", me);
  4151. return;
  4152. }
  4153. switch (state) {
  4154. case AMDGPU_IRQ_STATE_DISABLE:
  4155. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4156. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4157. TIME_STAMP_INT_ENABLE, 0);
  4158. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4159. break;
  4160. case AMDGPU_IRQ_STATE_ENABLE:
  4161. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4162. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4163. TIME_STAMP_INT_ENABLE, 1);
  4164. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4165. break;
  4166. default:
  4167. break;
  4168. }
  4169. }
  4170. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4171. struct amdgpu_irq_src *source,
  4172. unsigned type,
  4173. enum amdgpu_interrupt_state state)
  4174. {
  4175. u32 cp_int_cntl;
  4176. switch (state) {
  4177. case AMDGPU_IRQ_STATE_DISABLE:
  4178. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4179. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4180. PRIV_REG_INT_ENABLE, 0);
  4181. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4182. break;
  4183. case AMDGPU_IRQ_STATE_ENABLE:
  4184. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4185. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4186. PRIV_REG_INT_ENABLE, 0);
  4187. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4188. break;
  4189. default:
  4190. break;
  4191. }
  4192. return 0;
  4193. }
  4194. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4195. struct amdgpu_irq_src *source,
  4196. unsigned type,
  4197. enum amdgpu_interrupt_state state)
  4198. {
  4199. u32 cp_int_cntl;
  4200. switch (state) {
  4201. case AMDGPU_IRQ_STATE_DISABLE:
  4202. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4203. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4204. PRIV_INSTR_INT_ENABLE, 0);
  4205. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4206. break;
  4207. case AMDGPU_IRQ_STATE_ENABLE:
  4208. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4209. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4210. PRIV_INSTR_INT_ENABLE, 1);
  4211. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4212. break;
  4213. default:
  4214. break;
  4215. }
  4216. return 0;
  4217. }
  4218. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4219. struct amdgpu_irq_src *src,
  4220. unsigned type,
  4221. enum amdgpu_interrupt_state state)
  4222. {
  4223. switch (type) {
  4224. case AMDGPU_CP_IRQ_GFX_EOP:
  4225. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4226. break;
  4227. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4228. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4229. break;
  4230. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4231. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4232. break;
  4233. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4234. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4235. break;
  4236. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4237. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4238. break;
  4239. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4240. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4241. break;
  4242. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4243. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4244. break;
  4245. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4246. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4247. break;
  4248. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4249. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4250. break;
  4251. default:
  4252. break;
  4253. }
  4254. return 0;
  4255. }
  4256. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4257. struct amdgpu_irq_src *source,
  4258. struct amdgpu_iv_entry *entry)
  4259. {
  4260. int i;
  4261. u8 me_id, pipe_id, queue_id;
  4262. struct amdgpu_ring *ring;
  4263. DRM_DEBUG("IH: CP EOP\n");
  4264. me_id = (entry->ring_id & 0x0c) >> 2;
  4265. pipe_id = (entry->ring_id & 0x03) >> 0;
  4266. queue_id = (entry->ring_id & 0x70) >> 4;
  4267. switch (me_id) {
  4268. case 0:
  4269. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4270. break;
  4271. case 1:
  4272. case 2:
  4273. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4274. ring = &adev->gfx.compute_ring[i];
  4275. /* Per-queue interrupt is supported for MEC starting from VI.
  4276. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4277. */
  4278. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4279. amdgpu_fence_process(ring);
  4280. }
  4281. break;
  4282. }
  4283. return 0;
  4284. }
  4285. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4286. struct amdgpu_irq_src *source,
  4287. struct amdgpu_iv_entry *entry)
  4288. {
  4289. DRM_ERROR("Illegal register access in command stream\n");
  4290. schedule_work(&adev->reset_work);
  4291. return 0;
  4292. }
  4293. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4294. struct amdgpu_irq_src *source,
  4295. struct amdgpu_iv_entry *entry)
  4296. {
  4297. DRM_ERROR("Illegal instruction in command stream\n");
  4298. schedule_work(&adev->reset_work);
  4299. return 0;
  4300. }
  4301. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4302. .early_init = gfx_v8_0_early_init,
  4303. .late_init = NULL,
  4304. .sw_init = gfx_v8_0_sw_init,
  4305. .sw_fini = gfx_v8_0_sw_fini,
  4306. .hw_init = gfx_v8_0_hw_init,
  4307. .hw_fini = gfx_v8_0_hw_fini,
  4308. .suspend = gfx_v8_0_suspend,
  4309. .resume = gfx_v8_0_resume,
  4310. .is_idle = gfx_v8_0_is_idle,
  4311. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4312. .soft_reset = gfx_v8_0_soft_reset,
  4313. .print_status = gfx_v8_0_print_status,
  4314. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4315. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4316. };
  4317. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4318. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4319. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4320. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4321. .parse_cs = NULL,
  4322. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4323. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4324. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4325. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4326. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4327. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4328. .test_ring = gfx_v8_0_ring_test_ring,
  4329. .test_ib = gfx_v8_0_ring_test_ib,
  4330. .insert_nop = amdgpu_ring_insert_nop,
  4331. };
  4332. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4333. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4334. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4335. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4336. .parse_cs = NULL,
  4337. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4338. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4339. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4340. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4341. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4342. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4343. .test_ring = gfx_v8_0_ring_test_ring,
  4344. .test_ib = gfx_v8_0_ring_test_ib,
  4345. .insert_nop = amdgpu_ring_insert_nop,
  4346. };
  4347. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4348. {
  4349. int i;
  4350. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4351. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4352. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4353. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4354. }
  4355. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4356. .set = gfx_v8_0_set_eop_interrupt_state,
  4357. .process = gfx_v8_0_eop_irq,
  4358. };
  4359. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4360. .set = gfx_v8_0_set_priv_reg_fault_state,
  4361. .process = gfx_v8_0_priv_reg_irq,
  4362. };
  4363. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4364. .set = gfx_v8_0_set_priv_inst_fault_state,
  4365. .process = gfx_v8_0_priv_inst_irq,
  4366. };
  4367. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4368. {
  4369. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4370. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4371. adev->gfx.priv_reg_irq.num_types = 1;
  4372. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4373. adev->gfx.priv_inst_irq.num_types = 1;
  4374. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4375. }
  4376. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4377. {
  4378. /* init asci gds info */
  4379. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4380. adev->gds.gws.total_size = 64;
  4381. adev->gds.oa.total_size = 16;
  4382. if (adev->gds.mem.total_size == 64 * 1024) {
  4383. adev->gds.mem.gfx_partition_size = 4096;
  4384. adev->gds.mem.cs_partition_size = 4096;
  4385. adev->gds.gws.gfx_partition_size = 4;
  4386. adev->gds.gws.cs_partition_size = 4;
  4387. adev->gds.oa.gfx_partition_size = 4;
  4388. adev->gds.oa.cs_partition_size = 1;
  4389. } else {
  4390. adev->gds.mem.gfx_partition_size = 1024;
  4391. adev->gds.mem.cs_partition_size = 1024;
  4392. adev->gds.gws.gfx_partition_size = 16;
  4393. adev->gds.gws.cs_partition_size = 16;
  4394. adev->gds.oa.gfx_partition_size = 4;
  4395. adev->gds.oa.cs_partition_size = 4;
  4396. }
  4397. }
  4398. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4399. u32 se, u32 sh)
  4400. {
  4401. u32 mask = 0, tmp, tmp1;
  4402. int i;
  4403. gfx_v8_0_select_se_sh(adev, se, sh);
  4404. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4405. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4406. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4407. tmp &= 0xffff0000;
  4408. tmp |= tmp1;
  4409. tmp >>= 16;
  4410. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4411. mask <<= 1;
  4412. mask |= 1;
  4413. }
  4414. return (~tmp) & mask;
  4415. }
  4416. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4417. struct amdgpu_cu_info *cu_info)
  4418. {
  4419. int i, j, k, counter, active_cu_number = 0;
  4420. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4421. if (!adev || !cu_info)
  4422. return -EINVAL;
  4423. mutex_lock(&adev->grbm_idx_mutex);
  4424. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4425. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4426. mask = 1;
  4427. ao_bitmap = 0;
  4428. counter = 0;
  4429. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4430. cu_info->bitmap[i][j] = bitmap;
  4431. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4432. if (bitmap & mask) {
  4433. if (counter < 2)
  4434. ao_bitmap |= mask;
  4435. counter ++;
  4436. }
  4437. mask <<= 1;
  4438. }
  4439. active_cu_number += counter;
  4440. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4441. }
  4442. }
  4443. cu_info->number = active_cu_number;
  4444. cu_info->ao_cu_mask = ao_cu_mask;
  4445. mutex_unlock(&adev->grbm_idx_mutex);
  4446. return 0;
  4447. }