imx-hdmi.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698
  1. /*
  2. * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  10. * for SLISHDMI13T and SLIPHDMIT IP cores
  11. *
  12. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  13. */
  14. #include <linux/irq.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/of_device.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_edid.h>
  24. #include <drm/drm_encoder_slave.h>
  25. #include "imx-hdmi.h"
  26. #define HDMI_EDID_LEN 512
  27. #define RGB 0
  28. #define YCBCR444 1
  29. #define YCBCR422_16BITS 2
  30. #define YCBCR422_8BITS 3
  31. #define XVYCC444 4
  32. enum hdmi_datamap {
  33. RGB444_8B = 0x01,
  34. RGB444_10B = 0x03,
  35. RGB444_12B = 0x05,
  36. RGB444_16B = 0x07,
  37. YCbCr444_8B = 0x09,
  38. YCbCr444_10B = 0x0B,
  39. YCbCr444_12B = 0x0D,
  40. YCbCr444_16B = 0x0F,
  41. YCbCr422_8B = 0x16,
  42. YCbCr422_10B = 0x14,
  43. YCbCr422_12B = 0x12,
  44. };
  45. static const u16 csc_coeff_default[3][4] = {
  46. { 0x2000, 0x0000, 0x0000, 0x0000 },
  47. { 0x0000, 0x2000, 0x0000, 0x0000 },
  48. { 0x0000, 0x0000, 0x2000, 0x0000 }
  49. };
  50. static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
  51. { 0x2000, 0x6926, 0x74fd, 0x010e },
  52. { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
  53. { 0x2000, 0x0000, 0x38b4, 0x7e3b }
  54. };
  55. static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
  56. { 0x2000, 0x7106, 0x7a02, 0x00a7 },
  57. { 0x2000, 0x3264, 0x0000, 0x7e6d },
  58. { 0x2000, 0x0000, 0x3b61, 0x7e25 }
  59. };
  60. static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
  61. { 0x2591, 0x1322, 0x074b, 0x0000 },
  62. { 0x6535, 0x2000, 0x7acc, 0x0200 },
  63. { 0x6acd, 0x7534, 0x2000, 0x0200 }
  64. };
  65. static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
  66. { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
  67. { 0x62f0, 0x2000, 0x7d11, 0x0200 },
  68. { 0x6756, 0x78ab, 0x2000, 0x0200 }
  69. };
  70. struct hdmi_vmode {
  71. bool mdvi;
  72. bool mhsyncpolarity;
  73. bool mvsyncpolarity;
  74. bool minterlaced;
  75. bool mdataenablepolarity;
  76. unsigned int mpixelclock;
  77. unsigned int mpixelrepetitioninput;
  78. unsigned int mpixelrepetitionoutput;
  79. };
  80. struct hdmi_data_info {
  81. unsigned int enc_in_format;
  82. unsigned int enc_out_format;
  83. unsigned int enc_color_depth;
  84. unsigned int colorimetry;
  85. unsigned int pix_repet_factor;
  86. unsigned int hdcp_enable;
  87. struct hdmi_vmode video_mode;
  88. };
  89. struct imx_hdmi {
  90. struct drm_connector connector;
  91. struct drm_encoder *encoder;
  92. struct drm_bridge *bridge;
  93. enum imx_hdmi_devtype dev_type;
  94. struct device *dev;
  95. struct clk *isfr_clk;
  96. struct clk *iahb_clk;
  97. struct hdmi_data_info hdmi_data;
  98. const struct imx_hdmi_plat_data *plat_data;
  99. int vic;
  100. u8 edid[HDMI_EDID_LEN];
  101. bool cable_plugin;
  102. bool phy_enabled;
  103. struct drm_display_mode previous_mode;
  104. struct regmap *regmap;
  105. struct i2c_adapter *ddc;
  106. void __iomem *regs;
  107. unsigned int sample_rate;
  108. int ratio;
  109. };
  110. static inline void hdmi_writeb(struct imx_hdmi *hdmi, u8 val, int offset)
  111. {
  112. writeb(val, hdmi->regs + offset);
  113. }
  114. static inline u8 hdmi_readb(struct imx_hdmi *hdmi, int offset)
  115. {
  116. return readb(hdmi->regs + offset);
  117. }
  118. static void hdmi_modb(struct imx_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
  119. {
  120. u8 val = hdmi_readb(hdmi, reg) & ~mask;
  121. val |= data & mask;
  122. hdmi_writeb(hdmi, val, reg);
  123. }
  124. static void hdmi_mask_writeb(struct imx_hdmi *hdmi, u8 data, unsigned int reg,
  125. u8 shift, u8 mask)
  126. {
  127. hdmi_modb(hdmi, data << shift, mask, reg);
  128. }
  129. static void hdmi_set_clock_regenerator_n(struct imx_hdmi *hdmi,
  130. unsigned int value)
  131. {
  132. hdmi_writeb(hdmi, value & 0xff, HDMI_AUD_N1);
  133. hdmi_writeb(hdmi, (value >> 8) & 0xff, HDMI_AUD_N2);
  134. hdmi_writeb(hdmi, (value >> 16) & 0x0f, HDMI_AUD_N3);
  135. /* nshift factor = 0 */
  136. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
  137. }
  138. static void hdmi_regenerate_cts(struct imx_hdmi *hdmi, unsigned int cts)
  139. {
  140. /* Must be set/cleared first */
  141. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  142. hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
  143. hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
  144. hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
  145. HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  146. }
  147. static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
  148. unsigned int ratio)
  149. {
  150. unsigned int n = (128 * freq) / 1000;
  151. switch (freq) {
  152. case 32000:
  153. if (pixel_clk == 25170000)
  154. n = (ratio == 150) ? 9152 : 4576;
  155. else if (pixel_clk == 27020000)
  156. n = (ratio == 150) ? 8192 : 4096;
  157. else if (pixel_clk == 74170000 || pixel_clk == 148350000)
  158. n = 11648;
  159. else
  160. n = 4096;
  161. break;
  162. case 44100:
  163. if (pixel_clk == 25170000)
  164. n = 7007;
  165. else if (pixel_clk == 74170000)
  166. n = 17836;
  167. else if (pixel_clk == 148350000)
  168. n = (ratio == 150) ? 17836 : 8918;
  169. else
  170. n = 6272;
  171. break;
  172. case 48000:
  173. if (pixel_clk == 25170000)
  174. n = (ratio == 150) ? 9152 : 6864;
  175. else if (pixel_clk == 27020000)
  176. n = (ratio == 150) ? 8192 : 6144;
  177. else if (pixel_clk == 74170000)
  178. n = 11648;
  179. else if (pixel_clk == 148350000)
  180. n = (ratio == 150) ? 11648 : 5824;
  181. else
  182. n = 6144;
  183. break;
  184. case 88200:
  185. n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
  186. break;
  187. case 96000:
  188. n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
  189. break;
  190. case 176400:
  191. n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
  192. break;
  193. case 192000:
  194. n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
  195. break;
  196. default:
  197. break;
  198. }
  199. return n;
  200. }
  201. static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
  202. unsigned int ratio)
  203. {
  204. unsigned int cts = 0;
  205. pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
  206. pixel_clk, ratio);
  207. switch (freq) {
  208. case 32000:
  209. if (pixel_clk == 297000000) {
  210. cts = 222750;
  211. break;
  212. }
  213. case 48000:
  214. case 96000:
  215. case 192000:
  216. switch (pixel_clk) {
  217. case 25200000:
  218. case 27000000:
  219. case 54000000:
  220. case 74250000:
  221. case 148500000:
  222. cts = pixel_clk / 1000;
  223. break;
  224. case 297000000:
  225. cts = 247500;
  226. break;
  227. /*
  228. * All other TMDS clocks are not supported by
  229. * DWC_hdmi_tx. The TMDS clocks divided or
  230. * multiplied by 1,001 coefficients are not
  231. * supported.
  232. */
  233. default:
  234. break;
  235. }
  236. break;
  237. case 44100:
  238. case 88200:
  239. case 176400:
  240. switch (pixel_clk) {
  241. case 25200000:
  242. cts = 28000;
  243. break;
  244. case 27000000:
  245. cts = 30000;
  246. break;
  247. case 54000000:
  248. cts = 60000;
  249. break;
  250. case 74250000:
  251. cts = 82500;
  252. break;
  253. case 148500000:
  254. cts = 165000;
  255. break;
  256. case 297000000:
  257. cts = 247500;
  258. break;
  259. default:
  260. break;
  261. }
  262. break;
  263. default:
  264. break;
  265. }
  266. if (ratio == 100)
  267. return cts;
  268. return (cts * ratio) / 100;
  269. }
  270. static void hdmi_set_clk_regenerator(struct imx_hdmi *hdmi,
  271. unsigned long pixel_clk)
  272. {
  273. unsigned int clk_n, clk_cts;
  274. clk_n = hdmi_compute_n(hdmi->sample_rate, pixel_clk,
  275. hdmi->ratio);
  276. clk_cts = hdmi_compute_cts(hdmi->sample_rate, pixel_clk,
  277. hdmi->ratio);
  278. if (!clk_cts) {
  279. dev_dbg(hdmi->dev, "%s: pixel clock not supported: %lu\n",
  280. __func__, pixel_clk);
  281. return;
  282. }
  283. dev_dbg(hdmi->dev, "%s: samplerate=%d ratio=%d pixelclk=%lu N=%d cts=%d\n",
  284. __func__, hdmi->sample_rate, hdmi->ratio,
  285. pixel_clk, clk_n, clk_cts);
  286. hdmi_set_clock_regenerator_n(hdmi, clk_n);
  287. hdmi_regenerate_cts(hdmi, clk_cts);
  288. }
  289. static void hdmi_init_clk_regenerator(struct imx_hdmi *hdmi)
  290. {
  291. hdmi_set_clk_regenerator(hdmi, 74250000);
  292. }
  293. static void hdmi_clk_regenerator_update_pixel_clock(struct imx_hdmi *hdmi)
  294. {
  295. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock);
  296. }
  297. /*
  298. * this submodule is responsible for the video data synchronization.
  299. * for example, for RGB 4:4:4 input, the data map is defined as
  300. * pin{47~40} <==> R[7:0]
  301. * pin{31~24} <==> G[7:0]
  302. * pin{15~8} <==> B[7:0]
  303. */
  304. static void hdmi_video_sample(struct imx_hdmi *hdmi)
  305. {
  306. int color_format = 0;
  307. u8 val;
  308. if (hdmi->hdmi_data.enc_in_format == RGB) {
  309. if (hdmi->hdmi_data.enc_color_depth == 8)
  310. color_format = 0x01;
  311. else if (hdmi->hdmi_data.enc_color_depth == 10)
  312. color_format = 0x03;
  313. else if (hdmi->hdmi_data.enc_color_depth == 12)
  314. color_format = 0x05;
  315. else if (hdmi->hdmi_data.enc_color_depth == 16)
  316. color_format = 0x07;
  317. else
  318. return;
  319. } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
  320. if (hdmi->hdmi_data.enc_color_depth == 8)
  321. color_format = 0x09;
  322. else if (hdmi->hdmi_data.enc_color_depth == 10)
  323. color_format = 0x0B;
  324. else if (hdmi->hdmi_data.enc_color_depth == 12)
  325. color_format = 0x0D;
  326. else if (hdmi->hdmi_data.enc_color_depth == 16)
  327. color_format = 0x0F;
  328. else
  329. return;
  330. } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
  331. if (hdmi->hdmi_data.enc_color_depth == 8)
  332. color_format = 0x16;
  333. else if (hdmi->hdmi_data.enc_color_depth == 10)
  334. color_format = 0x14;
  335. else if (hdmi->hdmi_data.enc_color_depth == 12)
  336. color_format = 0x12;
  337. else
  338. return;
  339. }
  340. val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
  341. ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
  342. HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
  343. hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
  344. /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
  345. val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
  346. HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
  347. HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
  348. hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
  349. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
  350. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
  351. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
  352. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
  353. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
  354. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
  355. }
  356. static int is_color_space_conversion(struct imx_hdmi *hdmi)
  357. {
  358. return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
  359. }
  360. static int is_color_space_decimation(struct imx_hdmi *hdmi)
  361. {
  362. if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
  363. return 0;
  364. if (hdmi->hdmi_data.enc_in_format == RGB ||
  365. hdmi->hdmi_data.enc_in_format == YCBCR444)
  366. return 1;
  367. return 0;
  368. }
  369. static int is_color_space_interpolation(struct imx_hdmi *hdmi)
  370. {
  371. if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
  372. return 0;
  373. if (hdmi->hdmi_data.enc_out_format == RGB ||
  374. hdmi->hdmi_data.enc_out_format == YCBCR444)
  375. return 1;
  376. return 0;
  377. }
  378. static void imx_hdmi_update_csc_coeffs(struct imx_hdmi *hdmi)
  379. {
  380. const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
  381. unsigned i;
  382. u32 csc_scale = 1;
  383. if (is_color_space_conversion(hdmi)) {
  384. if (hdmi->hdmi_data.enc_out_format == RGB) {
  385. if (hdmi->hdmi_data.colorimetry ==
  386. HDMI_COLORIMETRY_ITU_601)
  387. csc_coeff = &csc_coeff_rgb_out_eitu601;
  388. else
  389. csc_coeff = &csc_coeff_rgb_out_eitu709;
  390. } else if (hdmi->hdmi_data.enc_in_format == RGB) {
  391. if (hdmi->hdmi_data.colorimetry ==
  392. HDMI_COLORIMETRY_ITU_601)
  393. csc_coeff = &csc_coeff_rgb_in_eitu601;
  394. else
  395. csc_coeff = &csc_coeff_rgb_in_eitu709;
  396. csc_scale = 0;
  397. }
  398. }
  399. /* The CSC registers are sequential, alternating MSB then LSB */
  400. for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
  401. u16 coeff_a = (*csc_coeff)[0][i];
  402. u16 coeff_b = (*csc_coeff)[1][i];
  403. u16 coeff_c = (*csc_coeff)[2][i];
  404. hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
  405. hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
  406. hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
  407. hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
  408. hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
  409. hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
  410. }
  411. hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
  412. HDMI_CSC_SCALE);
  413. }
  414. static void hdmi_video_csc(struct imx_hdmi *hdmi)
  415. {
  416. int color_depth = 0;
  417. int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
  418. int decimation = 0;
  419. /* YCC422 interpolation to 444 mode */
  420. if (is_color_space_interpolation(hdmi))
  421. interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
  422. else if (is_color_space_decimation(hdmi))
  423. decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
  424. if (hdmi->hdmi_data.enc_color_depth == 8)
  425. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
  426. else if (hdmi->hdmi_data.enc_color_depth == 10)
  427. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
  428. else if (hdmi->hdmi_data.enc_color_depth == 12)
  429. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
  430. else if (hdmi->hdmi_data.enc_color_depth == 16)
  431. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
  432. else
  433. return;
  434. /* Configure the CSC registers */
  435. hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
  436. hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
  437. HDMI_CSC_SCALE);
  438. imx_hdmi_update_csc_coeffs(hdmi);
  439. }
  440. /*
  441. * HDMI video packetizer is used to packetize the data.
  442. * for example, if input is YCC422 mode or repeater is used,
  443. * data should be repacked this module can be bypassed.
  444. */
  445. static void hdmi_video_packetize(struct imx_hdmi *hdmi)
  446. {
  447. unsigned int color_depth = 0;
  448. unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
  449. unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
  450. struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
  451. u8 val, vp_conf;
  452. if (hdmi_data->enc_out_format == RGB ||
  453. hdmi_data->enc_out_format == YCBCR444) {
  454. if (!hdmi_data->enc_color_depth) {
  455. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  456. } else if (hdmi_data->enc_color_depth == 8) {
  457. color_depth = 4;
  458. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  459. } else if (hdmi_data->enc_color_depth == 10) {
  460. color_depth = 5;
  461. } else if (hdmi_data->enc_color_depth == 12) {
  462. color_depth = 6;
  463. } else if (hdmi_data->enc_color_depth == 16) {
  464. color_depth = 7;
  465. } else {
  466. return;
  467. }
  468. } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
  469. if (!hdmi_data->enc_color_depth ||
  470. hdmi_data->enc_color_depth == 8)
  471. remap_size = HDMI_VP_REMAP_YCC422_16bit;
  472. else if (hdmi_data->enc_color_depth == 10)
  473. remap_size = HDMI_VP_REMAP_YCC422_20bit;
  474. else if (hdmi_data->enc_color_depth == 12)
  475. remap_size = HDMI_VP_REMAP_YCC422_24bit;
  476. else
  477. return;
  478. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
  479. } else {
  480. return;
  481. }
  482. /* set the packetizer registers */
  483. val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
  484. HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
  485. ((hdmi_data->pix_repet_factor <<
  486. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
  487. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
  488. hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
  489. hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
  490. HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
  491. /* Data from pixel repeater block */
  492. if (hdmi_data->pix_repet_factor > 1) {
  493. vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
  494. HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
  495. } else { /* data from packetizer block */
  496. vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
  497. HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
  498. }
  499. hdmi_modb(hdmi, vp_conf,
  500. HDMI_VP_CONF_PR_EN_MASK |
  501. HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
  502. hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
  503. HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
  504. hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
  505. if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
  506. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  507. HDMI_VP_CONF_PP_EN_ENABLE |
  508. HDMI_VP_CONF_YCC422_EN_DISABLE;
  509. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
  510. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  511. HDMI_VP_CONF_PP_EN_DISABLE |
  512. HDMI_VP_CONF_YCC422_EN_ENABLE;
  513. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
  514. vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
  515. HDMI_VP_CONF_PP_EN_DISABLE |
  516. HDMI_VP_CONF_YCC422_EN_DISABLE;
  517. } else {
  518. return;
  519. }
  520. hdmi_modb(hdmi, vp_conf,
  521. HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
  522. HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
  523. hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
  524. HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
  525. HDMI_VP_STUFF_PP_STUFFING_MASK |
  526. HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
  527. hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
  528. HDMI_VP_CONF);
  529. }
  530. static inline void hdmi_phy_test_clear(struct imx_hdmi *hdmi,
  531. unsigned char bit)
  532. {
  533. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
  534. HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
  535. }
  536. static inline void hdmi_phy_test_enable(struct imx_hdmi *hdmi,
  537. unsigned char bit)
  538. {
  539. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
  540. HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
  541. }
  542. static inline void hdmi_phy_test_clock(struct imx_hdmi *hdmi,
  543. unsigned char bit)
  544. {
  545. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
  546. HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
  547. }
  548. static inline void hdmi_phy_test_din(struct imx_hdmi *hdmi,
  549. unsigned char bit)
  550. {
  551. hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
  552. }
  553. static inline void hdmi_phy_test_dout(struct imx_hdmi *hdmi,
  554. unsigned char bit)
  555. {
  556. hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
  557. }
  558. static bool hdmi_phy_wait_i2c_done(struct imx_hdmi *hdmi, int msec)
  559. {
  560. while ((hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
  561. if (msec-- == 0)
  562. return false;
  563. udelay(1000);
  564. }
  565. return true;
  566. }
  567. static void __hdmi_phy_i2c_write(struct imx_hdmi *hdmi, unsigned short data,
  568. unsigned char addr)
  569. {
  570. hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
  571. hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
  572. hdmi_writeb(hdmi, (unsigned char)(data >> 8),
  573. HDMI_PHY_I2CM_DATAO_1_ADDR);
  574. hdmi_writeb(hdmi, (unsigned char)(data >> 0),
  575. HDMI_PHY_I2CM_DATAO_0_ADDR);
  576. hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
  577. HDMI_PHY_I2CM_OPERATION_ADDR);
  578. hdmi_phy_wait_i2c_done(hdmi, 1000);
  579. }
  580. static int hdmi_phy_i2c_write(struct imx_hdmi *hdmi, unsigned short data,
  581. unsigned char addr)
  582. {
  583. __hdmi_phy_i2c_write(hdmi, data, addr);
  584. return 0;
  585. }
  586. static void imx_hdmi_phy_enable_power(struct imx_hdmi *hdmi, u8 enable)
  587. {
  588. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  589. HDMI_PHY_CONF0_PDZ_OFFSET,
  590. HDMI_PHY_CONF0_PDZ_MASK);
  591. }
  592. static void imx_hdmi_phy_enable_tmds(struct imx_hdmi *hdmi, u8 enable)
  593. {
  594. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  595. HDMI_PHY_CONF0_ENTMDS_OFFSET,
  596. HDMI_PHY_CONF0_ENTMDS_MASK);
  597. }
  598. static void imx_hdmi_phy_gen2_pddq(struct imx_hdmi *hdmi, u8 enable)
  599. {
  600. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  601. HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
  602. HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
  603. }
  604. static void imx_hdmi_phy_gen2_txpwron(struct imx_hdmi *hdmi, u8 enable)
  605. {
  606. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  607. HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
  608. HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
  609. }
  610. static void imx_hdmi_phy_sel_data_en_pol(struct imx_hdmi *hdmi, u8 enable)
  611. {
  612. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  613. HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
  614. HDMI_PHY_CONF0_SELDATAENPOL_MASK);
  615. }
  616. static void imx_hdmi_phy_sel_interface_control(struct imx_hdmi *hdmi, u8 enable)
  617. {
  618. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  619. HDMI_PHY_CONF0_SELDIPIF_OFFSET,
  620. HDMI_PHY_CONF0_SELDIPIF_MASK);
  621. }
  622. enum {
  623. RES_8,
  624. RES_10,
  625. RES_12,
  626. RES_MAX,
  627. };
  628. struct mpll_config {
  629. unsigned long mpixelclock;
  630. struct {
  631. u16 cpce;
  632. u16 gmp;
  633. } res[RES_MAX];
  634. };
  635. static const struct mpll_config mpll_config[] = {
  636. {
  637. 45250000, {
  638. { 0x01e0, 0x0000 },
  639. { 0x21e1, 0x0000 },
  640. { 0x41e2, 0x0000 }
  641. },
  642. }, {
  643. 92500000, {
  644. { 0x0140, 0x0005 },
  645. { 0x2141, 0x0005 },
  646. { 0x4142, 0x0005 },
  647. },
  648. }, {
  649. 148500000, {
  650. { 0x00a0, 0x000a },
  651. { 0x20a1, 0x000a },
  652. { 0x40a2, 0x000a },
  653. },
  654. }, {
  655. ~0UL, {
  656. { 0x00a0, 0x000a },
  657. { 0x2001, 0x000f },
  658. { 0x4002, 0x000f },
  659. },
  660. }
  661. };
  662. struct curr_ctrl {
  663. unsigned long mpixelclock;
  664. u16 curr[RES_MAX];
  665. };
  666. static const struct curr_ctrl curr_ctrl[] = {
  667. /* pixelclk bpp8 bpp10 bpp12 */
  668. {
  669. 54000000, { 0x091c, 0x091c, 0x06dc },
  670. }, {
  671. 58400000, { 0x091c, 0x06dc, 0x06dc },
  672. }, {
  673. 72000000, { 0x06dc, 0x06dc, 0x091c },
  674. }, {
  675. 74250000, { 0x06dc, 0x0b5c, 0x091c },
  676. }, {
  677. 118800000, { 0x091c, 0x091c, 0x06dc },
  678. }, {
  679. 216000000, { 0x06dc, 0x0b5c, 0x091c },
  680. }
  681. };
  682. static int hdmi_phy_configure(struct imx_hdmi *hdmi, unsigned char prep,
  683. unsigned char res, int cscon)
  684. {
  685. unsigned res_idx, i;
  686. u8 val, msec;
  687. if (prep)
  688. return -EINVAL;
  689. switch (res) {
  690. case 0: /* color resolution 0 is 8 bit colour depth */
  691. case 8:
  692. res_idx = RES_8;
  693. break;
  694. case 10:
  695. res_idx = RES_10;
  696. break;
  697. case 12:
  698. res_idx = RES_12;
  699. break;
  700. default:
  701. return -EINVAL;
  702. }
  703. /* Enable csc path */
  704. if (cscon)
  705. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
  706. else
  707. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
  708. hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
  709. /* gen2 tx power off */
  710. imx_hdmi_phy_gen2_txpwron(hdmi, 0);
  711. /* gen2 pddq */
  712. imx_hdmi_phy_gen2_pddq(hdmi, 1);
  713. /* PHY reset */
  714. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
  715. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
  716. hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
  717. hdmi_phy_test_clear(hdmi, 1);
  718. hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
  719. HDMI_PHY_I2CM_SLAVE_ADDR);
  720. hdmi_phy_test_clear(hdmi, 0);
  721. /* PLL/MPLL Cfg - always match on final entry */
  722. for (i = 0; i < ARRAY_SIZE(mpll_config) - 1; i++)
  723. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  724. mpll_config[i].mpixelclock)
  725. break;
  726. hdmi_phy_i2c_write(hdmi, mpll_config[i].res[res_idx].cpce, 0x06);
  727. hdmi_phy_i2c_write(hdmi, mpll_config[i].res[res_idx].gmp, 0x15);
  728. for (i = 0; i < ARRAY_SIZE(curr_ctrl); i++)
  729. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  730. curr_ctrl[i].mpixelclock)
  731. break;
  732. if (i >= ARRAY_SIZE(curr_ctrl)) {
  733. dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
  734. hdmi->hdmi_data.video_mode.mpixelclock);
  735. return -EINVAL;
  736. }
  737. /* CURRCTRL */
  738. hdmi_phy_i2c_write(hdmi, curr_ctrl[i].curr[res_idx], 0x10);
  739. hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
  740. hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
  741. /* RESISTANCE TERM 133Ohm Cfg */
  742. hdmi_phy_i2c_write(hdmi, 0x0005, 0x19); /* TXTERM */
  743. /* PREEMP Cgf 0.00 */
  744. hdmi_phy_i2c_write(hdmi, 0x800d, 0x09); /* CKSYMTXCTRL */
  745. /* TX/CK LVL 10 */
  746. hdmi_phy_i2c_write(hdmi, 0x01ad, 0x0E); /* VLEVCTRL */
  747. /* REMOVE CLK TERM */
  748. hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
  749. imx_hdmi_phy_enable_power(hdmi, 1);
  750. /* toggle TMDS enable */
  751. imx_hdmi_phy_enable_tmds(hdmi, 0);
  752. imx_hdmi_phy_enable_tmds(hdmi, 1);
  753. /* gen2 tx power on */
  754. imx_hdmi_phy_gen2_txpwron(hdmi, 1);
  755. imx_hdmi_phy_gen2_pddq(hdmi, 0);
  756. /*Wait for PHY PLL lock */
  757. msec = 5;
  758. do {
  759. val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
  760. if (!val)
  761. break;
  762. if (msec == 0) {
  763. dev_err(hdmi->dev, "PHY PLL not locked\n");
  764. return -ETIMEDOUT;
  765. }
  766. udelay(1000);
  767. msec--;
  768. } while (1);
  769. return 0;
  770. }
  771. static int imx_hdmi_phy_init(struct imx_hdmi *hdmi)
  772. {
  773. int i, ret;
  774. bool cscon = false;
  775. /*check csc whether needed activated in HDMI mode */
  776. cscon = (is_color_space_conversion(hdmi) &&
  777. !hdmi->hdmi_data.video_mode.mdvi);
  778. /* HDMI Phy spec says to do the phy initialization sequence twice */
  779. for (i = 0; i < 2; i++) {
  780. imx_hdmi_phy_sel_data_en_pol(hdmi, 1);
  781. imx_hdmi_phy_sel_interface_control(hdmi, 0);
  782. imx_hdmi_phy_enable_tmds(hdmi, 0);
  783. imx_hdmi_phy_enable_power(hdmi, 0);
  784. /* Enable CSC */
  785. ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
  786. if (ret)
  787. return ret;
  788. }
  789. hdmi->phy_enabled = true;
  790. return 0;
  791. }
  792. static void hdmi_tx_hdcp_config(struct imx_hdmi *hdmi)
  793. {
  794. u8 de;
  795. if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
  796. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
  797. else
  798. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
  799. /* disable rx detect */
  800. hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
  801. HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
  802. hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
  803. hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
  804. HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
  805. }
  806. static void hdmi_config_AVI(struct imx_hdmi *hdmi)
  807. {
  808. u8 val, pix_fmt, under_scan;
  809. u8 act_ratio, coded_ratio, colorimetry, ext_colorimetry;
  810. bool aspect_16_9;
  811. aspect_16_9 = false; /* FIXME */
  812. /* AVI Data Byte 1 */
  813. if (hdmi->hdmi_data.enc_out_format == YCBCR444)
  814. pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_YCBCR444;
  815. else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
  816. pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_YCBCR422;
  817. else
  818. pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_RGB;
  819. under_scan = HDMI_FC_AVICONF0_SCAN_INFO_NODATA;
  820. /*
  821. * Active format identification data is present in the AVI InfoFrame.
  822. * Under scan info, no bar data
  823. */
  824. val = pix_fmt | under_scan |
  825. HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT |
  826. HDMI_FC_AVICONF0_BAR_DATA_NO_DATA;
  827. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
  828. /* AVI Data Byte 2 -Set the Aspect Ratio */
  829. if (aspect_16_9) {
  830. act_ratio = HDMI_FC_AVICONF1_ACTIVE_ASPECT_RATIO_16_9;
  831. coded_ratio = HDMI_FC_AVICONF1_CODED_ASPECT_RATIO_16_9;
  832. } else {
  833. act_ratio = HDMI_FC_AVICONF1_ACTIVE_ASPECT_RATIO_4_3;
  834. coded_ratio = HDMI_FC_AVICONF1_CODED_ASPECT_RATIO_4_3;
  835. }
  836. /* Set up colorimetry */
  837. if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
  838. colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_EXTENDED_INFO;
  839. if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
  840. ext_colorimetry =
  841. HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
  842. else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
  843. ext_colorimetry =
  844. HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC709;
  845. } else if (hdmi->hdmi_data.enc_out_format != RGB) {
  846. if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
  847. colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_SMPTE;
  848. else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
  849. colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_ITUR;
  850. ext_colorimetry = HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
  851. } else { /* Carries no data */
  852. colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_NO_DATA;
  853. ext_colorimetry = HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
  854. }
  855. val = colorimetry | coded_ratio | act_ratio;
  856. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
  857. /* AVI Data Byte 3 */
  858. val = HDMI_FC_AVICONF2_IT_CONTENT_NO_DATA | ext_colorimetry |
  859. HDMI_FC_AVICONF2_RGB_QUANT_DEFAULT |
  860. HDMI_FC_AVICONF2_SCALING_NONE;
  861. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
  862. /* AVI Data Byte 4 */
  863. hdmi_writeb(hdmi, hdmi->vic, HDMI_FC_AVIVID);
  864. /* AVI Data Byte 5- set up input and output pixel repetition */
  865. val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
  866. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
  867. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
  868. ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
  869. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
  870. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
  871. hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
  872. /* IT Content and quantization range = don't care */
  873. val = HDMI_FC_AVICONF3_IT_CONTENT_TYPE_GRAPHICS |
  874. HDMI_FC_AVICONF3_QUANT_RANGE_LIMITED;
  875. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
  876. /* AVI Data Bytes 6-13 */
  877. hdmi_writeb(hdmi, 0, HDMI_FC_AVIETB0);
  878. hdmi_writeb(hdmi, 0, HDMI_FC_AVIETB1);
  879. hdmi_writeb(hdmi, 0, HDMI_FC_AVISBB0);
  880. hdmi_writeb(hdmi, 0, HDMI_FC_AVISBB1);
  881. hdmi_writeb(hdmi, 0, HDMI_FC_AVIELB0);
  882. hdmi_writeb(hdmi, 0, HDMI_FC_AVIELB1);
  883. hdmi_writeb(hdmi, 0, HDMI_FC_AVISRB0);
  884. hdmi_writeb(hdmi, 0, HDMI_FC_AVISRB1);
  885. }
  886. static void hdmi_av_composer(struct imx_hdmi *hdmi,
  887. const struct drm_display_mode *mode)
  888. {
  889. u8 inv_val;
  890. struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
  891. int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
  892. vmode->mhsyncpolarity = !!(mode->flags & DRM_MODE_FLAG_PHSYNC);
  893. vmode->mvsyncpolarity = !!(mode->flags & DRM_MODE_FLAG_PVSYNC);
  894. vmode->minterlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  895. vmode->mpixelclock = mode->clock * 1000;
  896. dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
  897. /* Set up HDMI_FC_INVIDCONF */
  898. inv_val = (hdmi->hdmi_data.hdcp_enable ?
  899. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
  900. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
  901. inv_val |= (vmode->mvsyncpolarity ?
  902. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
  903. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW);
  904. inv_val |= (vmode->mhsyncpolarity ?
  905. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
  906. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW);
  907. inv_val |= (vmode->mdataenablepolarity ?
  908. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
  909. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
  910. if (hdmi->vic == 39)
  911. inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
  912. else
  913. inv_val |= (vmode->minterlaced ?
  914. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
  915. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW);
  916. inv_val |= (vmode->minterlaced ?
  917. HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
  918. HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE);
  919. inv_val |= (vmode->mdvi ?
  920. HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE :
  921. HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE);
  922. hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
  923. /* Set up horizontal active pixel width */
  924. hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
  925. hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
  926. /* Set up vertical active lines */
  927. hdmi_writeb(hdmi, mode->vdisplay >> 8, HDMI_FC_INVACTV1);
  928. hdmi_writeb(hdmi, mode->vdisplay, HDMI_FC_INVACTV0);
  929. /* Set up horizontal blanking pixel region width */
  930. hblank = mode->htotal - mode->hdisplay;
  931. hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
  932. hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
  933. /* Set up vertical blanking pixel region width */
  934. vblank = mode->vtotal - mode->vdisplay;
  935. hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
  936. /* Set up HSYNC active edge delay width (in pixel clks) */
  937. h_de_hs = mode->hsync_start - mode->hdisplay;
  938. hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
  939. hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
  940. /* Set up VSYNC active edge delay (in lines) */
  941. v_de_vs = mode->vsync_start - mode->vdisplay;
  942. hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
  943. /* Set up HSYNC active pulse width (in pixel clks) */
  944. hsync_len = mode->hsync_end - mode->hsync_start;
  945. hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
  946. hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
  947. /* Set up VSYNC active edge delay (in lines) */
  948. vsync_len = mode->vsync_end - mode->vsync_start;
  949. hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
  950. }
  951. static void imx_hdmi_phy_disable(struct imx_hdmi *hdmi)
  952. {
  953. if (!hdmi->phy_enabled)
  954. return;
  955. imx_hdmi_phy_enable_tmds(hdmi, 0);
  956. imx_hdmi_phy_enable_power(hdmi, 0);
  957. hdmi->phy_enabled = false;
  958. }
  959. /* HDMI Initialization Step B.4 */
  960. static void imx_hdmi_enable_video_path(struct imx_hdmi *hdmi)
  961. {
  962. u8 clkdis;
  963. /* control period minimum duration */
  964. hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
  965. hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
  966. hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
  967. /* Set to fill TMDS data channels */
  968. hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
  969. hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
  970. hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
  971. /* Enable pixel clock and tmds data path */
  972. clkdis = 0x7F;
  973. clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
  974. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  975. clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
  976. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  977. /* Enable csc path */
  978. if (is_color_space_conversion(hdmi)) {
  979. clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
  980. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  981. }
  982. }
  983. static void hdmi_enable_audio_clk(struct imx_hdmi *hdmi)
  984. {
  985. hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
  986. }
  987. /* Workaround to clear the overflow condition */
  988. static void imx_hdmi_clear_overflow(struct imx_hdmi *hdmi)
  989. {
  990. int count;
  991. u8 val;
  992. /* TMDS software reset */
  993. hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
  994. val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
  995. if (hdmi->dev_type == IMX6DL_HDMI) {
  996. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  997. return;
  998. }
  999. for (count = 0; count < 4; count++)
  1000. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  1001. }
  1002. static void hdmi_enable_overflow_interrupts(struct imx_hdmi *hdmi)
  1003. {
  1004. hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
  1005. hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
  1006. }
  1007. static void hdmi_disable_overflow_interrupts(struct imx_hdmi *hdmi)
  1008. {
  1009. hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
  1010. HDMI_IH_MUTE_FC_STAT2);
  1011. }
  1012. static int imx_hdmi_setup(struct imx_hdmi *hdmi, struct drm_display_mode *mode)
  1013. {
  1014. int ret;
  1015. hdmi_disable_overflow_interrupts(hdmi);
  1016. hdmi->vic = drm_match_cea_mode(mode);
  1017. if (!hdmi->vic) {
  1018. dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
  1019. hdmi->hdmi_data.video_mode.mdvi = true;
  1020. } else {
  1021. dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
  1022. hdmi->hdmi_data.video_mode.mdvi = false;
  1023. }
  1024. if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
  1025. (hdmi->vic == 21) || (hdmi->vic == 22) ||
  1026. (hdmi->vic == 2) || (hdmi->vic == 3) ||
  1027. (hdmi->vic == 17) || (hdmi->vic == 18))
  1028. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
  1029. else
  1030. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
  1031. if ((hdmi->vic == 10) || (hdmi->vic == 11) ||
  1032. (hdmi->vic == 12) || (hdmi->vic == 13) ||
  1033. (hdmi->vic == 14) || (hdmi->vic == 15) ||
  1034. (hdmi->vic == 25) || (hdmi->vic == 26) ||
  1035. (hdmi->vic == 27) || (hdmi->vic == 28) ||
  1036. (hdmi->vic == 29) || (hdmi->vic == 30) ||
  1037. (hdmi->vic == 35) || (hdmi->vic == 36) ||
  1038. (hdmi->vic == 37) || (hdmi->vic == 38))
  1039. hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 1;
  1040. else
  1041. hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
  1042. hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
  1043. /* TODO: Get input format from IPU (via FB driver interface) */
  1044. hdmi->hdmi_data.enc_in_format = RGB;
  1045. hdmi->hdmi_data.enc_out_format = RGB;
  1046. hdmi->hdmi_data.enc_color_depth = 8;
  1047. hdmi->hdmi_data.pix_repet_factor = 0;
  1048. hdmi->hdmi_data.hdcp_enable = 0;
  1049. hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
  1050. /* HDMI Initialization Step B.1 */
  1051. hdmi_av_composer(hdmi, mode);
  1052. /* HDMI Initializateion Step B.2 */
  1053. ret = imx_hdmi_phy_init(hdmi);
  1054. if (ret)
  1055. return ret;
  1056. /* HDMI Initialization Step B.3 */
  1057. imx_hdmi_enable_video_path(hdmi);
  1058. /* not for DVI mode */
  1059. if (hdmi->hdmi_data.video_mode.mdvi) {
  1060. dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
  1061. } else {
  1062. dev_dbg(hdmi->dev, "%s CEA mode\n", __func__);
  1063. /* HDMI Initialization Step E - Configure audio */
  1064. hdmi_clk_regenerator_update_pixel_clock(hdmi);
  1065. hdmi_enable_audio_clk(hdmi);
  1066. /* HDMI Initialization Step F - Configure AVI InfoFrame */
  1067. hdmi_config_AVI(hdmi);
  1068. }
  1069. hdmi_video_packetize(hdmi);
  1070. hdmi_video_csc(hdmi);
  1071. hdmi_video_sample(hdmi);
  1072. hdmi_tx_hdcp_config(hdmi);
  1073. imx_hdmi_clear_overflow(hdmi);
  1074. if (hdmi->cable_plugin && !hdmi->hdmi_data.video_mode.mdvi)
  1075. hdmi_enable_overflow_interrupts(hdmi);
  1076. return 0;
  1077. }
  1078. /* Wait until we are registered to enable interrupts */
  1079. static int imx_hdmi_fb_registered(struct imx_hdmi *hdmi)
  1080. {
  1081. hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
  1082. HDMI_PHY_I2CM_INT_ADDR);
  1083. hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
  1084. HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
  1085. HDMI_PHY_I2CM_CTLINT_ADDR);
  1086. /* enable cable hot plug irq */
  1087. hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
  1088. /* Clear Hotplug interrupts */
  1089. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
  1090. return 0;
  1091. }
  1092. static void initialize_hdmi_ih_mutes(struct imx_hdmi *hdmi)
  1093. {
  1094. u8 ih_mute;
  1095. /*
  1096. * Boot up defaults are:
  1097. * HDMI_IH_MUTE = 0x03 (disabled)
  1098. * HDMI_IH_MUTE_* = 0x00 (enabled)
  1099. *
  1100. * Disable top level interrupt bits in HDMI block
  1101. */
  1102. ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
  1103. HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1104. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
  1105. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1106. /* by default mask all interrupts */
  1107. hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
  1108. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
  1109. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
  1110. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
  1111. hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
  1112. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
  1113. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
  1114. hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
  1115. hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
  1116. hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
  1117. hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
  1118. hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
  1119. hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
  1120. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
  1121. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
  1122. /* Disable interrupts in the IH_MUTE_* registers */
  1123. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
  1124. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
  1125. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
  1126. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
  1127. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
  1128. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
  1129. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
  1130. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
  1131. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
  1132. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
  1133. /* Enable top level interrupt bits in HDMI block */
  1134. ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1135. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
  1136. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1137. }
  1138. static void imx_hdmi_poweron(struct imx_hdmi *hdmi)
  1139. {
  1140. imx_hdmi_setup(hdmi, &hdmi->previous_mode);
  1141. }
  1142. static void imx_hdmi_poweroff(struct imx_hdmi *hdmi)
  1143. {
  1144. imx_hdmi_phy_disable(hdmi);
  1145. }
  1146. static void imx_hdmi_bridge_mode_set(struct drm_bridge *bridge,
  1147. struct drm_display_mode *mode,
  1148. struct drm_display_mode *adjusted_mode)
  1149. {
  1150. struct imx_hdmi *hdmi = bridge->driver_private;
  1151. imx_hdmi_setup(hdmi, mode);
  1152. /* Store the display mode for plugin/DKMS poweron events */
  1153. memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
  1154. }
  1155. static bool imx_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
  1156. const struct drm_display_mode *mode,
  1157. struct drm_display_mode *adjusted_mode)
  1158. {
  1159. return true;
  1160. }
  1161. static void imx_hdmi_bridge_disable(struct drm_bridge *bridge)
  1162. {
  1163. struct imx_hdmi *hdmi = bridge->driver_private;
  1164. imx_hdmi_poweroff(hdmi);
  1165. }
  1166. static void imx_hdmi_bridge_enable(struct drm_bridge *bridge)
  1167. {
  1168. struct imx_hdmi *hdmi = bridge->driver_private;
  1169. imx_hdmi_poweron(hdmi);
  1170. }
  1171. static void imx_hdmi_bridge_destroy(struct drm_bridge *bridge)
  1172. {
  1173. drm_bridge_cleanup(bridge);
  1174. kfree(bridge);
  1175. }
  1176. static void imx_hdmi_bridge_nop(struct drm_bridge *bridge)
  1177. {
  1178. /* do nothing */
  1179. }
  1180. static enum drm_connector_status imx_hdmi_connector_detect(struct drm_connector
  1181. *connector, bool force)
  1182. {
  1183. struct imx_hdmi *hdmi = container_of(connector, struct imx_hdmi,
  1184. connector);
  1185. return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
  1186. connector_status_connected : connector_status_disconnected;
  1187. }
  1188. static int imx_hdmi_connector_get_modes(struct drm_connector *connector)
  1189. {
  1190. struct imx_hdmi *hdmi = container_of(connector, struct imx_hdmi,
  1191. connector);
  1192. struct edid *edid;
  1193. int ret;
  1194. if (!hdmi->ddc)
  1195. return 0;
  1196. edid = drm_get_edid(connector, hdmi->ddc);
  1197. if (edid) {
  1198. dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
  1199. edid->width_cm, edid->height_cm);
  1200. drm_mode_connector_update_edid_property(connector, edid);
  1201. ret = drm_add_edid_modes(connector, edid);
  1202. kfree(edid);
  1203. } else {
  1204. dev_dbg(hdmi->dev, "failed to get edid\n");
  1205. }
  1206. return 0;
  1207. }
  1208. static struct drm_encoder *imx_hdmi_connector_best_encoder(struct drm_connector
  1209. *connector)
  1210. {
  1211. struct imx_hdmi *hdmi = container_of(connector, struct imx_hdmi,
  1212. connector);
  1213. return hdmi->encoder;
  1214. }
  1215. static void imx_hdmi_connector_destroy(struct drm_connector *connector)
  1216. {
  1217. drm_connector_unregister(connector);
  1218. drm_connector_cleanup(connector);
  1219. }
  1220. static struct drm_connector_funcs imx_hdmi_connector_funcs = {
  1221. .dpms = drm_helper_connector_dpms,
  1222. .fill_modes = drm_helper_probe_single_connector_modes,
  1223. .detect = imx_hdmi_connector_detect,
  1224. .destroy = imx_hdmi_connector_destroy,
  1225. };
  1226. static struct drm_connector_helper_funcs imx_hdmi_connector_helper_funcs = {
  1227. .get_modes = imx_hdmi_connector_get_modes,
  1228. .best_encoder = imx_hdmi_connector_best_encoder,
  1229. };
  1230. struct drm_bridge_funcs imx_hdmi_bridge_funcs = {
  1231. .enable = imx_hdmi_bridge_enable,
  1232. .disable = imx_hdmi_bridge_disable,
  1233. .pre_enable = imx_hdmi_bridge_nop,
  1234. .post_disable = imx_hdmi_bridge_nop,
  1235. .mode_set = imx_hdmi_bridge_mode_set,
  1236. .mode_fixup = imx_hdmi_bridge_mode_fixup,
  1237. .destroy = imx_hdmi_bridge_destroy,
  1238. };
  1239. static irqreturn_t imx_hdmi_hardirq(int irq, void *dev_id)
  1240. {
  1241. struct imx_hdmi *hdmi = dev_id;
  1242. u8 intr_stat;
  1243. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1244. if (intr_stat)
  1245. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1246. return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
  1247. }
  1248. static irqreturn_t imx_hdmi_irq(int irq, void *dev_id)
  1249. {
  1250. struct imx_hdmi *hdmi = dev_id;
  1251. u8 intr_stat;
  1252. u8 phy_int_pol;
  1253. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1254. phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
  1255. if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
  1256. if (phy_int_pol & HDMI_PHY_HPD) {
  1257. dev_dbg(hdmi->dev, "EVENT=plugin\n");
  1258. hdmi_modb(hdmi, 0, HDMI_PHY_HPD, HDMI_PHY_POL0);
  1259. imx_hdmi_poweron(hdmi);
  1260. } else {
  1261. dev_dbg(hdmi->dev, "EVENT=plugout\n");
  1262. hdmi_modb(hdmi, HDMI_PHY_HPD, HDMI_PHY_HPD,
  1263. HDMI_PHY_POL0);
  1264. imx_hdmi_poweroff(hdmi);
  1265. }
  1266. drm_helper_hpd_irq_event(hdmi->connector.dev);
  1267. }
  1268. hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
  1269. hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
  1270. return IRQ_HANDLED;
  1271. }
  1272. static int imx_hdmi_register(struct drm_device *drm, struct imx_hdmi *hdmi)
  1273. {
  1274. struct drm_encoder *encoder = hdmi->encoder;
  1275. struct drm_bridge *bridge;
  1276. int ret;
  1277. bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
  1278. if (!bridge) {
  1279. DRM_ERROR("Failed to allocate drm bridge\n");
  1280. return -ENOMEM;
  1281. }
  1282. hdmi->bridge = bridge;
  1283. bridge->driver_private = hdmi;
  1284. ret = drm_bridge_init(drm, bridge, &imx_hdmi_bridge_funcs);
  1285. if (ret) {
  1286. DRM_ERROR("Failed to initialize bridge with drm\n");
  1287. return -EINVAL;
  1288. }
  1289. encoder->bridge = bridge;
  1290. hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
  1291. drm_connector_helper_add(&hdmi->connector,
  1292. &imx_hdmi_connector_helper_funcs);
  1293. drm_connector_init(drm, &hdmi->connector, &imx_hdmi_connector_funcs,
  1294. DRM_MODE_CONNECTOR_HDMIA);
  1295. hdmi->connector.encoder = encoder;
  1296. drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
  1297. return 0;
  1298. }
  1299. int imx_hdmi_bind(struct device *dev, struct device *master,
  1300. void *data, struct drm_encoder *encoder,
  1301. struct resource *iores, int irq,
  1302. const struct dw_hdmi_plat_data *plat_data)
  1303. {
  1304. struct drm_device *drm = data;
  1305. struct device_node *np = dev->of_node;
  1306. struct device_node *ddc_node;
  1307. struct imx_hdmi *hdmi;
  1308. int ret;
  1309. hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
  1310. if (!hdmi)
  1311. return -ENOMEM;
  1312. hdmi->plat_data = plat_data;
  1313. hdmi->dev = dev;
  1314. hdmi->dev_type = plat_data->dev_type;
  1315. hdmi->sample_rate = 48000;
  1316. hdmi->ratio = 100;
  1317. hdmi->encoder = encoder;
  1318. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  1319. if (ddc_node) {
  1320. hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
  1321. of_node_put(ddc_node);
  1322. if (!hdmi->ddc) {
  1323. dev_dbg(hdmi->dev, "failed to read ddc node\n");
  1324. return -EPROBE_DEFER;
  1325. }
  1326. } else {
  1327. dev_dbg(hdmi->dev, "no ddc property found\n");
  1328. }
  1329. ret = devm_request_threaded_irq(dev, irq, imx_hdmi_hardirq,
  1330. imx_hdmi_irq, IRQF_SHARED,
  1331. dev_name(dev), hdmi);
  1332. if (ret)
  1333. return ret;
  1334. hdmi->regs = devm_ioremap_resource(dev, iores);
  1335. if (IS_ERR(hdmi->regs))
  1336. return PTR_ERR(hdmi->regs);
  1337. hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
  1338. if (IS_ERR(hdmi->isfr_clk)) {
  1339. ret = PTR_ERR(hdmi->isfr_clk);
  1340. dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
  1341. return ret;
  1342. }
  1343. ret = clk_prepare_enable(hdmi->isfr_clk);
  1344. if (ret) {
  1345. dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
  1346. return ret;
  1347. }
  1348. hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
  1349. if (IS_ERR(hdmi->iahb_clk)) {
  1350. ret = PTR_ERR(hdmi->iahb_clk);
  1351. dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
  1352. goto err_isfr;
  1353. }
  1354. ret = clk_prepare_enable(hdmi->iahb_clk);
  1355. if (ret) {
  1356. dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
  1357. goto err_isfr;
  1358. }
  1359. /* Product and revision IDs */
  1360. dev_info(dev,
  1361. "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
  1362. hdmi_readb(hdmi, HDMI_DESIGN_ID),
  1363. hdmi_readb(hdmi, HDMI_REVISION_ID),
  1364. hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
  1365. hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
  1366. initialize_hdmi_ih_mutes(hdmi);
  1367. /*
  1368. * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
  1369. * N and cts values before enabling phy
  1370. */
  1371. hdmi_init_clk_regenerator(hdmi);
  1372. /*
  1373. * Configure registers related to HDMI interrupt
  1374. * generation before registering IRQ.
  1375. */
  1376. hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
  1377. /* Clear Hotplug interrupts */
  1378. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
  1379. ret = imx_hdmi_fb_registered(hdmi);
  1380. if (ret)
  1381. goto err_iahb;
  1382. ret = imx_hdmi_register(drm, hdmi);
  1383. if (ret)
  1384. goto err_iahb;
  1385. /* Unmute interrupts */
  1386. hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
  1387. dev_set_drvdata(dev, hdmi);
  1388. return 0;
  1389. err_iahb:
  1390. clk_disable_unprepare(hdmi->iahb_clk);
  1391. err_isfr:
  1392. clk_disable_unprepare(hdmi->isfr_clk);
  1393. return ret;
  1394. }
  1395. EXPORT_SYMBOL_GPL(imx_hdmi_bind);
  1396. void imx_hdmi_unbind(struct device *dev, struct device *master, void *data)
  1397. {
  1398. struct imx_hdmi *hdmi = dev_get_drvdata(dev);
  1399. /* Disable all interrupts */
  1400. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1401. hdmi->connector.funcs->destroy(&hdmi->connector);
  1402. hdmi->encoder->funcs->destroy(hdmi->encoder);
  1403. clk_disable_unprepare(hdmi->iahb_clk);
  1404. clk_disable_unprepare(hdmi->isfr_clk);
  1405. i2c_put_adapter(hdmi->ddc);
  1406. }
  1407. EXPORT_SYMBOL_GPL(imx_hdmi_unbind);
  1408. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1409. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  1410. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  1411. MODULE_DESCRIPTION("i.MX6 HDMI transmitter driver");
  1412. MODULE_LICENSE("GPL");
  1413. MODULE_ALIAS("platform:imx-hdmi");