smpboot.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/realmode.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. #include <asm/realmode.h>
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. #ifdef CONFIG_HOTPLUG_CPU
  76. /*
  77. * We need this for trampoline_base protection from concurrent accesses when
  78. * off- and onlining cores wildly.
  79. */
  80. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  81. void cpu_hotplug_driver_lock(void)
  82. {
  83. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  84. }
  85. void cpu_hotplug_driver_unlock(void)
  86. {
  87. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  88. }
  89. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  90. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  104. /* Per CPU bogomips and other parameters */
  105. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  106. EXPORT_PER_CPU_SYMBOL(cpu_info);
  107. atomic_t init_deasserted;
  108. /*
  109. * Report back to the Boot Processor.
  110. * Running on AP.
  111. */
  112. static void __cpuinit smp_callin(void)
  113. {
  114. int cpuid, phys_id;
  115. unsigned long timeout;
  116. /*
  117. * If waken up by an INIT in an 82489DX configuration
  118. * we may get here before an INIT-deassert IPI reaches
  119. * our local APIC. We have to wait for the IPI or we'll
  120. * lock up on an APIC access.
  121. */
  122. if (apic->wait_for_init_deassert)
  123. apic->wait_for_init_deassert(&init_deasserted);
  124. /*
  125. * (This works even if the APIC is not enabled.)
  126. */
  127. phys_id = read_apic_id();
  128. cpuid = smp_processor_id();
  129. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  130. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  131. phys_id, cpuid);
  132. }
  133. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  134. /*
  135. * STARTUP IPIs are fragile beasts as they might sometimes
  136. * trigger some glue motherboard logic. Complete APIC bus
  137. * silence for 1 second, this overestimates the time the
  138. * boot CPU is spending to send the up to 2 STARTUP IPIs
  139. * by a factor of two. This should be enough.
  140. */
  141. /*
  142. * Waiting 2s total for startup (udelay is not yet working)
  143. */
  144. timeout = jiffies + 2*HZ;
  145. while (time_before(jiffies, timeout)) {
  146. /*
  147. * Has the boot CPU finished it's STARTUP sequence?
  148. */
  149. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  150. break;
  151. cpu_relax();
  152. }
  153. if (!time_before(jiffies, timeout)) {
  154. panic("%s: CPU%d started up but did not get a callout!\n",
  155. __func__, cpuid);
  156. }
  157. /*
  158. * the boot CPU has finished the init stage and is spinning
  159. * on callin_map until we finish. We are free to set up this
  160. * CPU, first the APIC. (this is probably redundant on most
  161. * boards)
  162. */
  163. pr_debug("CALLIN, before setup_local_APIC().\n");
  164. if (apic->smp_callin_clear_local_apic)
  165. apic->smp_callin_clear_local_apic();
  166. setup_local_APIC();
  167. end_local_APIC_setup();
  168. /*
  169. * Need to setup vector mappings before we enable interrupts.
  170. */
  171. setup_vector_irq(smp_processor_id());
  172. /*
  173. * Save our processor parameters. Note: this information
  174. * is needed for clock calibration.
  175. */
  176. smp_store_cpu_info(cpuid);
  177. /*
  178. * Get our bogomips.
  179. * Update loops_per_jiffy in cpu_data. Previous call to
  180. * smp_store_cpu_info() stored a value that is close but not as
  181. * accurate as the value just calculated.
  182. */
  183. calibrate_delay();
  184. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  185. pr_debug("Stack at about %p\n", &cpuid);
  186. /*
  187. * This must be done before setting cpu_online_mask
  188. * or calling notify_cpu_starting.
  189. */
  190. set_cpu_sibling_map(raw_smp_processor_id());
  191. wmb();
  192. notify_cpu_starting(cpuid);
  193. /*
  194. * Allow the master to continue.
  195. */
  196. cpumask_set_cpu(cpuid, cpu_callin_mask);
  197. }
  198. /*
  199. * Activate a secondary processor.
  200. */
  201. notrace static void __cpuinit start_secondary(void *unused)
  202. {
  203. /*
  204. * Don't put *anything* before cpu_init(), SMP booting is too
  205. * fragile that we want to limit the things done here to the
  206. * most necessary things.
  207. */
  208. cpu_init();
  209. x86_cpuinit.early_percpu_clock_init();
  210. preempt_disable();
  211. smp_callin();
  212. #ifdef CONFIG_X86_32
  213. /* switch away from the initial page table */
  214. load_cr3(swapper_pg_dir);
  215. __flush_tlb_all();
  216. #endif
  217. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  218. barrier();
  219. /*
  220. * Check TSC synchronization with the BP:
  221. */
  222. check_tsc_sync_target();
  223. /*
  224. * We need to hold vector_lock so there the set of online cpus
  225. * does not change while we are assigning vectors to cpus. Holding
  226. * this lock ensures we don't half assign or remove an irq from a cpu.
  227. */
  228. lock_vector_lock();
  229. set_cpu_online(smp_processor_id(), true);
  230. unlock_vector_lock();
  231. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  232. x86_platform.nmi_init();
  233. /* enable local interrupts */
  234. local_irq_enable();
  235. /* to prevent fake stack check failure in clock setup */
  236. boot_init_stack_canary();
  237. x86_cpuinit.setup_percpu_clockev();
  238. wmb();
  239. cpu_idle();
  240. }
  241. /*
  242. * The bootstrap kernel entry code has set these up. Save them for
  243. * a given CPU
  244. */
  245. void __cpuinit smp_store_cpu_info(int id)
  246. {
  247. struct cpuinfo_x86 *c = &cpu_data(id);
  248. *c = boot_cpu_data;
  249. c->cpu_index = id;
  250. if (id != 0)
  251. identify_secondary_cpu(c);
  252. }
  253. static bool __cpuinit
  254. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  255. {
  256. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  257. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  258. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  259. "[node: %d != %d]. Ignoring dependency.\n",
  260. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  261. }
  262. #define link_mask(_m, c1, c2) \
  263. do { \
  264. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  265. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  266. } while (0)
  267. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  268. {
  269. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  270. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  271. if (c->phys_proc_id == o->phys_proc_id &&
  272. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  273. c->compute_unit_id == o->compute_unit_id)
  274. return topology_sane(c, o, "smt");
  275. } else if (c->phys_proc_id == o->phys_proc_id &&
  276. c->cpu_core_id == o->cpu_core_id) {
  277. return topology_sane(c, o, "smt");
  278. }
  279. return false;
  280. }
  281. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  282. {
  283. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  284. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  285. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  286. return topology_sane(c, o, "llc");
  287. return false;
  288. }
  289. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  290. {
  291. if (c->phys_proc_id == o->phys_proc_id)
  292. return topology_sane(c, o, "mc");
  293. return false;
  294. }
  295. void __cpuinit set_cpu_sibling_map(int cpu)
  296. {
  297. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  298. bool has_smt = smp_num_siblings > 1;
  299. struct cpuinfo_x86 *c = &cpu_data(cpu);
  300. struct cpuinfo_x86 *o;
  301. int i;
  302. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  303. if (!has_smt && !has_mc) {
  304. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  305. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  306. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  307. c->booted_cores = 1;
  308. return;
  309. }
  310. for_each_cpu(i, cpu_sibling_setup_mask) {
  311. o = &cpu_data(i);
  312. if ((i == cpu) || (has_smt && match_smt(c, o)))
  313. link_mask(sibling, cpu, i);
  314. if ((i == cpu) || (has_mc && match_llc(c, o)))
  315. link_mask(llc_shared, cpu, i);
  316. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  317. link_mask(core, cpu, i);
  318. /*
  319. * Does this new cpu bringup a new core?
  320. */
  321. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  322. /*
  323. * for each core in package, increment
  324. * the booted_cores for this new cpu
  325. */
  326. if (cpumask_first(cpu_sibling_mask(i)) == i)
  327. c->booted_cores++;
  328. /*
  329. * increment the core count for all
  330. * the other cpus in this package
  331. */
  332. if (i != cpu)
  333. cpu_data(i).booted_cores++;
  334. } else if (i != cpu && !c->booted_cores)
  335. c->booted_cores = cpu_data(i).booted_cores;
  336. }
  337. }
  338. }
  339. /* maps the cpu to the sched domain representing multi-core */
  340. const struct cpumask *cpu_coregroup_mask(int cpu)
  341. {
  342. struct cpuinfo_x86 *c = &cpu_data(cpu);
  343. /*
  344. * For perf, we return last level cache shared map.
  345. * And for power savings, we return cpu_core_map
  346. */
  347. if (!(cpu_has(c, X86_FEATURE_AMD_DCM)))
  348. return cpu_core_mask(cpu);
  349. else
  350. return cpu_llc_shared_mask(cpu);
  351. }
  352. static void impress_friends(void)
  353. {
  354. int cpu;
  355. unsigned long bogosum = 0;
  356. /*
  357. * Allow the user to impress friends.
  358. */
  359. pr_debug("Before bogomips.\n");
  360. for_each_possible_cpu(cpu)
  361. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  362. bogosum += cpu_data(cpu).loops_per_jiffy;
  363. printk(KERN_INFO
  364. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  365. num_online_cpus(),
  366. bogosum/(500000/HZ),
  367. (bogosum/(5000/HZ))%100);
  368. pr_debug("Before bogocount - setting activated=1.\n");
  369. }
  370. void __inquire_remote_apic(int apicid)
  371. {
  372. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  373. const char * const names[] = { "ID", "VERSION", "SPIV" };
  374. int timeout;
  375. u32 status;
  376. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  377. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  378. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  379. /*
  380. * Wait for idle.
  381. */
  382. status = safe_apic_wait_icr_idle();
  383. if (status)
  384. printk(KERN_CONT
  385. "a previous APIC delivery may have failed\n");
  386. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  387. timeout = 0;
  388. do {
  389. udelay(100);
  390. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  391. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  392. switch (status) {
  393. case APIC_ICR_RR_VALID:
  394. status = apic_read(APIC_RRR);
  395. printk(KERN_CONT "%08x\n", status);
  396. break;
  397. default:
  398. printk(KERN_CONT "failed\n");
  399. }
  400. }
  401. }
  402. /*
  403. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  404. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  405. * won't ... remember to clear down the APIC, etc later.
  406. */
  407. int __cpuinit
  408. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  409. {
  410. unsigned long send_status, accept_status = 0;
  411. int maxlvt;
  412. /* Target chip */
  413. /* Boot on the stack */
  414. /* Kick the second */
  415. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  416. pr_debug("Waiting for send to finish...\n");
  417. send_status = safe_apic_wait_icr_idle();
  418. /*
  419. * Give the other CPU some time to accept the IPI.
  420. */
  421. udelay(200);
  422. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  423. maxlvt = lapic_get_maxlvt();
  424. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  425. apic_write(APIC_ESR, 0);
  426. accept_status = (apic_read(APIC_ESR) & 0xEF);
  427. }
  428. pr_debug("NMI sent.\n");
  429. if (send_status)
  430. printk(KERN_ERR "APIC never delivered???\n");
  431. if (accept_status)
  432. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  433. return (send_status | accept_status);
  434. }
  435. static int __cpuinit
  436. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  437. {
  438. unsigned long send_status, accept_status = 0;
  439. int maxlvt, num_starts, j;
  440. maxlvt = lapic_get_maxlvt();
  441. /*
  442. * Be paranoid about clearing APIC errors.
  443. */
  444. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  445. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  446. apic_write(APIC_ESR, 0);
  447. apic_read(APIC_ESR);
  448. }
  449. pr_debug("Asserting INIT.\n");
  450. /*
  451. * Turn INIT on target chip
  452. */
  453. /*
  454. * Send IPI
  455. */
  456. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  457. phys_apicid);
  458. pr_debug("Waiting for send to finish...\n");
  459. send_status = safe_apic_wait_icr_idle();
  460. mdelay(10);
  461. pr_debug("Deasserting INIT.\n");
  462. /* Target chip */
  463. /* Send IPI */
  464. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  465. pr_debug("Waiting for send to finish...\n");
  466. send_status = safe_apic_wait_icr_idle();
  467. mb();
  468. atomic_set(&init_deasserted, 1);
  469. /*
  470. * Should we send STARTUP IPIs ?
  471. *
  472. * Determine this based on the APIC version.
  473. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  474. */
  475. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  476. num_starts = 2;
  477. else
  478. num_starts = 0;
  479. /*
  480. * Paravirt / VMI wants a startup IPI hook here to set up the
  481. * target processor state.
  482. */
  483. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  484. stack_start);
  485. /*
  486. * Run STARTUP IPI loop.
  487. */
  488. pr_debug("#startup loops: %d.\n", num_starts);
  489. for (j = 1; j <= num_starts; j++) {
  490. pr_debug("Sending STARTUP #%d.\n", j);
  491. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  492. apic_write(APIC_ESR, 0);
  493. apic_read(APIC_ESR);
  494. pr_debug("After apic_write.\n");
  495. /*
  496. * STARTUP IPI
  497. */
  498. /* Target chip */
  499. /* Boot on the stack */
  500. /* Kick the second */
  501. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  502. phys_apicid);
  503. /*
  504. * Give the other CPU some time to accept the IPI.
  505. */
  506. udelay(300);
  507. pr_debug("Startup point 1.\n");
  508. pr_debug("Waiting for send to finish...\n");
  509. send_status = safe_apic_wait_icr_idle();
  510. /*
  511. * Give the other CPU some time to accept the IPI.
  512. */
  513. udelay(200);
  514. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  515. apic_write(APIC_ESR, 0);
  516. accept_status = (apic_read(APIC_ESR) & 0xEF);
  517. if (send_status || accept_status)
  518. break;
  519. }
  520. pr_debug("After Startup.\n");
  521. if (send_status)
  522. printk(KERN_ERR "APIC never delivered???\n");
  523. if (accept_status)
  524. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  525. return (send_status | accept_status);
  526. }
  527. /* reduce the number of lines printed when booting a large cpu count system */
  528. static void __cpuinit announce_cpu(int cpu, int apicid)
  529. {
  530. static int current_node = -1;
  531. int node = early_cpu_to_node(cpu);
  532. if (system_state == SYSTEM_BOOTING) {
  533. if (node != current_node) {
  534. if (current_node > (-1))
  535. pr_cont(" Ok.\n");
  536. current_node = node;
  537. pr_info("Booting Node %3d, Processors ", node);
  538. }
  539. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  540. return;
  541. } else
  542. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  543. node, cpu, apicid);
  544. }
  545. /*
  546. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  547. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  548. * Returns zero if CPU booted OK, else error code from
  549. * ->wakeup_secondary_cpu.
  550. */
  551. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  552. {
  553. volatile u32 *trampoline_status =
  554. (volatile u32 *) __va(real_mode_header->trampoline_status);
  555. /* start_ip had better be page-aligned! */
  556. unsigned long start_ip = real_mode_header->trampoline_start;
  557. unsigned long boot_error = 0;
  558. int timeout;
  559. alternatives_smp_switch(1);
  560. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  561. (THREAD_SIZE + task_stack_page(idle))) - 1);
  562. per_cpu(current_task, cpu) = idle;
  563. #ifdef CONFIG_X86_32
  564. /* Stack for startup_32 can be just as for start_secondary onwards */
  565. irq_ctx_init(cpu);
  566. #else
  567. clear_tsk_thread_flag(idle, TIF_FORK);
  568. initial_gs = per_cpu_offset(cpu);
  569. per_cpu(kernel_stack, cpu) =
  570. (unsigned long)task_stack_page(idle) -
  571. KERNEL_STACK_OFFSET + THREAD_SIZE;
  572. #endif
  573. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  574. initial_code = (unsigned long)start_secondary;
  575. stack_start = idle->thread.sp;
  576. /* So we see what's up */
  577. announce_cpu(cpu, apicid);
  578. /*
  579. * This grunge runs the startup process for
  580. * the targeted processor.
  581. */
  582. atomic_set(&init_deasserted, 0);
  583. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  584. pr_debug("Setting warm reset code and vector.\n");
  585. smpboot_setup_warm_reset_vector(start_ip);
  586. /*
  587. * Be paranoid about clearing APIC errors.
  588. */
  589. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  590. apic_write(APIC_ESR, 0);
  591. apic_read(APIC_ESR);
  592. }
  593. }
  594. /*
  595. * Kick the secondary CPU. Use the method in the APIC driver
  596. * if it's defined - or use an INIT boot APIC message otherwise:
  597. */
  598. if (apic->wakeup_secondary_cpu)
  599. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  600. else
  601. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  602. if (!boot_error) {
  603. /*
  604. * allow APs to start initializing.
  605. */
  606. pr_debug("Before Callout %d.\n", cpu);
  607. cpumask_set_cpu(cpu, cpu_callout_mask);
  608. pr_debug("After Callout %d.\n", cpu);
  609. /*
  610. * Wait 5s total for a response
  611. */
  612. for (timeout = 0; timeout < 50000; timeout++) {
  613. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  614. break; /* It has booted */
  615. udelay(100);
  616. /*
  617. * Allow other tasks to run while we wait for the
  618. * AP to come online. This also gives a chance
  619. * for the MTRR work(triggered by the AP coming online)
  620. * to be completed in the stop machine context.
  621. */
  622. schedule();
  623. }
  624. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  625. print_cpu_msr(&cpu_data(cpu));
  626. pr_debug("CPU%d: has booted.\n", cpu);
  627. } else {
  628. boot_error = 1;
  629. if (*trampoline_status == 0xA5A5A5A5)
  630. /* trampoline started but...? */
  631. pr_err("CPU%d: Stuck ??\n", cpu);
  632. else
  633. /* trampoline code not run */
  634. pr_err("CPU%d: Not responding.\n", cpu);
  635. if (apic->inquire_remote_apic)
  636. apic->inquire_remote_apic(apicid);
  637. }
  638. }
  639. if (boot_error) {
  640. /* Try to put things back the way they were before ... */
  641. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  642. /* was set by do_boot_cpu() */
  643. cpumask_clear_cpu(cpu, cpu_callout_mask);
  644. /* was set by cpu_init() */
  645. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  646. set_cpu_present(cpu, false);
  647. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  648. }
  649. /* mark "stuck" area as not stuck */
  650. *trampoline_status = 0;
  651. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  652. /*
  653. * Cleanup possible dangling ends...
  654. */
  655. smpboot_restore_warm_reset_vector();
  656. }
  657. return boot_error;
  658. }
  659. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  660. {
  661. int apicid = apic->cpu_present_to_apicid(cpu);
  662. unsigned long flags;
  663. int err;
  664. WARN_ON(irqs_disabled());
  665. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  666. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  667. !physid_isset(apicid, phys_cpu_present_map) ||
  668. !apic->apic_id_valid(apicid)) {
  669. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  670. return -EINVAL;
  671. }
  672. /*
  673. * Already booted CPU?
  674. */
  675. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  676. pr_debug("do_boot_cpu %d Already started\n", cpu);
  677. return -ENOSYS;
  678. }
  679. /*
  680. * Save current MTRR state in case it was changed since early boot
  681. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  682. */
  683. mtrr_save_state();
  684. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  685. err = do_boot_cpu(apicid, cpu, tidle);
  686. if (err) {
  687. pr_debug("do_boot_cpu failed %d\n", err);
  688. return -EIO;
  689. }
  690. /*
  691. * Check TSC synchronization with the AP (keep irqs disabled
  692. * while doing so):
  693. */
  694. local_irq_save(flags);
  695. check_tsc_sync_source(cpu);
  696. local_irq_restore(flags);
  697. while (!cpu_online(cpu)) {
  698. cpu_relax();
  699. touch_nmi_watchdog();
  700. }
  701. return 0;
  702. }
  703. /**
  704. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  705. */
  706. void arch_disable_smp_support(void)
  707. {
  708. disable_ioapic_support();
  709. }
  710. /*
  711. * Fall back to non SMP mode after errors.
  712. *
  713. * RED-PEN audit/test this more. I bet there is more state messed up here.
  714. */
  715. static __init void disable_smp(void)
  716. {
  717. init_cpu_present(cpumask_of(0));
  718. init_cpu_possible(cpumask_of(0));
  719. smpboot_clear_io_apic_irqs();
  720. if (smp_found_config)
  721. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  722. else
  723. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  724. cpumask_set_cpu(0, cpu_sibling_mask(0));
  725. cpumask_set_cpu(0, cpu_core_mask(0));
  726. }
  727. /*
  728. * Various sanity checks.
  729. */
  730. static int __init smp_sanity_check(unsigned max_cpus)
  731. {
  732. preempt_disable();
  733. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  734. if (def_to_bigsmp && nr_cpu_ids > 8) {
  735. unsigned int cpu;
  736. unsigned nr;
  737. printk(KERN_WARNING
  738. "More than 8 CPUs detected - skipping them.\n"
  739. "Use CONFIG_X86_BIGSMP.\n");
  740. nr = 0;
  741. for_each_present_cpu(cpu) {
  742. if (nr >= 8)
  743. set_cpu_present(cpu, false);
  744. nr++;
  745. }
  746. nr = 0;
  747. for_each_possible_cpu(cpu) {
  748. if (nr >= 8)
  749. set_cpu_possible(cpu, false);
  750. nr++;
  751. }
  752. nr_cpu_ids = 8;
  753. }
  754. #endif
  755. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  756. printk(KERN_WARNING
  757. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  758. hard_smp_processor_id());
  759. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  760. }
  761. /*
  762. * If we couldn't find an SMP configuration at boot time,
  763. * get out of here now!
  764. */
  765. if (!smp_found_config && !acpi_lapic) {
  766. preempt_enable();
  767. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  768. disable_smp();
  769. if (APIC_init_uniprocessor())
  770. printk(KERN_NOTICE "Local APIC not detected."
  771. " Using dummy APIC emulation.\n");
  772. return -1;
  773. }
  774. /*
  775. * Should not be necessary because the MP table should list the boot
  776. * CPU too, but we do it for the sake of robustness anyway.
  777. */
  778. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  779. printk(KERN_NOTICE
  780. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  781. boot_cpu_physical_apicid);
  782. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  783. }
  784. preempt_enable();
  785. /*
  786. * If we couldn't find a local APIC, then get out of here now!
  787. */
  788. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  789. !cpu_has_apic) {
  790. if (!disable_apic) {
  791. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  792. boot_cpu_physical_apicid);
  793. pr_err("... forcing use of dummy APIC emulation."
  794. "(tell your hw vendor)\n");
  795. }
  796. smpboot_clear_io_apic();
  797. disable_ioapic_support();
  798. return -1;
  799. }
  800. verify_local_APIC();
  801. /*
  802. * If SMP should be disabled, then really disable it!
  803. */
  804. if (!max_cpus) {
  805. printk(KERN_INFO "SMP mode deactivated.\n");
  806. smpboot_clear_io_apic();
  807. connect_bsp_APIC();
  808. setup_local_APIC();
  809. bsp_end_local_APIC_setup();
  810. return -1;
  811. }
  812. return 0;
  813. }
  814. static void __init smp_cpu_index_default(void)
  815. {
  816. int i;
  817. struct cpuinfo_x86 *c;
  818. for_each_possible_cpu(i) {
  819. c = &cpu_data(i);
  820. /* mark all to hotplug */
  821. c->cpu_index = nr_cpu_ids;
  822. }
  823. }
  824. /*
  825. * Prepare for SMP bootup. The MP table or ACPI has been read
  826. * earlier. Just do some sanity checking here and enable APIC mode.
  827. */
  828. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  829. {
  830. unsigned int i;
  831. preempt_disable();
  832. smp_cpu_index_default();
  833. /*
  834. * Setup boot CPU information
  835. */
  836. smp_store_cpu_info(0); /* Final full version of the data */
  837. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  838. mb();
  839. current_thread_info()->cpu = 0; /* needed? */
  840. for_each_possible_cpu(i) {
  841. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  842. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  843. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  844. }
  845. set_cpu_sibling_map(0);
  846. if (smp_sanity_check(max_cpus) < 0) {
  847. printk(KERN_INFO "SMP disabled\n");
  848. disable_smp();
  849. goto out;
  850. }
  851. default_setup_apic_routing();
  852. preempt_disable();
  853. if (read_apic_id() != boot_cpu_physical_apicid) {
  854. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  855. read_apic_id(), boot_cpu_physical_apicid);
  856. /* Or can we switch back to PIC here? */
  857. }
  858. preempt_enable();
  859. connect_bsp_APIC();
  860. /*
  861. * Switch from PIC to APIC mode.
  862. */
  863. setup_local_APIC();
  864. /*
  865. * Enable IO APIC before setting up error vector
  866. */
  867. if (!skip_ioapic_setup && nr_ioapics)
  868. enable_IO_APIC();
  869. bsp_end_local_APIC_setup();
  870. if (apic->setup_portio_remap)
  871. apic->setup_portio_remap();
  872. smpboot_setup_io_apic();
  873. /*
  874. * Set up local APIC timer on boot CPU.
  875. */
  876. printk(KERN_INFO "CPU%d: ", 0);
  877. print_cpu_info(&cpu_data(0));
  878. x86_init.timers.setup_percpu_clockev();
  879. if (is_uv_system())
  880. uv_system_init();
  881. set_mtrr_aps_delayed_init();
  882. out:
  883. preempt_enable();
  884. }
  885. void arch_disable_nonboot_cpus_begin(void)
  886. {
  887. /*
  888. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  889. * In the suspend path, we will be back in the SMP mode shortly anyways.
  890. */
  891. skip_smp_alternatives = true;
  892. }
  893. void arch_disable_nonboot_cpus_end(void)
  894. {
  895. skip_smp_alternatives = false;
  896. }
  897. void arch_enable_nonboot_cpus_begin(void)
  898. {
  899. set_mtrr_aps_delayed_init();
  900. }
  901. void arch_enable_nonboot_cpus_end(void)
  902. {
  903. mtrr_aps_init();
  904. }
  905. /*
  906. * Early setup to make printk work.
  907. */
  908. void __init native_smp_prepare_boot_cpu(void)
  909. {
  910. int me = smp_processor_id();
  911. switch_to_new_gdt(me);
  912. /* already set me in cpu_online_mask in boot_cpu_init() */
  913. cpumask_set_cpu(me, cpu_callout_mask);
  914. per_cpu(cpu_state, me) = CPU_ONLINE;
  915. }
  916. void __init native_smp_cpus_done(unsigned int max_cpus)
  917. {
  918. pr_debug("Boot done.\n");
  919. nmi_selftest();
  920. impress_friends();
  921. #ifdef CONFIG_X86_IO_APIC
  922. setup_ioapic_dest();
  923. #endif
  924. mtrr_aps_init();
  925. }
  926. static int __initdata setup_possible_cpus = -1;
  927. static int __init _setup_possible_cpus(char *str)
  928. {
  929. get_option(&str, &setup_possible_cpus);
  930. return 0;
  931. }
  932. early_param("possible_cpus", _setup_possible_cpus);
  933. /*
  934. * cpu_possible_mask should be static, it cannot change as cpu's
  935. * are onlined, or offlined. The reason is per-cpu data-structures
  936. * are allocated by some modules at init time, and dont expect to
  937. * do this dynamically on cpu arrival/departure.
  938. * cpu_present_mask on the other hand can change dynamically.
  939. * In case when cpu_hotplug is not compiled, then we resort to current
  940. * behaviour, which is cpu_possible == cpu_present.
  941. * - Ashok Raj
  942. *
  943. * Three ways to find out the number of additional hotplug CPUs:
  944. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  945. * - The user can overwrite it with possible_cpus=NUM
  946. * - Otherwise don't reserve additional CPUs.
  947. * We do this because additional CPUs waste a lot of memory.
  948. * -AK
  949. */
  950. __init void prefill_possible_map(void)
  951. {
  952. int i, possible;
  953. /* no processor from mptable or madt */
  954. if (!num_processors)
  955. num_processors = 1;
  956. i = setup_max_cpus ?: 1;
  957. if (setup_possible_cpus == -1) {
  958. possible = num_processors;
  959. #ifdef CONFIG_HOTPLUG_CPU
  960. if (setup_max_cpus)
  961. possible += disabled_cpus;
  962. #else
  963. if (possible > i)
  964. possible = i;
  965. #endif
  966. } else
  967. possible = setup_possible_cpus;
  968. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  969. /* nr_cpu_ids could be reduced via nr_cpus= */
  970. if (possible > nr_cpu_ids) {
  971. printk(KERN_WARNING
  972. "%d Processors exceeds NR_CPUS limit of %d\n",
  973. possible, nr_cpu_ids);
  974. possible = nr_cpu_ids;
  975. }
  976. #ifdef CONFIG_HOTPLUG_CPU
  977. if (!setup_max_cpus)
  978. #endif
  979. if (possible > i) {
  980. printk(KERN_WARNING
  981. "%d Processors exceeds max_cpus limit of %u\n",
  982. possible, setup_max_cpus);
  983. possible = i;
  984. }
  985. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  986. possible, max_t(int, possible - num_processors, 0));
  987. for (i = 0; i < possible; i++)
  988. set_cpu_possible(i, true);
  989. for (; i < NR_CPUS; i++)
  990. set_cpu_possible(i, false);
  991. nr_cpu_ids = possible;
  992. }
  993. #ifdef CONFIG_HOTPLUG_CPU
  994. static void remove_siblinginfo(int cpu)
  995. {
  996. int sibling;
  997. struct cpuinfo_x86 *c = &cpu_data(cpu);
  998. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  999. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1000. /*/
  1001. * last thread sibling in this cpu core going down
  1002. */
  1003. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1004. cpu_data(sibling).booted_cores--;
  1005. }
  1006. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1007. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1008. cpumask_clear(cpu_sibling_mask(cpu));
  1009. cpumask_clear(cpu_core_mask(cpu));
  1010. c->phys_proc_id = 0;
  1011. c->cpu_core_id = 0;
  1012. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1013. }
  1014. static void __ref remove_cpu_from_maps(int cpu)
  1015. {
  1016. set_cpu_online(cpu, false);
  1017. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1018. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1019. /* was set by cpu_init() */
  1020. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1021. numa_remove_cpu(cpu);
  1022. }
  1023. void cpu_disable_common(void)
  1024. {
  1025. int cpu = smp_processor_id();
  1026. remove_siblinginfo(cpu);
  1027. /* It's now safe to remove this processor from the online map */
  1028. lock_vector_lock();
  1029. remove_cpu_from_maps(cpu);
  1030. unlock_vector_lock();
  1031. fixup_irqs();
  1032. }
  1033. int native_cpu_disable(void)
  1034. {
  1035. int cpu = smp_processor_id();
  1036. /*
  1037. * Perhaps use cpufreq to drop frequency, but that could go
  1038. * into generic code.
  1039. *
  1040. * We won't take down the boot processor on i386 due to some
  1041. * interrupts only being able to be serviced by the BSP.
  1042. * Especially so if we're not using an IOAPIC -zwane
  1043. */
  1044. if (cpu == 0)
  1045. return -EBUSY;
  1046. clear_local_APIC();
  1047. cpu_disable_common();
  1048. return 0;
  1049. }
  1050. void native_cpu_die(unsigned int cpu)
  1051. {
  1052. /* We don't do anything here: idle task is faking death itself. */
  1053. unsigned int i;
  1054. for (i = 0; i < 10; i++) {
  1055. /* They ack this in play_dead by setting CPU_DEAD */
  1056. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1057. if (system_state == SYSTEM_RUNNING)
  1058. pr_info("CPU %u is now offline\n", cpu);
  1059. if (1 == num_online_cpus())
  1060. alternatives_smp_switch(0);
  1061. return;
  1062. }
  1063. msleep(100);
  1064. }
  1065. pr_err("CPU %u didn't die...\n", cpu);
  1066. }
  1067. void play_dead_common(void)
  1068. {
  1069. idle_task_exit();
  1070. reset_lazy_tlbstate();
  1071. amd_e400_remove_cpu(raw_smp_processor_id());
  1072. mb();
  1073. /* Ack it */
  1074. __this_cpu_write(cpu_state, CPU_DEAD);
  1075. /*
  1076. * With physical CPU hotplug, we should halt the cpu
  1077. */
  1078. local_irq_disable();
  1079. }
  1080. /*
  1081. * We need to flush the caches before going to sleep, lest we have
  1082. * dirty data in our caches when we come back up.
  1083. */
  1084. static inline void mwait_play_dead(void)
  1085. {
  1086. unsigned int eax, ebx, ecx, edx;
  1087. unsigned int highest_cstate = 0;
  1088. unsigned int highest_subcstate = 0;
  1089. int i;
  1090. void *mwait_ptr;
  1091. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1092. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1093. return;
  1094. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1095. return;
  1096. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1097. return;
  1098. eax = CPUID_MWAIT_LEAF;
  1099. ecx = 0;
  1100. native_cpuid(&eax, &ebx, &ecx, &edx);
  1101. /*
  1102. * eax will be 0 if EDX enumeration is not valid.
  1103. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1104. */
  1105. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1106. eax = 0;
  1107. } else {
  1108. edx >>= MWAIT_SUBSTATE_SIZE;
  1109. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1110. if (edx & MWAIT_SUBSTATE_MASK) {
  1111. highest_cstate = i;
  1112. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1113. }
  1114. }
  1115. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1116. (highest_subcstate - 1);
  1117. }
  1118. /*
  1119. * This should be a memory location in a cache line which is
  1120. * unlikely to be touched by other processors. The actual
  1121. * content is immaterial as it is not actually modified in any way.
  1122. */
  1123. mwait_ptr = &current_thread_info()->flags;
  1124. wbinvd();
  1125. while (1) {
  1126. /*
  1127. * The CLFLUSH is a workaround for erratum AAI65 for
  1128. * the Xeon 7400 series. It's not clear it is actually
  1129. * needed, but it should be harmless in either case.
  1130. * The WBINVD is insufficient due to the spurious-wakeup
  1131. * case where we return around the loop.
  1132. */
  1133. clflush(mwait_ptr);
  1134. __monitor(mwait_ptr, 0, 0);
  1135. mb();
  1136. __mwait(eax, 0);
  1137. }
  1138. }
  1139. static inline void hlt_play_dead(void)
  1140. {
  1141. if (__this_cpu_read(cpu_info.x86) >= 4)
  1142. wbinvd();
  1143. while (1) {
  1144. native_halt();
  1145. }
  1146. }
  1147. void native_play_dead(void)
  1148. {
  1149. play_dead_common();
  1150. tboot_shutdown(TB_SHUTDOWN_WFS);
  1151. mwait_play_dead(); /* Only returns on failure */
  1152. if (cpuidle_play_dead())
  1153. hlt_play_dead();
  1154. }
  1155. #else /* ... !CONFIG_HOTPLUG_CPU */
  1156. int native_cpu_disable(void)
  1157. {
  1158. return -ENOSYS;
  1159. }
  1160. void native_cpu_die(unsigned int cpu)
  1161. {
  1162. /* We said "no" in __cpu_disable */
  1163. BUG();
  1164. }
  1165. void native_play_dead(void)
  1166. {
  1167. BUG();
  1168. }
  1169. #endif