gfx_v9_0.c 140 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  98. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  99. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  100. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  101. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  102. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  103. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  104. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  105. };
  106. static const u32 golden_settings_gc_9_0_vg10[] =
  107. {
  108. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  109. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  110. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  111. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  112. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  113. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  114. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  115. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  116. };
  117. static const u32 golden_settings_gc_9_1[] =
  118. {
  119. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  120. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  121. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  122. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  123. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  124. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  125. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  126. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  127. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  128. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  129. };
  130. static const u32 golden_settings_gc_9_1_rv1[] =
  131. {
  132. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x26013042,
  133. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x26013042,
  134. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x00048000,
  135. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  136. };
  137. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  138. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x26013042
  139. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  140. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  141. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  142. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  143. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  144. struct amdgpu_cu_info *cu_info);
  145. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  146. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  147. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  148. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  149. {
  150. switch (adev->asic_type) {
  151. case CHIP_VEGA10:
  152. amdgpu_program_register_sequence(adev,
  153. golden_settings_gc_9_0,
  154. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  155. amdgpu_program_register_sequence(adev,
  156. golden_settings_gc_9_0_vg10,
  157. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  158. break;
  159. case CHIP_RAVEN:
  160. amdgpu_program_register_sequence(adev,
  161. golden_settings_gc_9_1,
  162. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  163. amdgpu_program_register_sequence(adev,
  164. golden_settings_gc_9_1_rv1,
  165. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  166. break;
  167. default:
  168. break;
  169. }
  170. }
  171. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  172. {
  173. adev->gfx.scratch.num_reg = 7;
  174. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  175. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  176. }
  177. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  178. bool wc, uint32_t reg, uint32_t val)
  179. {
  180. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  181. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  182. WRITE_DATA_DST_SEL(0) |
  183. (wc ? WR_CONFIRM : 0));
  184. amdgpu_ring_write(ring, reg);
  185. amdgpu_ring_write(ring, 0);
  186. amdgpu_ring_write(ring, val);
  187. }
  188. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  189. int mem_space, int opt, uint32_t addr0,
  190. uint32_t addr1, uint32_t ref, uint32_t mask,
  191. uint32_t inv)
  192. {
  193. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  194. amdgpu_ring_write(ring,
  195. /* memory (1) or register (0) */
  196. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  197. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  198. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  199. WAIT_REG_MEM_ENGINE(eng_sel)));
  200. if (mem_space)
  201. BUG_ON(addr0 & 0x3); /* Dword align */
  202. amdgpu_ring_write(ring, addr0);
  203. amdgpu_ring_write(ring, addr1);
  204. amdgpu_ring_write(ring, ref);
  205. amdgpu_ring_write(ring, mask);
  206. amdgpu_ring_write(ring, inv); /* poll interval */
  207. }
  208. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  209. {
  210. struct amdgpu_device *adev = ring->adev;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. unsigned i;
  214. int r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. r = amdgpu_ring_alloc(ring, 3);
  222. if (r) {
  223. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  224. ring->idx, r);
  225. amdgpu_gfx_scratch_free(adev, scratch);
  226. return r;
  227. }
  228. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  229. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  230. amdgpu_ring_write(ring, 0xDEADBEEF);
  231. amdgpu_ring_commit(ring);
  232. for (i = 0; i < adev->usec_timeout; i++) {
  233. tmp = RREG32(scratch);
  234. if (tmp == 0xDEADBEEF)
  235. break;
  236. DRM_UDELAY(1);
  237. }
  238. if (i < adev->usec_timeout) {
  239. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  240. ring->idx, i);
  241. } else {
  242. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  243. ring->idx, scratch, tmp);
  244. r = -EINVAL;
  245. }
  246. amdgpu_gfx_scratch_free(adev, scratch);
  247. return r;
  248. }
  249. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  250. {
  251. struct amdgpu_device *adev = ring->adev;
  252. struct amdgpu_ib ib;
  253. struct dma_fence *f = NULL;
  254. uint32_t scratch;
  255. uint32_t tmp = 0;
  256. long r;
  257. r = amdgpu_gfx_scratch_get(adev, &scratch);
  258. if (r) {
  259. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  260. return r;
  261. }
  262. WREG32(scratch, 0xCAFEDEAD);
  263. memset(&ib, 0, sizeof(ib));
  264. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  265. if (r) {
  266. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  267. goto err1;
  268. }
  269. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  270. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  271. ib.ptr[2] = 0xDEADBEEF;
  272. ib.length_dw = 3;
  273. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  274. if (r)
  275. goto err2;
  276. r = dma_fence_wait_timeout(f, false, timeout);
  277. if (r == 0) {
  278. DRM_ERROR("amdgpu: IB test timed out.\n");
  279. r = -ETIMEDOUT;
  280. goto err2;
  281. } else if (r < 0) {
  282. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  283. goto err2;
  284. }
  285. tmp = RREG32(scratch);
  286. if (tmp == 0xDEADBEEF) {
  287. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  288. r = 0;
  289. } else {
  290. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  291. scratch, tmp);
  292. r = -EINVAL;
  293. }
  294. err2:
  295. amdgpu_ib_free(adev, &ib, NULL);
  296. dma_fence_put(f);
  297. err1:
  298. amdgpu_gfx_scratch_free(adev, scratch);
  299. return r;
  300. }
  301. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  302. {
  303. const char *chip_name;
  304. char fw_name[30];
  305. int err;
  306. struct amdgpu_firmware_info *info = NULL;
  307. const struct common_firmware_header *header = NULL;
  308. const struct gfx_firmware_header_v1_0 *cp_hdr;
  309. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  310. unsigned int *tmp = NULL;
  311. unsigned int i = 0;
  312. DRM_DEBUG("\n");
  313. switch (adev->asic_type) {
  314. case CHIP_VEGA10:
  315. chip_name = "vega10";
  316. break;
  317. case CHIP_RAVEN:
  318. chip_name = "raven";
  319. break;
  320. default:
  321. BUG();
  322. }
  323. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  324. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  325. if (err)
  326. goto out;
  327. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  328. if (err)
  329. goto out;
  330. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  331. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  332. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  333. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  334. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  335. if (err)
  336. goto out;
  337. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  338. if (err)
  339. goto out;
  340. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  341. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  342. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  343. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  344. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  345. if (err)
  346. goto out;
  347. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  348. if (err)
  349. goto out;
  350. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  351. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  352. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  353. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  354. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  355. if (err)
  356. goto out;
  357. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  358. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  359. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  360. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  361. adev->gfx.rlc.save_and_restore_offset =
  362. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  363. adev->gfx.rlc.clear_state_descriptor_offset =
  364. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  365. adev->gfx.rlc.avail_scratch_ram_locations =
  366. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  367. adev->gfx.rlc.reg_restore_list_size =
  368. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  369. adev->gfx.rlc.reg_list_format_start =
  370. le32_to_cpu(rlc_hdr->reg_list_format_start);
  371. adev->gfx.rlc.reg_list_format_separate_start =
  372. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  373. adev->gfx.rlc.starting_offsets_start =
  374. le32_to_cpu(rlc_hdr->starting_offsets_start);
  375. adev->gfx.rlc.reg_list_format_size_bytes =
  376. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  377. adev->gfx.rlc.reg_list_size_bytes =
  378. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  379. adev->gfx.rlc.register_list_format =
  380. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  381. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  382. if (!adev->gfx.rlc.register_list_format) {
  383. err = -ENOMEM;
  384. goto out;
  385. }
  386. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  387. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  388. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  389. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  390. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  391. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  392. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  393. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  394. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  395. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  396. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  397. if (err)
  398. goto out;
  399. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  400. if (err)
  401. goto out;
  402. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  403. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  404. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  405. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  406. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  407. if (!err) {
  408. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  409. if (err)
  410. goto out;
  411. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  412. adev->gfx.mec2_fw->data;
  413. adev->gfx.mec2_fw_version =
  414. le32_to_cpu(cp_hdr->header.ucode_version);
  415. adev->gfx.mec2_feature_version =
  416. le32_to_cpu(cp_hdr->ucode_feature_version);
  417. } else {
  418. err = 0;
  419. adev->gfx.mec2_fw = NULL;
  420. }
  421. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  422. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  423. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  424. info->fw = adev->gfx.pfp_fw;
  425. header = (const struct common_firmware_header *)info->fw->data;
  426. adev->firmware.fw_size +=
  427. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  428. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  429. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  430. info->fw = adev->gfx.me_fw;
  431. header = (const struct common_firmware_header *)info->fw->data;
  432. adev->firmware.fw_size +=
  433. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  434. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  435. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  436. info->fw = adev->gfx.ce_fw;
  437. header = (const struct common_firmware_header *)info->fw->data;
  438. adev->firmware.fw_size +=
  439. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  440. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  441. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  442. info->fw = adev->gfx.rlc_fw;
  443. header = (const struct common_firmware_header *)info->fw->data;
  444. adev->firmware.fw_size +=
  445. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  446. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  447. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  448. info->fw = adev->gfx.mec_fw;
  449. header = (const struct common_firmware_header *)info->fw->data;
  450. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  451. adev->firmware.fw_size +=
  452. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  453. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  454. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  455. info->fw = adev->gfx.mec_fw;
  456. adev->firmware.fw_size +=
  457. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  458. if (adev->gfx.mec2_fw) {
  459. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  460. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  461. info->fw = adev->gfx.mec2_fw;
  462. header = (const struct common_firmware_header *)info->fw->data;
  463. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  464. adev->firmware.fw_size +=
  465. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  466. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  467. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  468. info->fw = adev->gfx.mec2_fw;
  469. adev->firmware.fw_size +=
  470. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  471. }
  472. }
  473. out:
  474. if (err) {
  475. dev_err(adev->dev,
  476. "gfx9: Failed to load firmware \"%s\"\n",
  477. fw_name);
  478. release_firmware(adev->gfx.pfp_fw);
  479. adev->gfx.pfp_fw = NULL;
  480. release_firmware(adev->gfx.me_fw);
  481. adev->gfx.me_fw = NULL;
  482. release_firmware(adev->gfx.ce_fw);
  483. adev->gfx.ce_fw = NULL;
  484. release_firmware(adev->gfx.rlc_fw);
  485. adev->gfx.rlc_fw = NULL;
  486. release_firmware(adev->gfx.mec_fw);
  487. adev->gfx.mec_fw = NULL;
  488. release_firmware(adev->gfx.mec2_fw);
  489. adev->gfx.mec2_fw = NULL;
  490. }
  491. return err;
  492. }
  493. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  494. {
  495. u32 count = 0;
  496. const struct cs_section_def *sect = NULL;
  497. const struct cs_extent_def *ext = NULL;
  498. /* begin clear state */
  499. count += 2;
  500. /* context control state */
  501. count += 3;
  502. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  503. for (ext = sect->section; ext->extent != NULL; ++ext) {
  504. if (sect->id == SECT_CONTEXT)
  505. count += 2 + ext->reg_count;
  506. else
  507. return 0;
  508. }
  509. }
  510. /* end clear state */
  511. count += 2;
  512. /* clear state */
  513. count += 2;
  514. return count;
  515. }
  516. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  517. volatile u32 *buffer)
  518. {
  519. u32 count = 0, i;
  520. const struct cs_section_def *sect = NULL;
  521. const struct cs_extent_def *ext = NULL;
  522. if (adev->gfx.rlc.cs_data == NULL)
  523. return;
  524. if (buffer == NULL)
  525. return;
  526. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  527. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  528. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  529. buffer[count++] = cpu_to_le32(0x80000000);
  530. buffer[count++] = cpu_to_le32(0x80000000);
  531. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  532. for (ext = sect->section; ext->extent != NULL; ++ext) {
  533. if (sect->id == SECT_CONTEXT) {
  534. buffer[count++] =
  535. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  536. buffer[count++] = cpu_to_le32(ext->reg_index -
  537. PACKET3_SET_CONTEXT_REG_START);
  538. for (i = 0; i < ext->reg_count; i++)
  539. buffer[count++] = cpu_to_le32(ext->extent[i]);
  540. } else {
  541. return;
  542. }
  543. }
  544. }
  545. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  546. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  547. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  548. buffer[count++] = cpu_to_le32(0);
  549. }
  550. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  551. {
  552. const __le32 *fw_data;
  553. volatile u32 *dst_ptr;
  554. int me, i, max_me = 5;
  555. u32 bo_offset = 0;
  556. u32 table_offset, table_size;
  557. /* write the cp table buffer */
  558. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  559. for (me = 0; me < max_me; me++) {
  560. if (me == 0) {
  561. const struct gfx_firmware_header_v1_0 *hdr =
  562. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  563. fw_data = (const __le32 *)
  564. (adev->gfx.ce_fw->data +
  565. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  566. table_offset = le32_to_cpu(hdr->jt_offset);
  567. table_size = le32_to_cpu(hdr->jt_size);
  568. } else if (me == 1) {
  569. const struct gfx_firmware_header_v1_0 *hdr =
  570. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  571. fw_data = (const __le32 *)
  572. (adev->gfx.pfp_fw->data +
  573. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  574. table_offset = le32_to_cpu(hdr->jt_offset);
  575. table_size = le32_to_cpu(hdr->jt_size);
  576. } else if (me == 2) {
  577. const struct gfx_firmware_header_v1_0 *hdr =
  578. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  579. fw_data = (const __le32 *)
  580. (adev->gfx.me_fw->data +
  581. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  582. table_offset = le32_to_cpu(hdr->jt_offset);
  583. table_size = le32_to_cpu(hdr->jt_size);
  584. } else if (me == 3) {
  585. const struct gfx_firmware_header_v1_0 *hdr =
  586. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  587. fw_data = (const __le32 *)
  588. (adev->gfx.mec_fw->data +
  589. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  590. table_offset = le32_to_cpu(hdr->jt_offset);
  591. table_size = le32_to_cpu(hdr->jt_size);
  592. } else if (me == 4) {
  593. const struct gfx_firmware_header_v1_0 *hdr =
  594. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  595. fw_data = (const __le32 *)
  596. (adev->gfx.mec2_fw->data +
  597. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  598. table_offset = le32_to_cpu(hdr->jt_offset);
  599. table_size = le32_to_cpu(hdr->jt_size);
  600. }
  601. for (i = 0; i < table_size; i ++) {
  602. dst_ptr[bo_offset + i] =
  603. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  604. }
  605. bo_offset += table_size;
  606. }
  607. }
  608. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  609. {
  610. /* clear state block */
  611. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  612. &adev->gfx.rlc.clear_state_gpu_addr,
  613. (void **)&adev->gfx.rlc.cs_ptr);
  614. /* jump table block */
  615. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  616. &adev->gfx.rlc.cp_table_gpu_addr,
  617. (void **)&adev->gfx.rlc.cp_table_ptr);
  618. }
  619. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  620. {
  621. volatile u32 *dst_ptr;
  622. u32 dws;
  623. const struct cs_section_def *cs_data;
  624. int r;
  625. adev->gfx.rlc.cs_data = gfx9_cs_data;
  626. cs_data = adev->gfx.rlc.cs_data;
  627. if (cs_data) {
  628. /* clear state block */
  629. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  630. if (adev->gfx.rlc.clear_state_obj == NULL) {
  631. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  632. AMDGPU_GEM_DOMAIN_VRAM,
  633. &adev->gfx.rlc.clear_state_obj,
  634. &adev->gfx.rlc.clear_state_gpu_addr,
  635. (void **)&adev->gfx.rlc.cs_ptr);
  636. if (r) {
  637. dev_err(adev->dev,
  638. "(%d) failed to create rlc csb bo\n", r);
  639. gfx_v9_0_rlc_fini(adev);
  640. return r;
  641. }
  642. }
  643. /* set up the cs buffer */
  644. dst_ptr = adev->gfx.rlc.cs_ptr;
  645. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  646. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  647. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  648. }
  649. if (adev->asic_type == CHIP_RAVEN) {
  650. /* TODO: double check the cp_table_size for RV */
  651. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  652. if (adev->gfx.rlc.cp_table_obj == NULL) {
  653. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  654. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  655. &adev->gfx.rlc.cp_table_obj,
  656. &adev->gfx.rlc.cp_table_gpu_addr,
  657. (void **)&adev->gfx.rlc.cp_table_ptr);
  658. if (r) {
  659. dev_err(adev->dev,
  660. "(%d) failed to create cp table bo\n", r);
  661. gfx_v9_0_rlc_fini(adev);
  662. return r;
  663. }
  664. }
  665. rv_init_cp_jump_table(adev);
  666. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  667. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  668. }
  669. return 0;
  670. }
  671. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  672. {
  673. int r;
  674. if (adev->gfx.mec.hpd_eop_obj) {
  675. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  676. if (unlikely(r != 0))
  677. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  678. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  679. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  680. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  681. adev->gfx.mec.hpd_eop_obj = NULL;
  682. }
  683. if (adev->gfx.mec.mec_fw_obj) {
  684. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  685. if (unlikely(r != 0))
  686. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  687. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  688. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  689. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  690. adev->gfx.mec.mec_fw_obj = NULL;
  691. }
  692. }
  693. #define MEC_HPD_SIZE 2048
  694. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  695. {
  696. int r;
  697. u32 *hpd;
  698. const __le32 *fw_data;
  699. unsigned fw_size;
  700. u32 *fw;
  701. const struct gfx_firmware_header_v1_0 *mec_hdr;
  702. /*
  703. * we assign only 1 pipe because all other pipes will
  704. * be handled by KFD
  705. */
  706. adev->gfx.mec.num_mec = 1;
  707. adev->gfx.mec.num_pipe = 1;
  708. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  709. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  710. r = amdgpu_bo_create(adev,
  711. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  712. PAGE_SIZE, true,
  713. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  714. &adev->gfx.mec.hpd_eop_obj);
  715. if (r) {
  716. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  717. return r;
  718. }
  719. }
  720. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  721. if (unlikely(r != 0)) {
  722. gfx_v9_0_mec_fini(adev);
  723. return r;
  724. }
  725. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  726. &adev->gfx.mec.hpd_eop_gpu_addr);
  727. if (r) {
  728. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  729. gfx_v9_0_mec_fini(adev);
  730. return r;
  731. }
  732. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  733. if (r) {
  734. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  735. gfx_v9_0_mec_fini(adev);
  736. return r;
  737. }
  738. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  739. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  740. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  741. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  742. fw_data = (const __le32 *)
  743. (adev->gfx.mec_fw->data +
  744. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  745. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  746. if (adev->gfx.mec.mec_fw_obj == NULL) {
  747. r = amdgpu_bo_create(adev,
  748. mec_hdr->header.ucode_size_bytes,
  749. PAGE_SIZE, true,
  750. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  751. &adev->gfx.mec.mec_fw_obj);
  752. if (r) {
  753. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  754. return r;
  755. }
  756. }
  757. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  758. if (unlikely(r != 0)) {
  759. gfx_v9_0_mec_fini(adev);
  760. return r;
  761. }
  762. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  763. &adev->gfx.mec.mec_fw_gpu_addr);
  764. if (r) {
  765. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  766. gfx_v9_0_mec_fini(adev);
  767. return r;
  768. }
  769. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  770. if (r) {
  771. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  772. gfx_v9_0_mec_fini(adev);
  773. return r;
  774. }
  775. memcpy(fw, fw_data, fw_size);
  776. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  777. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  778. return 0;
  779. }
  780. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  781. {
  782. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  783. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  784. }
  785. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  786. {
  787. int r;
  788. u32 *hpd;
  789. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  790. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  791. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  792. &kiq->eop_gpu_addr, (void **)&hpd);
  793. if (r) {
  794. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  795. return r;
  796. }
  797. memset(hpd, 0, MEC_HPD_SIZE);
  798. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  799. if (unlikely(r != 0))
  800. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  801. amdgpu_bo_kunmap(kiq->eop_obj);
  802. amdgpu_bo_unreserve(kiq->eop_obj);
  803. return 0;
  804. }
  805. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  806. struct amdgpu_ring *ring,
  807. struct amdgpu_irq_src *irq)
  808. {
  809. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  810. int r = 0;
  811. mutex_init(&kiq->ring_mutex);
  812. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  813. if (r)
  814. return r;
  815. ring->adev = NULL;
  816. ring->ring_obj = NULL;
  817. ring->use_doorbell = true;
  818. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  819. if (adev->gfx.mec2_fw) {
  820. ring->me = 2;
  821. ring->pipe = 0;
  822. } else {
  823. ring->me = 1;
  824. ring->pipe = 1;
  825. }
  826. ring->queue = 0;
  827. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  828. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  829. r = amdgpu_ring_init(adev, ring, 1024,
  830. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  831. if (r)
  832. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  833. return r;
  834. }
  835. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  836. struct amdgpu_irq_src *irq)
  837. {
  838. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  839. amdgpu_ring_fini(ring);
  840. }
  841. /* create MQD for each compute queue */
  842. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  843. {
  844. struct amdgpu_ring *ring = NULL;
  845. int r, i;
  846. /* create MQD for KIQ */
  847. ring = &adev->gfx.kiq.ring;
  848. if (!ring->mqd_obj) {
  849. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  850. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  851. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  852. if (r) {
  853. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  854. return r;
  855. }
  856. /* prepare MQD backup */
  857. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  858. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  859. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  860. }
  861. /* create MQD for each KCQ */
  862. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  863. ring = &adev->gfx.compute_ring[i];
  864. if (!ring->mqd_obj) {
  865. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  866. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  867. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  868. if (r) {
  869. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  870. return r;
  871. }
  872. /* prepare MQD backup */
  873. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  874. if (!adev->gfx.mec.mqd_backup[i])
  875. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  876. }
  877. }
  878. return 0;
  879. }
  880. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  881. {
  882. struct amdgpu_ring *ring = NULL;
  883. int i;
  884. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  885. ring = &adev->gfx.compute_ring[i];
  886. kfree(adev->gfx.mec.mqd_backup[i]);
  887. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  888. }
  889. ring = &adev->gfx.kiq.ring;
  890. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  891. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  892. }
  893. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  894. {
  895. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  896. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  897. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  898. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  899. (SQ_IND_INDEX__FORCE_READ_MASK));
  900. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  901. }
  902. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  903. uint32_t wave, uint32_t thread,
  904. uint32_t regno, uint32_t num, uint32_t *out)
  905. {
  906. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  907. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  908. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  909. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  910. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  911. (SQ_IND_INDEX__FORCE_READ_MASK) |
  912. (SQ_IND_INDEX__AUTO_INCR_MASK));
  913. while (num--)
  914. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  915. }
  916. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  917. {
  918. /* type 1 wave data */
  919. dst[(*no_fields)++] = 1;
  920. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  921. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  932. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  933. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  934. }
  935. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  936. uint32_t wave, uint32_t start,
  937. uint32_t size, uint32_t *dst)
  938. {
  939. wave_read_regs(
  940. adev, simd, wave, 0,
  941. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  942. }
  943. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  944. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  945. .select_se_sh = &gfx_v9_0_select_se_sh,
  946. .read_wave_data = &gfx_v9_0_read_wave_data,
  947. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  948. };
  949. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  950. {
  951. u32 gb_addr_config;
  952. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  953. switch (adev->asic_type) {
  954. case CHIP_VEGA10:
  955. adev->gfx.config.max_hw_contexts = 8;
  956. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  957. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  958. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  959. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  960. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  961. break;
  962. case CHIP_RAVEN:
  963. adev->gfx.config.max_hw_contexts = 8;
  964. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  965. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  966. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  967. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  968. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  969. break;
  970. default:
  971. BUG();
  972. break;
  973. }
  974. adev->gfx.config.gb_addr_config = gb_addr_config;
  975. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  976. REG_GET_FIELD(
  977. adev->gfx.config.gb_addr_config,
  978. GB_ADDR_CONFIG,
  979. NUM_PIPES);
  980. adev->gfx.config.max_tile_pipes =
  981. adev->gfx.config.gb_addr_config_fields.num_pipes;
  982. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  983. REG_GET_FIELD(
  984. adev->gfx.config.gb_addr_config,
  985. GB_ADDR_CONFIG,
  986. NUM_BANKS);
  987. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  988. REG_GET_FIELD(
  989. adev->gfx.config.gb_addr_config,
  990. GB_ADDR_CONFIG,
  991. MAX_COMPRESSED_FRAGS);
  992. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  993. REG_GET_FIELD(
  994. adev->gfx.config.gb_addr_config,
  995. GB_ADDR_CONFIG,
  996. NUM_RB_PER_SE);
  997. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  998. REG_GET_FIELD(
  999. adev->gfx.config.gb_addr_config,
  1000. GB_ADDR_CONFIG,
  1001. NUM_SHADER_ENGINES);
  1002. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1003. REG_GET_FIELD(
  1004. adev->gfx.config.gb_addr_config,
  1005. GB_ADDR_CONFIG,
  1006. PIPE_INTERLEAVE_SIZE));
  1007. }
  1008. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1009. struct amdgpu_ngg_buf *ngg_buf,
  1010. int size_se,
  1011. int default_size_se)
  1012. {
  1013. int r;
  1014. if (size_se < 0) {
  1015. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1016. return -EINVAL;
  1017. }
  1018. size_se = size_se ? size_se : default_size_se;
  1019. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1020. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1021. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1022. &ngg_buf->bo,
  1023. &ngg_buf->gpu_addr,
  1024. NULL);
  1025. if (r) {
  1026. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1027. return r;
  1028. }
  1029. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1030. return r;
  1031. }
  1032. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1033. {
  1034. int i;
  1035. for (i = 0; i < NGG_BUF_MAX; i++)
  1036. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1037. &adev->gfx.ngg.buf[i].gpu_addr,
  1038. NULL);
  1039. memset(&adev->gfx.ngg.buf[0], 0,
  1040. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1041. adev->gfx.ngg.init = false;
  1042. return 0;
  1043. }
  1044. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1045. {
  1046. int r;
  1047. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1048. return 0;
  1049. /* GDS reserve memory: 64 bytes alignment */
  1050. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1051. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1052. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1053. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1054. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1055. /* Primitive Buffer */
  1056. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1057. amdgpu_prim_buf_per_se,
  1058. 64 * 1024);
  1059. if (r) {
  1060. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1061. goto err;
  1062. }
  1063. /* Position Buffer */
  1064. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1065. amdgpu_pos_buf_per_se,
  1066. 256 * 1024);
  1067. if (r) {
  1068. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1069. goto err;
  1070. }
  1071. /* Control Sideband */
  1072. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1073. amdgpu_cntl_sb_buf_per_se,
  1074. 256);
  1075. if (r) {
  1076. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1077. goto err;
  1078. }
  1079. /* Parameter Cache, not created by default */
  1080. if (amdgpu_param_buf_per_se <= 0)
  1081. goto out;
  1082. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1083. amdgpu_param_buf_per_se,
  1084. 512 * 1024);
  1085. if (r) {
  1086. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1087. goto err;
  1088. }
  1089. out:
  1090. adev->gfx.ngg.init = true;
  1091. return 0;
  1092. err:
  1093. gfx_v9_0_ngg_fini(adev);
  1094. return r;
  1095. }
  1096. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1097. {
  1098. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1099. int r;
  1100. u32 data;
  1101. u32 size;
  1102. u32 base;
  1103. if (!amdgpu_ngg)
  1104. return 0;
  1105. /* Program buffer size */
  1106. data = 0;
  1107. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1108. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1109. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1110. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1111. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1112. data = 0;
  1113. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1114. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1115. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1116. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1117. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1118. /* Program buffer base address */
  1119. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1120. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1121. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1122. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1123. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1124. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1125. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1126. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1127. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1128. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1129. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1130. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1131. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1132. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1133. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1134. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1135. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1136. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1137. /* Clear GDS reserved memory */
  1138. r = amdgpu_ring_alloc(ring, 17);
  1139. if (r) {
  1140. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1141. ring->idx, r);
  1142. return r;
  1143. }
  1144. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1145. amdgpu_gds_reg_offset[0].mem_size,
  1146. (adev->gds.mem.total_size +
  1147. adev->gfx.ngg.gds_reserve_size) >>
  1148. AMDGPU_GDS_SHIFT);
  1149. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1150. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1151. PACKET3_DMA_DATA_SRC_SEL(2)));
  1152. amdgpu_ring_write(ring, 0);
  1153. amdgpu_ring_write(ring, 0);
  1154. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1155. amdgpu_ring_write(ring, 0);
  1156. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1157. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1158. amdgpu_gds_reg_offset[0].mem_size, 0);
  1159. amdgpu_ring_commit(ring);
  1160. return 0;
  1161. }
  1162. static int gfx_v9_0_sw_init(void *handle)
  1163. {
  1164. int i, r;
  1165. struct amdgpu_ring *ring;
  1166. struct amdgpu_kiq *kiq;
  1167. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1168. /* KIQ event */
  1169. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1170. if (r)
  1171. return r;
  1172. /* EOP Event */
  1173. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1174. if (r)
  1175. return r;
  1176. /* Privileged reg */
  1177. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1178. &adev->gfx.priv_reg_irq);
  1179. if (r)
  1180. return r;
  1181. /* Privileged inst */
  1182. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1183. &adev->gfx.priv_inst_irq);
  1184. if (r)
  1185. return r;
  1186. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1187. gfx_v9_0_scratch_init(adev);
  1188. r = gfx_v9_0_init_microcode(adev);
  1189. if (r) {
  1190. DRM_ERROR("Failed to load gfx firmware!\n");
  1191. return r;
  1192. }
  1193. r = gfx_v9_0_rlc_init(adev);
  1194. if (r) {
  1195. DRM_ERROR("Failed to init rlc BOs!\n");
  1196. return r;
  1197. }
  1198. r = gfx_v9_0_mec_init(adev);
  1199. if (r) {
  1200. DRM_ERROR("Failed to init MEC BOs!\n");
  1201. return r;
  1202. }
  1203. /* set up the gfx ring */
  1204. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1205. ring = &adev->gfx.gfx_ring[i];
  1206. ring->ring_obj = NULL;
  1207. sprintf(ring->name, "gfx");
  1208. ring->use_doorbell = true;
  1209. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1210. r = amdgpu_ring_init(adev, ring, 1024,
  1211. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1212. if (r)
  1213. return r;
  1214. }
  1215. /* set up the compute queues */
  1216. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1217. unsigned irq_type;
  1218. /* max 32 queues per MEC */
  1219. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1220. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1221. break;
  1222. }
  1223. ring = &adev->gfx.compute_ring[i];
  1224. ring->ring_obj = NULL;
  1225. ring->use_doorbell = true;
  1226. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  1227. ring->me = 1; /* first MEC */
  1228. ring->pipe = i / 8;
  1229. ring->queue = i % 8;
  1230. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  1231. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1232. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1233. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1234. r = amdgpu_ring_init(adev, ring, 1024,
  1235. &adev->gfx.eop_irq, irq_type);
  1236. if (r)
  1237. return r;
  1238. }
  1239. if (amdgpu_sriov_vf(adev)) {
  1240. r = gfx_v9_0_kiq_init(adev);
  1241. if (r) {
  1242. DRM_ERROR("Failed to init KIQ BOs!\n");
  1243. return r;
  1244. }
  1245. kiq = &adev->gfx.kiq;
  1246. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1247. if (r)
  1248. return r;
  1249. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1250. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1251. if (r)
  1252. return r;
  1253. }
  1254. /* reserve GDS, GWS and OA resource for gfx */
  1255. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1256. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1257. &adev->gds.gds_gfx_bo, NULL, NULL);
  1258. if (r)
  1259. return r;
  1260. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1261. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1262. &adev->gds.gws_gfx_bo, NULL, NULL);
  1263. if (r)
  1264. return r;
  1265. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1266. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1267. &adev->gds.oa_gfx_bo, NULL, NULL);
  1268. if (r)
  1269. return r;
  1270. adev->gfx.ce_ram_size = 0x8000;
  1271. gfx_v9_0_gpu_early_init(adev);
  1272. r = gfx_v9_0_ngg_init(adev);
  1273. if (r)
  1274. return r;
  1275. return 0;
  1276. }
  1277. static int gfx_v9_0_sw_fini(void *handle)
  1278. {
  1279. int i;
  1280. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1281. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1282. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1283. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1284. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1285. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1286. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1287. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1288. if (amdgpu_sriov_vf(adev)) {
  1289. gfx_v9_0_compute_mqd_sw_fini(adev);
  1290. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1291. gfx_v9_0_kiq_fini(adev);
  1292. }
  1293. gfx_v9_0_mec_fini(adev);
  1294. gfx_v9_0_ngg_fini(adev);
  1295. return 0;
  1296. }
  1297. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1298. {
  1299. /* TODO */
  1300. }
  1301. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1302. {
  1303. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1304. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1305. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1307. } else if (se_num == 0xffffffff) {
  1308. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1309. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1310. } else if (sh_num == 0xffffffff) {
  1311. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1312. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1313. } else {
  1314. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1315. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1316. }
  1317. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1318. }
  1319. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1320. {
  1321. return (u32)((1ULL << bit_width) - 1);
  1322. }
  1323. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1324. {
  1325. u32 data, mask;
  1326. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1327. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1328. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1329. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1330. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1331. adev->gfx.config.max_sh_per_se);
  1332. return (~data) & mask;
  1333. }
  1334. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1335. {
  1336. int i, j;
  1337. u32 data;
  1338. u32 active_rbs = 0;
  1339. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1340. adev->gfx.config.max_sh_per_se;
  1341. mutex_lock(&adev->grbm_idx_mutex);
  1342. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1343. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1344. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1345. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1346. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1347. rb_bitmap_width_per_sh);
  1348. }
  1349. }
  1350. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1351. mutex_unlock(&adev->grbm_idx_mutex);
  1352. adev->gfx.config.backend_enable_mask = active_rbs;
  1353. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1354. }
  1355. #define DEFAULT_SH_MEM_BASES (0x6000)
  1356. #define FIRST_COMPUTE_VMID (8)
  1357. #define LAST_COMPUTE_VMID (16)
  1358. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1359. {
  1360. int i;
  1361. uint32_t sh_mem_config;
  1362. uint32_t sh_mem_bases;
  1363. /*
  1364. * Configure apertures:
  1365. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1366. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1367. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1368. */
  1369. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1370. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1371. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1372. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1373. mutex_lock(&adev->srbm_mutex);
  1374. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1375. soc15_grbm_select(adev, 0, 0, 0, i);
  1376. /* CP and shaders */
  1377. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1378. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1379. }
  1380. soc15_grbm_select(adev, 0, 0, 0, 0);
  1381. mutex_unlock(&adev->srbm_mutex);
  1382. }
  1383. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1384. {
  1385. u32 tmp;
  1386. int i;
  1387. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1388. gfx_v9_0_tiling_mode_table_init(adev);
  1389. gfx_v9_0_setup_rb(adev);
  1390. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1391. /* XXX SH_MEM regs */
  1392. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1393. mutex_lock(&adev->srbm_mutex);
  1394. for (i = 0; i < 16; i++) {
  1395. soc15_grbm_select(adev, 0, 0, 0, i);
  1396. /* CP and shaders */
  1397. tmp = 0;
  1398. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1399. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1400. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1401. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1402. }
  1403. soc15_grbm_select(adev, 0, 0, 0, 0);
  1404. mutex_unlock(&adev->srbm_mutex);
  1405. gfx_v9_0_init_compute_vmid(adev);
  1406. mutex_lock(&adev->grbm_idx_mutex);
  1407. /*
  1408. * making sure that the following register writes will be broadcasted
  1409. * to all the shaders
  1410. */
  1411. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1412. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1413. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1414. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1415. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1416. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1417. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1418. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1419. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1420. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1421. mutex_unlock(&adev->grbm_idx_mutex);
  1422. }
  1423. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1424. {
  1425. u32 i, j, k;
  1426. u32 mask;
  1427. mutex_lock(&adev->grbm_idx_mutex);
  1428. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1429. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1430. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1431. for (k = 0; k < adev->usec_timeout; k++) {
  1432. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1433. break;
  1434. udelay(1);
  1435. }
  1436. }
  1437. }
  1438. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1439. mutex_unlock(&adev->grbm_idx_mutex);
  1440. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1441. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1442. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1443. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1444. for (k = 0; k < adev->usec_timeout; k++) {
  1445. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1446. break;
  1447. udelay(1);
  1448. }
  1449. }
  1450. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1451. bool enable)
  1452. {
  1453. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1454. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1455. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1456. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1457. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1458. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1459. }
  1460. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1461. {
  1462. /* csib */
  1463. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1464. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1465. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1466. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1467. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1468. adev->gfx.rlc.clear_state_size);
  1469. }
  1470. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1471. int indirect_offset,
  1472. int list_size,
  1473. int *unique_indirect_regs,
  1474. int *unique_indirect_reg_count,
  1475. int max_indirect_reg_count,
  1476. int *indirect_start_offsets,
  1477. int *indirect_start_offsets_count,
  1478. int max_indirect_start_offsets_count)
  1479. {
  1480. int idx;
  1481. bool new_entry = true;
  1482. for (; indirect_offset < list_size; indirect_offset++) {
  1483. if (new_entry) {
  1484. new_entry = false;
  1485. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1486. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1487. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1488. }
  1489. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1490. new_entry = true;
  1491. continue;
  1492. }
  1493. indirect_offset += 2;
  1494. /* look for the matching indice */
  1495. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1496. if (unique_indirect_regs[idx] ==
  1497. register_list_format[indirect_offset])
  1498. break;
  1499. }
  1500. if (idx >= *unique_indirect_reg_count) {
  1501. unique_indirect_regs[*unique_indirect_reg_count] =
  1502. register_list_format[indirect_offset];
  1503. idx = *unique_indirect_reg_count;
  1504. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1505. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1506. }
  1507. register_list_format[indirect_offset] = idx;
  1508. }
  1509. }
  1510. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1511. {
  1512. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1513. int unique_indirect_reg_count = 0;
  1514. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1515. int indirect_start_offsets_count = 0;
  1516. int list_size = 0;
  1517. int i = 0;
  1518. u32 tmp = 0;
  1519. u32 *register_list_format =
  1520. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1521. if (!register_list_format)
  1522. return -ENOMEM;
  1523. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1524. adev->gfx.rlc.reg_list_format_size_bytes);
  1525. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1526. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1527. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1528. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1529. unique_indirect_regs,
  1530. &unique_indirect_reg_count,
  1531. sizeof(unique_indirect_regs)/sizeof(int),
  1532. indirect_start_offsets,
  1533. &indirect_start_offsets_count,
  1534. sizeof(indirect_start_offsets)/sizeof(int));
  1535. /* enable auto inc in case it is disabled */
  1536. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1537. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1538. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1539. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1540. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1541. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1542. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1543. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1544. adev->gfx.rlc.register_restore[i]);
  1545. /* load direct register */
  1546. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1547. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1548. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1549. adev->gfx.rlc.register_restore[i]);
  1550. /* load indirect register */
  1551. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1552. adev->gfx.rlc.reg_list_format_start);
  1553. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1554. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1555. register_list_format[i]);
  1556. /* set save/restore list size */
  1557. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1558. list_size = list_size >> 1;
  1559. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1560. adev->gfx.rlc.reg_restore_list_size);
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1562. /* write the starting offsets to RLC scratch ram */
  1563. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1564. adev->gfx.rlc.starting_offsets_start);
  1565. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1567. indirect_start_offsets[i]);
  1568. /* load unique indirect regs*/
  1569. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1571. unique_indirect_regs[i] & 0x3FFFF);
  1572. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1573. unique_indirect_regs[i] >> 20);
  1574. }
  1575. kfree(register_list_format);
  1576. return 0;
  1577. }
  1578. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1579. {
  1580. u32 tmp = 0;
  1581. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1582. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1583. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1584. }
  1585. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1586. bool enable)
  1587. {
  1588. uint32_t data = 0;
  1589. uint32_t default_data = 0;
  1590. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1591. if (enable == true) {
  1592. /* enable GFXIP control over CGPG */
  1593. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1594. if(default_data != data)
  1595. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1596. /* update status */
  1597. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1598. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1599. if(default_data != data)
  1600. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1601. } else {
  1602. /* restore GFXIP control over GCPG */
  1603. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1604. if(default_data != data)
  1605. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1606. }
  1607. }
  1608. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1609. {
  1610. uint32_t data = 0;
  1611. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1612. AMD_PG_SUPPORT_GFX_SMG |
  1613. AMD_PG_SUPPORT_GFX_DMG)) {
  1614. /* init IDLE_POLL_COUNT = 60 */
  1615. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1616. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1617. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1618. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1619. /* init RLC PG Delay */
  1620. data = 0;
  1621. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1622. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1623. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1624. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1625. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1626. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1627. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1628. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1629. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1630. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1631. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1632. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1634. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1635. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1636. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1637. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1638. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1639. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1640. }
  1641. }
  1642. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1643. bool enable)
  1644. {
  1645. uint32_t data = 0;
  1646. uint32_t default_data = 0;
  1647. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1648. if (enable == true) {
  1649. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1650. if (default_data != data)
  1651. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1652. } else {
  1653. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1654. if(default_data != data)
  1655. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1656. }
  1657. }
  1658. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1659. bool enable)
  1660. {
  1661. uint32_t data = 0;
  1662. uint32_t default_data = 0;
  1663. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1664. if (enable == true) {
  1665. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1666. if(default_data != data)
  1667. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1668. } else {
  1669. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1670. if(default_data != data)
  1671. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1672. }
  1673. }
  1674. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1675. bool enable)
  1676. {
  1677. uint32_t data = 0;
  1678. uint32_t default_data = 0;
  1679. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1680. if (enable == true) {
  1681. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1682. if(default_data != data)
  1683. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1684. } else {
  1685. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1686. if(default_data != data)
  1687. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1688. }
  1689. }
  1690. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1691. {
  1692. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1693. AMD_PG_SUPPORT_GFX_SMG |
  1694. AMD_PG_SUPPORT_GFX_DMG |
  1695. AMD_PG_SUPPORT_CP |
  1696. AMD_PG_SUPPORT_GDS |
  1697. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1698. gfx_v9_0_init_csb(adev);
  1699. gfx_v9_0_init_rlc_save_restore_list(adev);
  1700. gfx_v9_0_enable_save_restore_machine(adev);
  1701. if (adev->asic_type == CHIP_RAVEN) {
  1702. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1703. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1704. gfx_v9_0_init_gfx_power_gating(adev);
  1705. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1706. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1707. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1708. } else {
  1709. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1710. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1711. }
  1712. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1713. gfx_v9_0_enable_cp_power_gating(adev, true);
  1714. else
  1715. gfx_v9_0_enable_cp_power_gating(adev, false);
  1716. }
  1717. }
  1718. }
  1719. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1720. {
  1721. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1722. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1723. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1724. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1725. gfx_v9_0_wait_for_rlc_serdes(adev);
  1726. }
  1727. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1728. {
  1729. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1730. udelay(50);
  1731. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1732. udelay(50);
  1733. }
  1734. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1735. {
  1736. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1737. u32 rlc_ucode_ver;
  1738. #endif
  1739. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1740. /* carrizo do enable cp interrupt after cp inited */
  1741. if (!(adev->flags & AMD_IS_APU))
  1742. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1743. udelay(50);
  1744. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1745. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1746. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1747. if(rlc_ucode_ver == 0x108) {
  1748. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1749. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1750. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1751. * default is 0x9C4 to create a 100us interval */
  1752. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1753. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1754. * to disable the page fault retry interrupts, default is
  1755. * 0x100 (256) */
  1756. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1757. }
  1758. #endif
  1759. }
  1760. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1761. {
  1762. const struct rlc_firmware_header_v2_0 *hdr;
  1763. const __le32 *fw_data;
  1764. unsigned i, fw_size;
  1765. if (!adev->gfx.rlc_fw)
  1766. return -EINVAL;
  1767. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1768. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1769. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1770. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1771. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1772. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1773. RLCG_UCODE_LOADING_START_ADDRESS);
  1774. for (i = 0; i < fw_size; i++)
  1775. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1776. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1777. return 0;
  1778. }
  1779. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1780. {
  1781. int r;
  1782. if (amdgpu_sriov_vf(adev))
  1783. return 0;
  1784. gfx_v9_0_rlc_stop(adev);
  1785. /* disable CG */
  1786. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1787. /* disable PG */
  1788. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1789. gfx_v9_0_rlc_reset(adev);
  1790. gfx_v9_0_init_pg(adev);
  1791. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1792. /* legacy rlc firmware loading */
  1793. r = gfx_v9_0_rlc_load_microcode(adev);
  1794. if (r)
  1795. return r;
  1796. }
  1797. gfx_v9_0_rlc_start(adev);
  1798. return 0;
  1799. }
  1800. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1801. {
  1802. int i;
  1803. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1804. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1805. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1806. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1807. if (!enable) {
  1808. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1809. adev->gfx.gfx_ring[i].ready = false;
  1810. }
  1811. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1812. udelay(50);
  1813. }
  1814. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1815. {
  1816. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1817. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1818. const struct gfx_firmware_header_v1_0 *me_hdr;
  1819. const __le32 *fw_data;
  1820. unsigned i, fw_size;
  1821. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1822. return -EINVAL;
  1823. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1824. adev->gfx.pfp_fw->data;
  1825. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1826. adev->gfx.ce_fw->data;
  1827. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1828. adev->gfx.me_fw->data;
  1829. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1830. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1831. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1832. gfx_v9_0_cp_gfx_enable(adev, false);
  1833. /* PFP */
  1834. fw_data = (const __le32 *)
  1835. (adev->gfx.pfp_fw->data +
  1836. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1837. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1838. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1839. for (i = 0; i < fw_size; i++)
  1840. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1841. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1842. /* CE */
  1843. fw_data = (const __le32 *)
  1844. (adev->gfx.ce_fw->data +
  1845. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1846. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1847. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1848. for (i = 0; i < fw_size; i++)
  1849. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1850. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1851. /* ME */
  1852. fw_data = (const __le32 *)
  1853. (adev->gfx.me_fw->data +
  1854. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1855. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1856. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1857. for (i = 0; i < fw_size; i++)
  1858. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1859. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1860. return 0;
  1861. }
  1862. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1863. {
  1864. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1865. const struct cs_section_def *sect = NULL;
  1866. const struct cs_extent_def *ext = NULL;
  1867. int r, i;
  1868. /* init the CP */
  1869. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1870. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1871. gfx_v9_0_cp_gfx_enable(adev, true);
  1872. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1873. if (r) {
  1874. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1875. return r;
  1876. }
  1877. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1878. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1879. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1880. amdgpu_ring_write(ring, 0x80000000);
  1881. amdgpu_ring_write(ring, 0x80000000);
  1882. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1883. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1884. if (sect->id == SECT_CONTEXT) {
  1885. amdgpu_ring_write(ring,
  1886. PACKET3(PACKET3_SET_CONTEXT_REG,
  1887. ext->reg_count));
  1888. amdgpu_ring_write(ring,
  1889. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1890. for (i = 0; i < ext->reg_count; i++)
  1891. amdgpu_ring_write(ring, ext->extent[i]);
  1892. }
  1893. }
  1894. }
  1895. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1896. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1897. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1898. amdgpu_ring_write(ring, 0);
  1899. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1900. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1901. amdgpu_ring_write(ring, 0x8000);
  1902. amdgpu_ring_write(ring, 0x8000);
  1903. amdgpu_ring_commit(ring);
  1904. return 0;
  1905. }
  1906. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1907. {
  1908. struct amdgpu_ring *ring;
  1909. u32 tmp;
  1910. u32 rb_bufsz;
  1911. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1912. /* Set the write pointer delay */
  1913. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1914. /* set the RB to use vmid 0 */
  1915. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1916. /* Set ring buffer size */
  1917. ring = &adev->gfx.gfx_ring[0];
  1918. rb_bufsz = order_base_2(ring->ring_size / 8);
  1919. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1920. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1921. #ifdef __BIG_ENDIAN
  1922. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1923. #endif
  1924. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1925. /* Initialize the ring buffer's write pointers */
  1926. ring->wptr = 0;
  1927. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1928. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1929. /* set the wb address wether it's enabled or not */
  1930. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1931. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1932. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1933. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1934. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1935. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1936. mdelay(1);
  1937. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1938. rb_addr = ring->gpu_addr >> 8;
  1939. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1940. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1941. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1942. if (ring->use_doorbell) {
  1943. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1944. DOORBELL_OFFSET, ring->doorbell_index);
  1945. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1946. DOORBELL_EN, 1);
  1947. } else {
  1948. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1949. }
  1950. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1951. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1952. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1953. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1954. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1955. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1956. /* start the ring */
  1957. gfx_v9_0_cp_gfx_start(adev);
  1958. ring->ready = true;
  1959. return 0;
  1960. }
  1961. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1962. {
  1963. int i;
  1964. if (enable) {
  1965. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1966. } else {
  1967. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1968. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1969. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1970. adev->gfx.compute_ring[i].ready = false;
  1971. adev->gfx.kiq.ring.ready = false;
  1972. }
  1973. udelay(50);
  1974. }
  1975. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1976. {
  1977. gfx_v9_0_cp_compute_enable(adev, true);
  1978. return 0;
  1979. }
  1980. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1981. {
  1982. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1983. const __le32 *fw_data;
  1984. unsigned i;
  1985. u32 tmp;
  1986. if (!adev->gfx.mec_fw)
  1987. return -EINVAL;
  1988. gfx_v9_0_cp_compute_enable(adev, false);
  1989. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1990. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1991. fw_data = (const __le32 *)
  1992. (adev->gfx.mec_fw->data +
  1993. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1994. tmp = 0;
  1995. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1996. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1997. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1998. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1999. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2000. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2001. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2002. /* MEC1 */
  2003. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2004. mec_hdr->jt_offset);
  2005. for (i = 0; i < mec_hdr->jt_size; i++)
  2006. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2007. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2008. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2009. adev->gfx.mec_fw_version);
  2010. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2011. return 0;
  2012. }
  2013. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  2014. {
  2015. int i, r;
  2016. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2017. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2018. if (ring->mqd_obj) {
  2019. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  2020. if (unlikely(r != 0))
  2021. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2022. amdgpu_bo_unpin(ring->mqd_obj);
  2023. amdgpu_bo_unreserve(ring->mqd_obj);
  2024. amdgpu_bo_unref(&ring->mqd_obj);
  2025. ring->mqd_obj = NULL;
  2026. }
  2027. }
  2028. }
  2029. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  2030. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  2031. {
  2032. int i, r;
  2033. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2034. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2035. if (gfx_v9_0_init_queue(ring))
  2036. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  2037. }
  2038. r = gfx_v9_0_cp_compute_start(adev);
  2039. if (r)
  2040. return r;
  2041. return 0;
  2042. }
  2043. /* KIQ functions */
  2044. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2045. {
  2046. uint32_t tmp;
  2047. struct amdgpu_device *adev = ring->adev;
  2048. /* tell RLC which is KIQ queue */
  2049. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2050. tmp &= 0xffffff00;
  2051. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2052. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2053. tmp |= 0x80;
  2054. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2055. }
  2056. static int gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  2057. {
  2058. struct amdgpu_device *adev = ring->adev;
  2059. uint32_t scratch, tmp = 0;
  2060. int r, i;
  2061. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2062. if (r) {
  2063. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2064. return r;
  2065. }
  2066. WREG32(scratch, 0xCAFEDEAD);
  2067. r = amdgpu_ring_alloc(ring, 8);
  2068. if (r) {
  2069. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2070. amdgpu_gfx_scratch_free(adev, scratch);
  2071. return r;
  2072. }
  2073. amdgpu_ring_alloc(ring, 11);
  2074. /* set resources */
  2075. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2076. amdgpu_ring_write(ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2077. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2078. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  2079. amdgpu_ring_write(ring, 0); /* queue mask hi */
  2080. amdgpu_ring_write(ring, 0); /* gws mask lo */
  2081. amdgpu_ring_write(ring, 0); /* gws mask hi */
  2082. amdgpu_ring_write(ring, 0); /* oac mask */
  2083. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  2084. /* write to scratch for completion */
  2085. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2086. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2087. amdgpu_ring_write(ring, 0xDEADBEEF);
  2088. amdgpu_ring_commit(ring);
  2089. for (i = 0; i < adev->usec_timeout; i++) {
  2090. tmp = RREG32(scratch);
  2091. if (tmp == 0xDEADBEEF)
  2092. break;
  2093. DRM_UDELAY(1);
  2094. }
  2095. if (i >= adev->usec_timeout) {
  2096. DRM_ERROR("KIQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2097. scratch, tmp);
  2098. r = -EINVAL;
  2099. }
  2100. amdgpu_gfx_scratch_free(adev, scratch);
  2101. return r;
  2102. }
  2103. static int gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  2104. struct amdgpu_ring *ring)
  2105. {
  2106. struct amdgpu_device *adev = kiq_ring->adev;
  2107. uint64_t mqd_addr, wptr_addr;
  2108. uint32_t scratch, tmp = 0;
  2109. int r, i;
  2110. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2111. if (r) {
  2112. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2113. return r;
  2114. }
  2115. WREG32(scratch, 0xCAFEDEAD);
  2116. r = amdgpu_ring_alloc(kiq_ring, 10);
  2117. if (r) {
  2118. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2119. amdgpu_gfx_scratch_free(adev, scratch);
  2120. return r;
  2121. }
  2122. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2123. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2124. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2125. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2126. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2127. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2128. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2129. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2130. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2131. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2132. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2133. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2134. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2135. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2136. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2137. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2138. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2139. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2140. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2141. /* write to scratch for completion */
  2142. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2143. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2144. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2145. amdgpu_ring_commit(kiq_ring);
  2146. for (i = 0; i < adev->usec_timeout; i++) {
  2147. tmp = RREG32(scratch);
  2148. if (tmp == 0xDEADBEEF)
  2149. break;
  2150. DRM_UDELAY(1);
  2151. }
  2152. if (i >= adev->usec_timeout) {
  2153. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2154. scratch, tmp);
  2155. r = -EINVAL;
  2156. }
  2157. amdgpu_gfx_scratch_free(adev, scratch);
  2158. return r;
  2159. }
  2160. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2161. {
  2162. struct amdgpu_device *adev = ring->adev;
  2163. struct v9_mqd *mqd = ring->mqd_ptr;
  2164. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2165. uint32_t tmp;
  2166. mqd->header = 0xC0310800;
  2167. mqd->compute_pipelinestat_enable = 0x00000001;
  2168. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2169. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2170. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2171. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2172. mqd->compute_misc_reserved = 0x00000003;
  2173. eop_base_addr = ring->eop_gpu_addr >> 8;
  2174. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2175. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2176. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2177. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2179. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2180. mqd->cp_hqd_eop_control = tmp;
  2181. /* enable doorbell? */
  2182. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2183. if (ring->use_doorbell) {
  2184. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2185. DOORBELL_OFFSET, ring->doorbell_index);
  2186. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2187. DOORBELL_EN, 1);
  2188. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2189. DOORBELL_SOURCE, 0);
  2190. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2191. DOORBELL_HIT, 0);
  2192. }
  2193. else
  2194. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2195. DOORBELL_EN, 0);
  2196. mqd->cp_hqd_pq_doorbell_control = tmp;
  2197. /* disable the queue if it's active */
  2198. ring->wptr = 0;
  2199. mqd->cp_hqd_dequeue_request = 0;
  2200. mqd->cp_hqd_pq_rptr = 0;
  2201. mqd->cp_hqd_pq_wptr_lo = 0;
  2202. mqd->cp_hqd_pq_wptr_hi = 0;
  2203. /* set the pointer to the MQD */
  2204. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2205. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2206. /* set MQD vmid to 0 */
  2207. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2208. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2209. mqd->cp_mqd_control = tmp;
  2210. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2211. hqd_gpu_addr = ring->gpu_addr >> 8;
  2212. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2213. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2214. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2215. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2217. (order_base_2(ring->ring_size / 4) - 1));
  2218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2219. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2220. #ifdef __BIG_ENDIAN
  2221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2222. #endif
  2223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2224. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2225. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2226. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2227. mqd->cp_hqd_pq_control = tmp;
  2228. /* set the wb address whether it's enabled or not */
  2229. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2230. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2231. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2232. upper_32_bits(wb_gpu_addr) & 0xffff;
  2233. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2234. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2235. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2236. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2237. tmp = 0;
  2238. /* enable the doorbell if requested */
  2239. if (ring->use_doorbell) {
  2240. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2241. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2242. DOORBELL_OFFSET, ring->doorbell_index);
  2243. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2244. DOORBELL_EN, 1);
  2245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2246. DOORBELL_SOURCE, 0);
  2247. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2248. DOORBELL_HIT, 0);
  2249. }
  2250. mqd->cp_hqd_pq_doorbell_control = tmp;
  2251. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2252. ring->wptr = 0;
  2253. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2254. /* set the vmid for the queue */
  2255. mqd->cp_hqd_vmid = 0;
  2256. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2257. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2258. mqd->cp_hqd_persistent_state = tmp;
  2259. /* set MIN_IB_AVAIL_SIZE */
  2260. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2261. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2262. mqd->cp_hqd_ib_control = tmp;
  2263. /* activate the queue */
  2264. mqd->cp_hqd_active = 1;
  2265. return 0;
  2266. }
  2267. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2268. {
  2269. struct amdgpu_device *adev = ring->adev;
  2270. struct v9_mqd *mqd = ring->mqd_ptr;
  2271. int j;
  2272. /* disable wptr polling */
  2273. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2275. mqd->cp_hqd_eop_base_addr_lo);
  2276. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2277. mqd->cp_hqd_eop_base_addr_hi);
  2278. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2279. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2280. mqd->cp_hqd_eop_control);
  2281. /* enable doorbell? */
  2282. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2283. mqd->cp_hqd_pq_doorbell_control);
  2284. /* disable the queue if it's active */
  2285. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2286. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2287. for (j = 0; j < adev->usec_timeout; j++) {
  2288. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2289. break;
  2290. udelay(1);
  2291. }
  2292. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2293. mqd->cp_hqd_dequeue_request);
  2294. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2295. mqd->cp_hqd_pq_rptr);
  2296. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2297. mqd->cp_hqd_pq_wptr_lo);
  2298. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2299. mqd->cp_hqd_pq_wptr_hi);
  2300. }
  2301. /* set the pointer to the MQD */
  2302. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2303. mqd->cp_mqd_base_addr_lo);
  2304. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2305. mqd->cp_mqd_base_addr_hi);
  2306. /* set MQD vmid to 0 */
  2307. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2308. mqd->cp_mqd_control);
  2309. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2310. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2311. mqd->cp_hqd_pq_base_lo);
  2312. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2313. mqd->cp_hqd_pq_base_hi);
  2314. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2315. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2316. mqd->cp_hqd_pq_control);
  2317. /* set the wb address whether it's enabled or not */
  2318. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2319. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2320. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2321. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2322. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2323. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2324. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2325. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2326. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2327. /* enable the doorbell if requested */
  2328. if (ring->use_doorbell) {
  2329. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2330. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2331. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2332. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2333. }
  2334. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2335. mqd->cp_hqd_pq_doorbell_control);
  2336. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2337. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2338. mqd->cp_hqd_pq_wptr_lo);
  2339. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2340. mqd->cp_hqd_pq_wptr_hi);
  2341. /* set the vmid for the queue */
  2342. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2343. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2344. mqd->cp_hqd_persistent_state);
  2345. /* activate the queue */
  2346. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2347. mqd->cp_hqd_active);
  2348. if (ring->use_doorbell)
  2349. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2350. return 0;
  2351. }
  2352. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2353. {
  2354. struct amdgpu_device *adev = ring->adev;
  2355. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  2356. struct v9_mqd *mqd = ring->mqd_ptr;
  2357. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  2358. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2359. int r;
  2360. if (is_kiq) {
  2361. gfx_v9_0_kiq_setting(&kiq->ring);
  2362. } else {
  2363. mqd_idx = ring - &adev->gfx.compute_ring[0];
  2364. }
  2365. if (!adev->gfx.in_reset) {
  2366. memset((void *)mqd, 0, sizeof(*mqd));
  2367. mutex_lock(&adev->srbm_mutex);
  2368. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2369. gfx_v9_0_mqd_init(ring);
  2370. if (is_kiq)
  2371. gfx_v9_0_kiq_init_register(ring);
  2372. soc15_grbm_select(adev, 0, 0, 0, 0);
  2373. mutex_unlock(&adev->srbm_mutex);
  2374. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2375. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2376. } else { /* for GPU_RESET case */
  2377. /* reset MQD to a clean status */
  2378. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2379. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2380. /* reset ring buffer */
  2381. ring->wptr = 0;
  2382. amdgpu_ring_clear_ring(ring);
  2383. if (is_kiq) {
  2384. mutex_lock(&adev->srbm_mutex);
  2385. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2386. gfx_v9_0_kiq_init_register(ring);
  2387. soc15_grbm_select(adev, 0, 0, 0, 0);
  2388. mutex_unlock(&adev->srbm_mutex);
  2389. }
  2390. }
  2391. if (is_kiq)
  2392. r = gfx_v9_0_kiq_enable(ring);
  2393. else
  2394. r = gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  2395. return r;
  2396. }
  2397. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2398. {
  2399. struct amdgpu_ring *ring = NULL;
  2400. int r = 0, i;
  2401. gfx_v9_0_cp_compute_enable(adev, true);
  2402. ring = &adev->gfx.kiq.ring;
  2403. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2404. if (unlikely(r != 0))
  2405. goto done;
  2406. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2407. if (!r) {
  2408. r = gfx_v9_0_kiq_init_queue(ring);
  2409. amdgpu_bo_kunmap(ring->mqd_obj);
  2410. ring->mqd_ptr = NULL;
  2411. }
  2412. amdgpu_bo_unreserve(ring->mqd_obj);
  2413. if (r)
  2414. goto done;
  2415. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2416. ring = &adev->gfx.compute_ring[i];
  2417. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2418. if (unlikely(r != 0))
  2419. goto done;
  2420. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2421. if (!r) {
  2422. r = gfx_v9_0_kiq_init_queue(ring);
  2423. amdgpu_bo_kunmap(ring->mqd_obj);
  2424. ring->mqd_ptr = NULL;
  2425. }
  2426. amdgpu_bo_unreserve(ring->mqd_obj);
  2427. if (r)
  2428. goto done;
  2429. }
  2430. done:
  2431. return r;
  2432. }
  2433. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2434. {
  2435. int r,i;
  2436. struct amdgpu_ring *ring;
  2437. if (!(adev->flags & AMD_IS_APU))
  2438. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2439. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2440. /* legacy firmware loading */
  2441. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2442. if (r)
  2443. return r;
  2444. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2445. if (r)
  2446. return r;
  2447. }
  2448. r = gfx_v9_0_cp_gfx_resume(adev);
  2449. if (r)
  2450. return r;
  2451. if (amdgpu_sriov_vf(adev))
  2452. r = gfx_v9_0_kiq_resume(adev);
  2453. else
  2454. r = gfx_v9_0_cp_compute_resume(adev);
  2455. if (r)
  2456. return r;
  2457. ring = &adev->gfx.gfx_ring[0];
  2458. r = amdgpu_ring_test_ring(ring);
  2459. if (r) {
  2460. ring->ready = false;
  2461. return r;
  2462. }
  2463. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2464. ring = &adev->gfx.compute_ring[i];
  2465. ring->ready = true;
  2466. r = amdgpu_ring_test_ring(ring);
  2467. if (r)
  2468. ring->ready = false;
  2469. }
  2470. if (amdgpu_sriov_vf(adev)) {
  2471. ring = &adev->gfx.kiq.ring;
  2472. ring->ready = true;
  2473. r = amdgpu_ring_test_ring(ring);
  2474. if (r)
  2475. ring->ready = false;
  2476. }
  2477. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2478. return 0;
  2479. }
  2480. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2481. {
  2482. gfx_v9_0_cp_gfx_enable(adev, enable);
  2483. gfx_v9_0_cp_compute_enable(adev, enable);
  2484. }
  2485. static int gfx_v9_0_hw_init(void *handle)
  2486. {
  2487. int r;
  2488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2489. gfx_v9_0_init_golden_registers(adev);
  2490. gfx_v9_0_gpu_init(adev);
  2491. r = gfx_v9_0_rlc_resume(adev);
  2492. if (r)
  2493. return r;
  2494. r = gfx_v9_0_cp_resume(adev);
  2495. if (r)
  2496. return r;
  2497. r = gfx_v9_0_ngg_en(adev);
  2498. if (r)
  2499. return r;
  2500. return r;
  2501. }
  2502. static int gfx_v9_0_hw_fini(void *handle)
  2503. {
  2504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2505. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2506. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2507. if (amdgpu_sriov_vf(adev)) {
  2508. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2509. return 0;
  2510. }
  2511. gfx_v9_0_cp_enable(adev, false);
  2512. gfx_v9_0_rlc_stop(adev);
  2513. gfx_v9_0_cp_compute_fini(adev);
  2514. return 0;
  2515. }
  2516. static int gfx_v9_0_suspend(void *handle)
  2517. {
  2518. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2519. return gfx_v9_0_hw_fini(adev);
  2520. }
  2521. static int gfx_v9_0_resume(void *handle)
  2522. {
  2523. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2524. return gfx_v9_0_hw_init(adev);
  2525. }
  2526. static bool gfx_v9_0_is_idle(void *handle)
  2527. {
  2528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2529. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2530. GRBM_STATUS, GUI_ACTIVE))
  2531. return false;
  2532. else
  2533. return true;
  2534. }
  2535. static int gfx_v9_0_wait_for_idle(void *handle)
  2536. {
  2537. unsigned i;
  2538. u32 tmp;
  2539. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2540. for (i = 0; i < adev->usec_timeout; i++) {
  2541. /* read MC_STATUS */
  2542. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2543. GRBM_STATUS__GUI_ACTIVE_MASK;
  2544. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2545. return 0;
  2546. udelay(1);
  2547. }
  2548. return -ETIMEDOUT;
  2549. }
  2550. static int gfx_v9_0_soft_reset(void *handle)
  2551. {
  2552. u32 grbm_soft_reset = 0;
  2553. u32 tmp;
  2554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2555. /* GRBM_STATUS */
  2556. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2557. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2558. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2559. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2560. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2561. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2562. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2563. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2564. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2565. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2566. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2567. }
  2568. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2569. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2570. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2571. }
  2572. /* GRBM_STATUS2 */
  2573. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2574. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2575. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2576. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2577. if (grbm_soft_reset) {
  2578. /* stop the rlc */
  2579. gfx_v9_0_rlc_stop(adev);
  2580. /* Disable GFX parsing/prefetching */
  2581. gfx_v9_0_cp_gfx_enable(adev, false);
  2582. /* Disable MEC parsing/prefetching */
  2583. gfx_v9_0_cp_compute_enable(adev, false);
  2584. if (grbm_soft_reset) {
  2585. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2586. tmp |= grbm_soft_reset;
  2587. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2588. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2589. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2590. udelay(50);
  2591. tmp &= ~grbm_soft_reset;
  2592. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2593. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2594. }
  2595. /* Wait a little for things to settle down */
  2596. udelay(50);
  2597. }
  2598. return 0;
  2599. }
  2600. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2601. {
  2602. uint64_t clock;
  2603. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2604. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2605. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2606. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2607. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2608. return clock;
  2609. }
  2610. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2611. uint32_t vmid,
  2612. uint32_t gds_base, uint32_t gds_size,
  2613. uint32_t gws_base, uint32_t gws_size,
  2614. uint32_t oa_base, uint32_t oa_size)
  2615. {
  2616. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2617. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2618. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2619. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2620. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2621. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2622. /* GDS Base */
  2623. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2624. amdgpu_gds_reg_offset[vmid].mem_base,
  2625. gds_base);
  2626. /* GDS Size */
  2627. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2628. amdgpu_gds_reg_offset[vmid].mem_size,
  2629. gds_size);
  2630. /* GWS */
  2631. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2632. amdgpu_gds_reg_offset[vmid].gws,
  2633. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2634. /* OA */
  2635. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2636. amdgpu_gds_reg_offset[vmid].oa,
  2637. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2638. }
  2639. static int gfx_v9_0_early_init(void *handle)
  2640. {
  2641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2642. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2643. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2644. gfx_v9_0_set_ring_funcs(adev);
  2645. gfx_v9_0_set_irq_funcs(adev);
  2646. gfx_v9_0_set_gds_init(adev);
  2647. gfx_v9_0_set_rlc_funcs(adev);
  2648. return 0;
  2649. }
  2650. static int gfx_v9_0_late_init(void *handle)
  2651. {
  2652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2653. int r;
  2654. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2655. if (r)
  2656. return r;
  2657. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2658. if (r)
  2659. return r;
  2660. return 0;
  2661. }
  2662. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2663. {
  2664. uint32_t rlc_setting, data;
  2665. unsigned i;
  2666. if (adev->gfx.rlc.in_safe_mode)
  2667. return;
  2668. /* if RLC is not enabled, do nothing */
  2669. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2670. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2671. return;
  2672. if (adev->cg_flags &
  2673. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2674. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2675. data = RLC_SAFE_MODE__CMD_MASK;
  2676. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2677. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2678. /* wait for RLC_SAFE_MODE */
  2679. for (i = 0; i < adev->usec_timeout; i++) {
  2680. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2681. break;
  2682. udelay(1);
  2683. }
  2684. adev->gfx.rlc.in_safe_mode = true;
  2685. }
  2686. }
  2687. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2688. {
  2689. uint32_t rlc_setting, data;
  2690. if (!adev->gfx.rlc.in_safe_mode)
  2691. return;
  2692. /* if RLC is not enabled, do nothing */
  2693. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2694. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2695. return;
  2696. if (adev->cg_flags &
  2697. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2698. /*
  2699. * Try to exit safe mode only if it is already in safe
  2700. * mode.
  2701. */
  2702. data = RLC_SAFE_MODE__CMD_MASK;
  2703. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2704. adev->gfx.rlc.in_safe_mode = false;
  2705. }
  2706. }
  2707. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2708. bool enable)
  2709. {
  2710. uint32_t data, def;
  2711. /* It is disabled by HW by default */
  2712. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2713. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2714. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2715. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2716. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2717. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2718. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2719. /* only for Vega10 & Raven1 */
  2720. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2721. if (def != data)
  2722. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2723. /* MGLS is a global flag to control all MGLS in GFX */
  2724. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2725. /* 2 - RLC memory Light sleep */
  2726. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2727. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2728. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2729. if (def != data)
  2730. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2731. }
  2732. /* 3 - CP memory Light sleep */
  2733. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2734. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2735. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2736. if (def != data)
  2737. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2738. }
  2739. }
  2740. } else {
  2741. /* 1 - MGCG_OVERRIDE */
  2742. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2743. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2744. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2745. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2746. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2747. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2748. if (def != data)
  2749. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2750. /* 2 - disable MGLS in RLC */
  2751. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2752. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2753. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2754. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2755. }
  2756. /* 3 - disable MGLS in CP */
  2757. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2758. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2759. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2760. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2761. }
  2762. }
  2763. }
  2764. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2765. bool enable)
  2766. {
  2767. uint32_t data, def;
  2768. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2769. /* Enable 3D CGCG/CGLS */
  2770. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2771. /* write cmd to clear cgcg/cgls ov */
  2772. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2773. /* unset CGCG override */
  2774. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2775. /* update CGCG and CGLS override bits */
  2776. if (def != data)
  2777. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2778. /* enable 3Dcgcg FSM(0x0020003f) */
  2779. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2780. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2781. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2782. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2783. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2784. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2785. if (def != data)
  2786. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2787. /* set IDLE_POLL_COUNT(0x00900100) */
  2788. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2789. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2790. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2791. if (def != data)
  2792. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2793. } else {
  2794. /* Disable CGCG/CGLS */
  2795. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2796. /* disable cgcg, cgls should be disabled */
  2797. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2798. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2799. /* disable cgcg and cgls in FSM */
  2800. if (def != data)
  2801. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2802. }
  2803. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2804. }
  2805. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2806. bool enable)
  2807. {
  2808. uint32_t def, data;
  2809. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2810. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2811. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2812. /* unset CGCG override */
  2813. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2814. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2815. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2816. else
  2817. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2818. /* update CGCG and CGLS override bits */
  2819. if (def != data)
  2820. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2821. /* enable cgcg FSM(0x0020003F) */
  2822. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2823. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2824. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2825. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2826. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2827. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2828. if (def != data)
  2829. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2830. /* set IDLE_POLL_COUNT(0x00900100) */
  2831. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2832. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2833. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2834. if (def != data)
  2835. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2836. } else {
  2837. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2838. /* reset CGCG/CGLS bits */
  2839. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2840. /* disable cgcg and cgls in FSM */
  2841. if (def != data)
  2842. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2843. }
  2844. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2845. }
  2846. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2847. bool enable)
  2848. {
  2849. if (enable) {
  2850. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2851. * === MGCG + MGLS ===
  2852. */
  2853. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2854. /* === CGCG /CGLS for GFX 3D Only === */
  2855. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2856. /* === CGCG + CGLS === */
  2857. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2858. } else {
  2859. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2860. * === CGCG + CGLS ===
  2861. */
  2862. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2863. /* === CGCG /CGLS for GFX 3D Only === */
  2864. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2865. /* === MGCG + MGLS === */
  2866. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2867. }
  2868. return 0;
  2869. }
  2870. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2871. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2872. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2873. };
  2874. static int gfx_v9_0_set_powergating_state(void *handle,
  2875. enum amd_powergating_state state)
  2876. {
  2877. return 0;
  2878. }
  2879. static int gfx_v9_0_set_clockgating_state(void *handle,
  2880. enum amd_clockgating_state state)
  2881. {
  2882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2883. if (amdgpu_sriov_vf(adev))
  2884. return 0;
  2885. switch (adev->asic_type) {
  2886. case CHIP_VEGA10:
  2887. case CHIP_RAVEN:
  2888. gfx_v9_0_update_gfx_clock_gating(adev,
  2889. state == AMD_CG_STATE_GATE ? true : false);
  2890. break;
  2891. default:
  2892. break;
  2893. }
  2894. return 0;
  2895. }
  2896. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2897. {
  2898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2899. int data;
  2900. if (amdgpu_sriov_vf(adev))
  2901. *flags = 0;
  2902. /* AMD_CG_SUPPORT_GFX_MGCG */
  2903. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2904. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2905. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2906. /* AMD_CG_SUPPORT_GFX_CGCG */
  2907. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2908. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2909. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2910. /* AMD_CG_SUPPORT_GFX_CGLS */
  2911. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2912. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2913. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2914. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2915. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2916. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2917. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2918. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2919. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2920. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2921. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2922. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2923. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2924. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2925. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2926. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2927. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2928. }
  2929. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2930. {
  2931. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2932. }
  2933. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2934. {
  2935. struct amdgpu_device *adev = ring->adev;
  2936. u64 wptr;
  2937. /* XXX check if swapping is necessary on BE */
  2938. if (ring->use_doorbell) {
  2939. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2940. } else {
  2941. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2942. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2943. }
  2944. return wptr;
  2945. }
  2946. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2947. {
  2948. struct amdgpu_device *adev = ring->adev;
  2949. if (ring->use_doorbell) {
  2950. /* XXX check if swapping is necessary on BE */
  2951. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2952. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2953. } else {
  2954. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2955. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2956. }
  2957. }
  2958. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2959. {
  2960. u32 ref_and_mask, reg_mem_engine;
  2961. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2962. if (ring->adev->asic_type == CHIP_VEGA10)
  2963. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2964. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2965. switch (ring->me) {
  2966. case 1:
  2967. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2968. break;
  2969. case 2:
  2970. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2971. break;
  2972. default:
  2973. return;
  2974. }
  2975. reg_mem_engine = 0;
  2976. } else {
  2977. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2978. reg_mem_engine = 1; /* pfp */
  2979. }
  2980. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2981. nbio_hf_reg->hdp_flush_req_offset,
  2982. nbio_hf_reg->hdp_flush_done_offset,
  2983. ref_and_mask, ref_and_mask, 0x20);
  2984. }
  2985. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2986. {
  2987. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2988. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2989. }
  2990. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2991. struct amdgpu_ib *ib,
  2992. unsigned vm_id, bool ctx_switch)
  2993. {
  2994. u32 header, control = 0;
  2995. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2996. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2997. else
  2998. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2999. control |= ib->length_dw | (vm_id << 24);
  3000. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3001. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3002. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3003. gfx_v9_0_ring_emit_de_meta(ring);
  3004. }
  3005. amdgpu_ring_write(ring, header);
  3006. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3007. amdgpu_ring_write(ring,
  3008. #ifdef __BIG_ENDIAN
  3009. (2 << 0) |
  3010. #endif
  3011. lower_32_bits(ib->gpu_addr));
  3012. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3013. amdgpu_ring_write(ring, control);
  3014. }
  3015. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3016. struct amdgpu_ib *ib,
  3017. unsigned vm_id, bool ctx_switch)
  3018. {
  3019. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3020. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3021. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3022. amdgpu_ring_write(ring,
  3023. #ifdef __BIG_ENDIAN
  3024. (2 << 0) |
  3025. #endif
  3026. lower_32_bits(ib->gpu_addr));
  3027. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3028. amdgpu_ring_write(ring, control);
  3029. }
  3030. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3031. u64 seq, unsigned flags)
  3032. {
  3033. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3034. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3035. /* RELEASE_MEM - flush caches, send int */
  3036. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3037. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3038. EOP_TC_ACTION_EN |
  3039. EOP_TC_WB_ACTION_EN |
  3040. EOP_TC_MD_ACTION_EN |
  3041. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3042. EVENT_INDEX(5)));
  3043. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3044. /*
  3045. * the address should be Qword aligned if 64bit write, Dword
  3046. * aligned if only send 32bit data low (discard data high)
  3047. */
  3048. if (write64bit)
  3049. BUG_ON(addr & 0x7);
  3050. else
  3051. BUG_ON(addr & 0x3);
  3052. amdgpu_ring_write(ring, lower_32_bits(addr));
  3053. amdgpu_ring_write(ring, upper_32_bits(addr));
  3054. amdgpu_ring_write(ring, lower_32_bits(seq));
  3055. amdgpu_ring_write(ring, upper_32_bits(seq));
  3056. amdgpu_ring_write(ring, 0);
  3057. }
  3058. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3059. {
  3060. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3061. uint32_t seq = ring->fence_drv.sync_seq;
  3062. uint64_t addr = ring->fence_drv.gpu_addr;
  3063. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3064. lower_32_bits(addr), upper_32_bits(addr),
  3065. seq, 0xffffffff, 4);
  3066. }
  3067. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3068. unsigned vm_id, uint64_t pd_addr)
  3069. {
  3070. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3071. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3072. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3073. unsigned eng = ring->vm_inv_eng;
  3074. pd_addr = pd_addr | 0x1; /* valid bit */
  3075. /* now only use physical base address of PDE and valid */
  3076. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  3077. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3078. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3079. lower_32_bits(pd_addr));
  3080. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3081. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3082. upper_32_bits(pd_addr));
  3083. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3084. hub->vm_inv_eng0_req + eng, req);
  3085. /* wait for the invalidate to complete */
  3086. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3087. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3088. /* compute doesn't have PFP */
  3089. if (usepfp) {
  3090. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3091. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3092. amdgpu_ring_write(ring, 0x0);
  3093. }
  3094. }
  3095. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3096. {
  3097. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3098. }
  3099. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3100. {
  3101. u64 wptr;
  3102. /* XXX check if swapping is necessary on BE */
  3103. if (ring->use_doorbell)
  3104. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3105. else
  3106. BUG();
  3107. return wptr;
  3108. }
  3109. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3110. {
  3111. struct amdgpu_device *adev = ring->adev;
  3112. /* XXX check if swapping is necessary on BE */
  3113. if (ring->use_doorbell) {
  3114. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3115. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3116. } else{
  3117. BUG(); /* only DOORBELL method supported on gfx9 now */
  3118. }
  3119. }
  3120. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3121. u64 seq, unsigned int flags)
  3122. {
  3123. /* we only allocate 32bit for each seq wb address */
  3124. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3125. /* write fence seq to the "addr" */
  3126. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3127. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3128. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3129. amdgpu_ring_write(ring, lower_32_bits(addr));
  3130. amdgpu_ring_write(ring, upper_32_bits(addr));
  3131. amdgpu_ring_write(ring, lower_32_bits(seq));
  3132. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3133. /* set register to trigger INT */
  3134. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3135. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3136. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3137. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3138. amdgpu_ring_write(ring, 0);
  3139. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3140. }
  3141. }
  3142. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3143. {
  3144. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3145. amdgpu_ring_write(ring, 0);
  3146. }
  3147. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3148. {
  3149. static struct v9_ce_ib_state ce_payload = {0};
  3150. uint64_t csa_addr;
  3151. int cnt;
  3152. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3153. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3154. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3155. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3156. WRITE_DATA_DST_SEL(8) |
  3157. WR_CONFIRM) |
  3158. WRITE_DATA_CACHE_POLICY(0));
  3159. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3160. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3161. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3162. }
  3163. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3164. {
  3165. static struct v9_de_ib_state de_payload = {0};
  3166. uint64_t csa_addr, gds_addr;
  3167. int cnt;
  3168. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3169. gds_addr = csa_addr + 4096;
  3170. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3171. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3172. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3173. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3174. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3175. WRITE_DATA_DST_SEL(8) |
  3176. WR_CONFIRM) |
  3177. WRITE_DATA_CACHE_POLICY(0));
  3178. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3179. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3180. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3181. }
  3182. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3183. {
  3184. uint32_t dw2 = 0;
  3185. if (amdgpu_sriov_vf(ring->adev))
  3186. gfx_v9_0_ring_emit_ce_meta(ring);
  3187. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3188. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3189. /* set load_global_config & load_global_uconfig */
  3190. dw2 |= 0x8001;
  3191. /* set load_cs_sh_regs */
  3192. dw2 |= 0x01000000;
  3193. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3194. dw2 |= 0x10002;
  3195. /* set load_ce_ram if preamble presented */
  3196. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3197. dw2 |= 0x10000000;
  3198. } else {
  3199. /* still load_ce_ram if this is the first time preamble presented
  3200. * although there is no context switch happens.
  3201. */
  3202. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3203. dw2 |= 0x10000000;
  3204. }
  3205. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3206. amdgpu_ring_write(ring, dw2);
  3207. amdgpu_ring_write(ring, 0);
  3208. }
  3209. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3210. {
  3211. unsigned ret;
  3212. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3213. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3214. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3215. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3216. ret = ring->wptr & ring->buf_mask;
  3217. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3218. return ret;
  3219. }
  3220. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3221. {
  3222. unsigned cur;
  3223. BUG_ON(offset > ring->buf_mask);
  3224. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3225. cur = (ring->wptr & ring->buf_mask) - 1;
  3226. if (likely(cur > offset))
  3227. ring->ring[offset] = cur - offset;
  3228. else
  3229. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3230. }
  3231. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3232. {
  3233. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3234. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3235. }
  3236. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3237. {
  3238. struct amdgpu_device *adev = ring->adev;
  3239. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3240. amdgpu_ring_write(ring, 0 | /* src: register*/
  3241. (5 << 8) | /* dst: memory */
  3242. (1 << 20)); /* write confirm */
  3243. amdgpu_ring_write(ring, reg);
  3244. amdgpu_ring_write(ring, 0);
  3245. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3246. adev->virt.reg_val_offs * 4));
  3247. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3248. adev->virt.reg_val_offs * 4));
  3249. }
  3250. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3251. uint32_t val)
  3252. {
  3253. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3254. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3255. amdgpu_ring_write(ring, reg);
  3256. amdgpu_ring_write(ring, 0);
  3257. amdgpu_ring_write(ring, val);
  3258. }
  3259. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3260. enum amdgpu_interrupt_state state)
  3261. {
  3262. switch (state) {
  3263. case AMDGPU_IRQ_STATE_DISABLE:
  3264. case AMDGPU_IRQ_STATE_ENABLE:
  3265. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3266. TIME_STAMP_INT_ENABLE,
  3267. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3268. break;
  3269. default:
  3270. break;
  3271. }
  3272. }
  3273. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3274. int me, int pipe,
  3275. enum amdgpu_interrupt_state state)
  3276. {
  3277. u32 mec_int_cntl, mec_int_cntl_reg;
  3278. /*
  3279. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3280. * handles the setting of interrupts for this specific pipe. All other
  3281. * pipes' interrupts are set by amdkfd.
  3282. */
  3283. if (me == 1) {
  3284. switch (pipe) {
  3285. case 0:
  3286. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3287. break;
  3288. default:
  3289. DRM_DEBUG("invalid pipe %d\n", pipe);
  3290. return;
  3291. }
  3292. } else {
  3293. DRM_DEBUG("invalid me %d\n", me);
  3294. return;
  3295. }
  3296. switch (state) {
  3297. case AMDGPU_IRQ_STATE_DISABLE:
  3298. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3299. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3300. TIME_STAMP_INT_ENABLE, 0);
  3301. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3302. break;
  3303. case AMDGPU_IRQ_STATE_ENABLE:
  3304. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3305. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3306. TIME_STAMP_INT_ENABLE, 1);
  3307. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3308. break;
  3309. default:
  3310. break;
  3311. }
  3312. }
  3313. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3314. struct amdgpu_irq_src *source,
  3315. unsigned type,
  3316. enum amdgpu_interrupt_state state)
  3317. {
  3318. switch (state) {
  3319. case AMDGPU_IRQ_STATE_DISABLE:
  3320. case AMDGPU_IRQ_STATE_ENABLE:
  3321. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3322. PRIV_REG_INT_ENABLE,
  3323. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3324. break;
  3325. default:
  3326. break;
  3327. }
  3328. return 0;
  3329. }
  3330. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3331. struct amdgpu_irq_src *source,
  3332. unsigned type,
  3333. enum amdgpu_interrupt_state state)
  3334. {
  3335. switch (state) {
  3336. case AMDGPU_IRQ_STATE_DISABLE:
  3337. case AMDGPU_IRQ_STATE_ENABLE:
  3338. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3339. PRIV_INSTR_INT_ENABLE,
  3340. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3341. default:
  3342. break;
  3343. }
  3344. return 0;
  3345. }
  3346. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3347. struct amdgpu_irq_src *src,
  3348. unsigned type,
  3349. enum amdgpu_interrupt_state state)
  3350. {
  3351. switch (type) {
  3352. case AMDGPU_CP_IRQ_GFX_EOP:
  3353. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3354. break;
  3355. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3356. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3357. break;
  3358. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3359. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3360. break;
  3361. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3362. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3363. break;
  3364. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3365. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3366. break;
  3367. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3368. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3369. break;
  3370. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3371. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3372. break;
  3373. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3374. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3375. break;
  3376. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3377. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3378. break;
  3379. default:
  3380. break;
  3381. }
  3382. return 0;
  3383. }
  3384. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3385. struct amdgpu_irq_src *source,
  3386. struct amdgpu_iv_entry *entry)
  3387. {
  3388. int i;
  3389. u8 me_id, pipe_id, queue_id;
  3390. struct amdgpu_ring *ring;
  3391. DRM_DEBUG("IH: CP EOP\n");
  3392. me_id = (entry->ring_id & 0x0c) >> 2;
  3393. pipe_id = (entry->ring_id & 0x03) >> 0;
  3394. queue_id = (entry->ring_id & 0x70) >> 4;
  3395. switch (me_id) {
  3396. case 0:
  3397. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3398. break;
  3399. case 1:
  3400. case 2:
  3401. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3402. ring = &adev->gfx.compute_ring[i];
  3403. /* Per-queue interrupt is supported for MEC starting from VI.
  3404. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3405. */
  3406. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3407. amdgpu_fence_process(ring);
  3408. }
  3409. break;
  3410. }
  3411. return 0;
  3412. }
  3413. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3414. struct amdgpu_irq_src *source,
  3415. struct amdgpu_iv_entry *entry)
  3416. {
  3417. DRM_ERROR("Illegal register access in command stream\n");
  3418. schedule_work(&adev->reset_work);
  3419. return 0;
  3420. }
  3421. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3422. struct amdgpu_irq_src *source,
  3423. struct amdgpu_iv_entry *entry)
  3424. {
  3425. DRM_ERROR("Illegal instruction in command stream\n");
  3426. schedule_work(&adev->reset_work);
  3427. return 0;
  3428. }
  3429. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3430. struct amdgpu_irq_src *src,
  3431. unsigned int type,
  3432. enum amdgpu_interrupt_state state)
  3433. {
  3434. uint32_t tmp, target;
  3435. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3436. if (ring->me == 1)
  3437. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3438. else
  3439. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3440. target += ring->pipe;
  3441. switch (type) {
  3442. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3443. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3444. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3445. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3446. GENERIC2_INT_ENABLE, 0);
  3447. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3448. tmp = RREG32(target);
  3449. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3450. GENERIC2_INT_ENABLE, 0);
  3451. WREG32(target, tmp);
  3452. } else {
  3453. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3454. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3455. GENERIC2_INT_ENABLE, 1);
  3456. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3457. tmp = RREG32(target);
  3458. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3459. GENERIC2_INT_ENABLE, 1);
  3460. WREG32(target, tmp);
  3461. }
  3462. break;
  3463. default:
  3464. BUG(); /* kiq only support GENERIC2_INT now */
  3465. break;
  3466. }
  3467. return 0;
  3468. }
  3469. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3470. struct amdgpu_irq_src *source,
  3471. struct amdgpu_iv_entry *entry)
  3472. {
  3473. u8 me_id, pipe_id, queue_id;
  3474. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3475. me_id = (entry->ring_id & 0x0c) >> 2;
  3476. pipe_id = (entry->ring_id & 0x03) >> 0;
  3477. queue_id = (entry->ring_id & 0x70) >> 4;
  3478. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3479. me_id, pipe_id, queue_id);
  3480. amdgpu_fence_process(ring);
  3481. return 0;
  3482. }
  3483. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3484. .name = "gfx_v9_0",
  3485. .early_init = gfx_v9_0_early_init,
  3486. .late_init = gfx_v9_0_late_init,
  3487. .sw_init = gfx_v9_0_sw_init,
  3488. .sw_fini = gfx_v9_0_sw_fini,
  3489. .hw_init = gfx_v9_0_hw_init,
  3490. .hw_fini = gfx_v9_0_hw_fini,
  3491. .suspend = gfx_v9_0_suspend,
  3492. .resume = gfx_v9_0_resume,
  3493. .is_idle = gfx_v9_0_is_idle,
  3494. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3495. .soft_reset = gfx_v9_0_soft_reset,
  3496. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3497. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3498. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3499. };
  3500. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3501. .type = AMDGPU_RING_TYPE_GFX,
  3502. .align_mask = 0xff,
  3503. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3504. .support_64bit_ptrs = true,
  3505. .vmhub = AMDGPU_GFXHUB,
  3506. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3507. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3508. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3509. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3510. 5 + /* COND_EXEC */
  3511. 7 + /* PIPELINE_SYNC */
  3512. 24 + /* VM_FLUSH */
  3513. 8 + /* FENCE for VM_FLUSH */
  3514. 20 + /* GDS switch */
  3515. 4 + /* double SWITCH_BUFFER,
  3516. the first COND_EXEC jump to the place just
  3517. prior to this double SWITCH_BUFFER */
  3518. 5 + /* COND_EXEC */
  3519. 7 + /* HDP_flush */
  3520. 4 + /* VGT_flush */
  3521. 14 + /* CE_META */
  3522. 31 + /* DE_META */
  3523. 3 + /* CNTX_CTRL */
  3524. 5 + /* HDP_INVL */
  3525. 8 + 8 + /* FENCE x2 */
  3526. 2, /* SWITCH_BUFFER */
  3527. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3528. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3529. .emit_fence = gfx_v9_0_ring_emit_fence,
  3530. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3531. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3532. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3533. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3534. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3535. .test_ring = gfx_v9_0_ring_test_ring,
  3536. .test_ib = gfx_v9_0_ring_test_ib,
  3537. .insert_nop = amdgpu_ring_insert_nop,
  3538. .pad_ib = amdgpu_ring_generic_pad_ib,
  3539. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3540. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3541. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3542. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3543. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3544. };
  3545. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3546. .type = AMDGPU_RING_TYPE_COMPUTE,
  3547. .align_mask = 0xff,
  3548. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3549. .support_64bit_ptrs = true,
  3550. .vmhub = AMDGPU_GFXHUB,
  3551. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3552. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3553. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3554. .emit_frame_size =
  3555. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3556. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3557. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3558. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3559. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3560. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3561. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3562. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3563. .emit_fence = gfx_v9_0_ring_emit_fence,
  3564. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3565. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3566. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3567. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3568. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3569. .test_ring = gfx_v9_0_ring_test_ring,
  3570. .test_ib = gfx_v9_0_ring_test_ib,
  3571. .insert_nop = amdgpu_ring_insert_nop,
  3572. .pad_ib = amdgpu_ring_generic_pad_ib,
  3573. };
  3574. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3575. .type = AMDGPU_RING_TYPE_KIQ,
  3576. .align_mask = 0xff,
  3577. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3578. .support_64bit_ptrs = true,
  3579. .vmhub = AMDGPU_GFXHUB,
  3580. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3581. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3582. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3583. .emit_frame_size =
  3584. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3585. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3586. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3587. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3588. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3589. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3590. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3591. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3592. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3593. .test_ring = gfx_v9_0_ring_test_ring,
  3594. .test_ib = gfx_v9_0_ring_test_ib,
  3595. .insert_nop = amdgpu_ring_insert_nop,
  3596. .pad_ib = amdgpu_ring_generic_pad_ib,
  3597. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3598. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3599. };
  3600. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3601. {
  3602. int i;
  3603. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3604. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3605. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3606. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3607. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3608. }
  3609. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3610. .set = gfx_v9_0_kiq_set_interrupt_state,
  3611. .process = gfx_v9_0_kiq_irq,
  3612. };
  3613. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3614. .set = gfx_v9_0_set_eop_interrupt_state,
  3615. .process = gfx_v9_0_eop_irq,
  3616. };
  3617. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3618. .set = gfx_v9_0_set_priv_reg_fault_state,
  3619. .process = gfx_v9_0_priv_reg_irq,
  3620. };
  3621. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3622. .set = gfx_v9_0_set_priv_inst_fault_state,
  3623. .process = gfx_v9_0_priv_inst_irq,
  3624. };
  3625. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3626. {
  3627. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3628. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3629. adev->gfx.priv_reg_irq.num_types = 1;
  3630. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3631. adev->gfx.priv_inst_irq.num_types = 1;
  3632. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3633. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3634. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3635. }
  3636. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3637. {
  3638. switch (adev->asic_type) {
  3639. case CHIP_VEGA10:
  3640. case CHIP_RAVEN:
  3641. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3642. break;
  3643. default:
  3644. break;
  3645. }
  3646. }
  3647. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3648. {
  3649. /* init asci gds info */
  3650. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3651. adev->gds.gws.total_size = 64;
  3652. adev->gds.oa.total_size = 16;
  3653. if (adev->gds.mem.total_size == 64 * 1024) {
  3654. adev->gds.mem.gfx_partition_size = 4096;
  3655. adev->gds.mem.cs_partition_size = 4096;
  3656. adev->gds.gws.gfx_partition_size = 4;
  3657. adev->gds.gws.cs_partition_size = 4;
  3658. adev->gds.oa.gfx_partition_size = 4;
  3659. adev->gds.oa.cs_partition_size = 1;
  3660. } else {
  3661. adev->gds.mem.gfx_partition_size = 1024;
  3662. adev->gds.mem.cs_partition_size = 1024;
  3663. adev->gds.gws.gfx_partition_size = 16;
  3664. adev->gds.gws.cs_partition_size = 16;
  3665. adev->gds.oa.gfx_partition_size = 4;
  3666. adev->gds.oa.cs_partition_size = 4;
  3667. }
  3668. }
  3669. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3670. {
  3671. u32 data, mask;
  3672. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3673. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3674. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3675. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3676. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3677. return (~data) & mask;
  3678. }
  3679. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3680. struct amdgpu_cu_info *cu_info)
  3681. {
  3682. int i, j, k, counter, active_cu_number = 0;
  3683. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3684. if (!adev || !cu_info)
  3685. return -EINVAL;
  3686. memset(cu_info, 0, sizeof(*cu_info));
  3687. mutex_lock(&adev->grbm_idx_mutex);
  3688. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3689. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3690. mask = 1;
  3691. ao_bitmap = 0;
  3692. counter = 0;
  3693. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3694. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3695. cu_info->bitmap[i][j] = bitmap;
  3696. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3697. if (bitmap & mask) {
  3698. if (counter < adev->gfx.config.max_cu_per_sh)
  3699. ao_bitmap |= mask;
  3700. counter ++;
  3701. }
  3702. mask <<= 1;
  3703. }
  3704. active_cu_number += counter;
  3705. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3706. }
  3707. }
  3708. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3709. mutex_unlock(&adev->grbm_idx_mutex);
  3710. cu_info->number = active_cu_number;
  3711. cu_info->ao_cu_mask = ao_cu_mask;
  3712. return 0;
  3713. }
  3714. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3715. {
  3716. int r, j;
  3717. u32 tmp;
  3718. bool use_doorbell = true;
  3719. u64 hqd_gpu_addr;
  3720. u64 mqd_gpu_addr;
  3721. u64 eop_gpu_addr;
  3722. u64 wb_gpu_addr;
  3723. u32 *buf;
  3724. struct v9_mqd *mqd;
  3725. struct amdgpu_device *adev;
  3726. adev = ring->adev;
  3727. if (ring->mqd_obj == NULL) {
  3728. r = amdgpu_bo_create(adev,
  3729. sizeof(struct v9_mqd),
  3730. PAGE_SIZE,true,
  3731. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3732. NULL, &ring->mqd_obj);
  3733. if (r) {
  3734. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3735. return r;
  3736. }
  3737. }
  3738. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3739. if (unlikely(r != 0)) {
  3740. gfx_v9_0_cp_compute_fini(adev);
  3741. return r;
  3742. }
  3743. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3744. &mqd_gpu_addr);
  3745. if (r) {
  3746. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3747. gfx_v9_0_cp_compute_fini(adev);
  3748. return r;
  3749. }
  3750. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3751. if (r) {
  3752. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3753. gfx_v9_0_cp_compute_fini(adev);
  3754. return r;
  3755. }
  3756. /* init the mqd struct */
  3757. memset(buf, 0, sizeof(struct v9_mqd));
  3758. mqd = (struct v9_mqd *)buf;
  3759. mqd->header = 0xC0310800;
  3760. mqd->compute_pipelinestat_enable = 0x00000001;
  3761. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3762. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3763. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3764. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3765. mqd->compute_misc_reserved = 0x00000003;
  3766. mutex_lock(&adev->srbm_mutex);
  3767. soc15_grbm_select(adev, ring->me,
  3768. ring->pipe,
  3769. ring->queue, 0);
  3770. /* disable wptr polling */
  3771. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3772. /* write the EOP addr */
  3773. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3774. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3775. eop_gpu_addr >>= 8;
  3776. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3777. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3778. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3779. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3780. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3781. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3782. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3783. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3784. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3785. /* enable doorbell? */
  3786. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3787. if (use_doorbell)
  3788. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3789. else
  3790. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3791. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3792. mqd->cp_hqd_pq_doorbell_control = tmp;
  3793. /* disable the queue if it's active */
  3794. ring->wptr = 0;
  3795. mqd->cp_hqd_dequeue_request = 0;
  3796. mqd->cp_hqd_pq_rptr = 0;
  3797. mqd->cp_hqd_pq_wptr_lo = 0;
  3798. mqd->cp_hqd_pq_wptr_hi = 0;
  3799. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3800. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3801. for (j = 0; j < adev->usec_timeout; j++) {
  3802. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3803. break;
  3804. udelay(1);
  3805. }
  3806. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3807. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3808. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3809. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3810. }
  3811. /* set the pointer to the MQD */
  3812. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3813. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3814. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3815. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3816. /* set MQD vmid to 0 */
  3817. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3818. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3819. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3820. mqd->cp_mqd_control = tmp;
  3821. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3822. hqd_gpu_addr = ring->gpu_addr >> 8;
  3823. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3824. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3825. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3826. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3827. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3828. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3829. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3830. (order_base_2(ring->ring_size / 4) - 1));
  3831. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3832. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3833. #ifdef __BIG_ENDIAN
  3834. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3835. #endif
  3836. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3837. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3838. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3839. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3840. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3841. mqd->cp_hqd_pq_control = tmp;
  3842. /* set the wb address wether it's enabled or not */
  3843. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3844. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3845. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3846. upper_32_bits(wb_gpu_addr) & 0xffff;
  3847. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3848. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3849. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3850. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3851. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3852. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3853. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3854. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3855. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3856. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3857. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3858. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3859. /* enable the doorbell if requested */
  3860. if (use_doorbell) {
  3861. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3862. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3863. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3864. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3865. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3866. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3867. DOORBELL_OFFSET, ring->doorbell_index);
  3868. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3869. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3870. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3871. mqd->cp_hqd_pq_doorbell_control = tmp;
  3872. } else {
  3873. mqd->cp_hqd_pq_doorbell_control = 0;
  3874. }
  3875. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3876. mqd->cp_hqd_pq_doorbell_control);
  3877. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3878. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3879. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3880. /* set the vmid for the queue */
  3881. mqd->cp_hqd_vmid = 0;
  3882. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3883. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3884. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3885. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3886. mqd->cp_hqd_persistent_state = tmp;
  3887. /* activate the queue */
  3888. mqd->cp_hqd_active = 1;
  3889. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3890. soc15_grbm_select(adev, 0, 0, 0, 0);
  3891. mutex_unlock(&adev->srbm_mutex);
  3892. amdgpu_bo_kunmap(ring->mqd_obj);
  3893. amdgpu_bo_unreserve(ring->mqd_obj);
  3894. if (use_doorbell)
  3895. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3896. return 0;
  3897. }
  3898. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3899. {
  3900. .type = AMD_IP_BLOCK_TYPE_GFX,
  3901. .major = 9,
  3902. .minor = 0,
  3903. .rev = 0,
  3904. .funcs = &gfx_v9_0_ip_funcs,
  3905. };