amdgpu_ctx.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: monk liu <monk.liu@amd.com>
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/drm_auth.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_sched.h"
  28. static int amdgpu_ctx_priority_permit(struct drm_file *filp,
  29. enum amd_sched_priority priority)
  30. {
  31. /* NORMAL and below are accessible by everyone */
  32. if (priority <= AMD_SCHED_PRIORITY_NORMAL)
  33. return 0;
  34. if (capable(CAP_SYS_NICE))
  35. return 0;
  36. if (drm_is_current_master(filp))
  37. return 0;
  38. return -EACCES;
  39. }
  40. static int amdgpu_ctx_init(struct amdgpu_device *adev,
  41. enum amd_sched_priority priority,
  42. struct drm_file *filp,
  43. struct amdgpu_ctx *ctx)
  44. {
  45. unsigned i, j;
  46. int r;
  47. if (priority < 0 || priority >= AMD_SCHED_PRIORITY_MAX)
  48. return -EINVAL;
  49. r = amdgpu_ctx_priority_permit(filp, priority);
  50. if (r)
  51. return r;
  52. memset(ctx, 0, sizeof(*ctx));
  53. ctx->adev = adev;
  54. kref_init(&ctx->refcount);
  55. spin_lock_init(&ctx->ring_lock);
  56. ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
  57. sizeof(struct dma_fence*), GFP_KERNEL);
  58. if (!ctx->fences)
  59. return -ENOMEM;
  60. mutex_init(&ctx->lock);
  61. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  62. ctx->rings[i].sequence = 1;
  63. ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
  64. }
  65. ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
  66. ctx->init_priority = priority;
  67. ctx->override_priority = AMD_SCHED_PRIORITY_UNSET;
  68. /* create context entity for each ring */
  69. for (i = 0; i < adev->num_rings; i++) {
  70. struct amdgpu_ring *ring = adev->rings[i];
  71. struct amd_sched_rq *rq;
  72. rq = &ring->sched.sched_rq[priority];
  73. if (ring == &adev->gfx.kiq.ring)
  74. continue;
  75. r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
  76. rq, amdgpu_sched_jobs);
  77. if (r)
  78. goto failed;
  79. }
  80. r = amdgpu_queue_mgr_init(adev, &ctx->queue_mgr);
  81. if (r)
  82. goto failed;
  83. return 0;
  84. failed:
  85. for (j = 0; j < i; j++)
  86. amd_sched_entity_fini(&adev->rings[j]->sched,
  87. &ctx->rings[j].entity);
  88. kfree(ctx->fences);
  89. ctx->fences = NULL;
  90. return r;
  91. }
  92. static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
  93. {
  94. struct amdgpu_device *adev = ctx->adev;
  95. unsigned i, j;
  96. if (!adev)
  97. return;
  98. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  99. for (j = 0; j < amdgpu_sched_jobs; ++j)
  100. dma_fence_put(ctx->rings[i].fences[j]);
  101. kfree(ctx->fences);
  102. ctx->fences = NULL;
  103. for (i = 0; i < adev->num_rings; i++)
  104. amd_sched_entity_fini(&adev->rings[i]->sched,
  105. &ctx->rings[i].entity);
  106. amdgpu_queue_mgr_fini(adev, &ctx->queue_mgr);
  107. mutex_destroy(&ctx->lock);
  108. }
  109. static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
  110. struct amdgpu_fpriv *fpriv,
  111. struct drm_file *filp,
  112. enum amd_sched_priority priority,
  113. uint32_t *id)
  114. {
  115. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  116. struct amdgpu_ctx *ctx;
  117. int r;
  118. ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
  119. if (!ctx)
  120. return -ENOMEM;
  121. mutex_lock(&mgr->lock);
  122. r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
  123. if (r < 0) {
  124. mutex_unlock(&mgr->lock);
  125. kfree(ctx);
  126. return r;
  127. }
  128. *id = (uint32_t)r;
  129. r = amdgpu_ctx_init(adev, priority, filp, ctx);
  130. if (r) {
  131. idr_remove(&mgr->ctx_handles, *id);
  132. *id = 0;
  133. kfree(ctx);
  134. }
  135. mutex_unlock(&mgr->lock);
  136. return r;
  137. }
  138. static void amdgpu_ctx_do_release(struct kref *ref)
  139. {
  140. struct amdgpu_ctx *ctx;
  141. ctx = container_of(ref, struct amdgpu_ctx, refcount);
  142. amdgpu_ctx_fini(ctx);
  143. kfree(ctx);
  144. }
  145. static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
  146. {
  147. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  148. struct amdgpu_ctx *ctx;
  149. mutex_lock(&mgr->lock);
  150. ctx = idr_remove(&mgr->ctx_handles, id);
  151. if (ctx)
  152. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  153. mutex_unlock(&mgr->lock);
  154. return ctx ? 0 : -EINVAL;
  155. }
  156. static int amdgpu_ctx_query(struct amdgpu_device *adev,
  157. struct amdgpu_fpriv *fpriv, uint32_t id,
  158. union drm_amdgpu_ctx_out *out)
  159. {
  160. struct amdgpu_ctx *ctx;
  161. struct amdgpu_ctx_mgr *mgr;
  162. unsigned reset_counter;
  163. if (!fpriv)
  164. return -EINVAL;
  165. mgr = &fpriv->ctx_mgr;
  166. mutex_lock(&mgr->lock);
  167. ctx = idr_find(&mgr->ctx_handles, id);
  168. if (!ctx) {
  169. mutex_unlock(&mgr->lock);
  170. return -EINVAL;
  171. }
  172. /* TODO: these two are always zero */
  173. out->state.flags = 0x0;
  174. out->state.hangs = 0x0;
  175. /* determine if a GPU reset has occured since the last call */
  176. reset_counter = atomic_read(&adev->gpu_reset_counter);
  177. /* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
  178. if (ctx->reset_counter == reset_counter)
  179. out->state.reset_status = AMDGPU_CTX_NO_RESET;
  180. else
  181. out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
  182. ctx->reset_counter = reset_counter;
  183. mutex_unlock(&mgr->lock);
  184. return 0;
  185. }
  186. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  187. struct drm_file *filp)
  188. {
  189. int r;
  190. uint32_t id;
  191. enum amd_sched_priority priority;
  192. union drm_amdgpu_ctx *args = data;
  193. struct amdgpu_device *adev = dev->dev_private;
  194. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  195. r = 0;
  196. id = args->in.ctx_id;
  197. priority = amdgpu_to_sched_priority(args->in.priority);
  198. /* For backwards compatibility reasons, we need to accept
  199. * ioctls with garbage in the priority field */
  200. if (priority == AMD_SCHED_PRIORITY_INVALID)
  201. priority = AMD_SCHED_PRIORITY_NORMAL;
  202. switch (args->in.op) {
  203. case AMDGPU_CTX_OP_ALLOC_CTX:
  204. r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
  205. args->out.alloc.ctx_id = id;
  206. break;
  207. case AMDGPU_CTX_OP_FREE_CTX:
  208. r = amdgpu_ctx_free(fpriv, id);
  209. break;
  210. case AMDGPU_CTX_OP_QUERY_STATE:
  211. r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
  212. break;
  213. default:
  214. return -EINVAL;
  215. }
  216. return r;
  217. }
  218. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
  219. {
  220. struct amdgpu_ctx *ctx;
  221. struct amdgpu_ctx_mgr *mgr;
  222. if (!fpriv)
  223. return NULL;
  224. mgr = &fpriv->ctx_mgr;
  225. mutex_lock(&mgr->lock);
  226. ctx = idr_find(&mgr->ctx_handles, id);
  227. if (ctx)
  228. kref_get(&ctx->refcount);
  229. mutex_unlock(&mgr->lock);
  230. return ctx;
  231. }
  232. int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
  233. {
  234. if (ctx == NULL)
  235. return -EINVAL;
  236. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  237. return 0;
  238. }
  239. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  240. struct dma_fence *fence, uint64_t* handler)
  241. {
  242. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  243. uint64_t seq = cring->sequence;
  244. unsigned idx = 0;
  245. struct dma_fence *other = NULL;
  246. idx = seq & (amdgpu_sched_jobs - 1);
  247. other = cring->fences[idx];
  248. if (other)
  249. BUG_ON(!dma_fence_is_signaled(other));
  250. dma_fence_get(fence);
  251. spin_lock(&ctx->ring_lock);
  252. cring->fences[idx] = fence;
  253. cring->sequence++;
  254. spin_unlock(&ctx->ring_lock);
  255. dma_fence_put(other);
  256. if (handler)
  257. *handler = seq;
  258. return 0;
  259. }
  260. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  261. struct amdgpu_ring *ring, uint64_t seq)
  262. {
  263. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  264. struct dma_fence *fence;
  265. spin_lock(&ctx->ring_lock);
  266. if (seq == ~0ull)
  267. seq = ctx->rings[ring->idx].sequence - 1;
  268. if (seq >= cring->sequence) {
  269. spin_unlock(&ctx->ring_lock);
  270. return ERR_PTR(-EINVAL);
  271. }
  272. if (seq + amdgpu_sched_jobs < cring->sequence) {
  273. spin_unlock(&ctx->ring_lock);
  274. return NULL;
  275. }
  276. fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
  277. spin_unlock(&ctx->ring_lock);
  278. return fence;
  279. }
  280. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  281. enum amd_sched_priority priority)
  282. {
  283. int i;
  284. struct amdgpu_device *adev = ctx->adev;
  285. struct amd_sched_rq *rq;
  286. struct amd_sched_entity *entity;
  287. struct amdgpu_ring *ring;
  288. enum amd_sched_priority ctx_prio;
  289. ctx->override_priority = priority;
  290. ctx_prio = (ctx->override_priority == AMD_SCHED_PRIORITY_UNSET) ?
  291. ctx->init_priority : ctx->override_priority;
  292. for (i = 0; i < adev->num_rings; i++) {
  293. ring = adev->rings[i];
  294. entity = &ctx->rings[i].entity;
  295. rq = &ring->sched.sched_rq[ctx_prio];
  296. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  297. continue;
  298. amd_sched_entity_set_rq(entity, rq);
  299. }
  300. }
  301. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id)
  302. {
  303. struct amdgpu_ctx_ring *cring = &ctx->rings[ring_id];
  304. unsigned idx = cring->sequence & (amdgpu_sched_jobs - 1);
  305. struct dma_fence *other = cring->fences[idx];
  306. if (other) {
  307. signed long r;
  308. r = dma_fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
  309. if (r < 0) {
  310. DRM_ERROR("Error (%ld) waiting for fence!\n", r);
  311. return r;
  312. }
  313. }
  314. return 0;
  315. }
  316. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
  317. {
  318. mutex_init(&mgr->lock);
  319. idr_init(&mgr->ctx_handles);
  320. }
  321. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
  322. {
  323. struct amdgpu_ctx *ctx;
  324. struct idr *idp;
  325. uint32_t id;
  326. idp = &mgr->ctx_handles;
  327. idr_for_each_entry(idp, ctx, id) {
  328. if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
  329. DRM_ERROR("ctx %p is still alive\n", ctx);
  330. }
  331. idr_destroy(&mgr->ctx_handles);
  332. mutex_destroy(&mgr->lock);
  333. }