eeh.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
  3. * Copyright 2001-2012 IBM Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef _POWERPC_EEH_H
  20. #define _POWERPC_EEH_H
  21. #ifdef __KERNEL__
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/string.h>
  25. #include <linux/time.h>
  26. #include <linux/atomic.h>
  27. #include <uapi/asm/eeh.h>
  28. struct pci_dev;
  29. struct pci_bus;
  30. struct pci_dn;
  31. #ifdef CONFIG_EEH
  32. /* EEH subsystem flags */
  33. #define EEH_ENABLED 0x01 /* EEH enabled */
  34. #define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
  35. #define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
  36. #define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
  37. #define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
  38. #define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
  39. #define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
  40. /*
  41. * Delay for PE reset, all in ms
  42. *
  43. * PCI specification has reset hold time of 100 milliseconds.
  44. * We have 250 milliseconds here. The PCI bus settlement time
  45. * is specified as 1.5 seconds and we have 1.8 seconds.
  46. */
  47. #define EEH_PE_RST_HOLD_TIME 250
  48. #define EEH_PE_RST_SETTLE_TIME 1800
  49. /*
  50. * The struct is used to trace PE related EEH functionality.
  51. * In theory, there will have one instance of the struct to
  52. * be created against particular PE. In nature, PEs corelate
  53. * to each other. the struct has to reflect that hierarchy in
  54. * order to easily pick up those affected PEs when one particular
  55. * PE has EEH errors.
  56. *
  57. * Also, one particular PE might be composed of PCI device, PCI
  58. * bus and its subordinate components. The struct also need ship
  59. * the information. Further more, one particular PE is only meaingful
  60. * in the corresponding PHB. Therefore, the root PEs should be created
  61. * against existing PHBs in on-to-one fashion.
  62. */
  63. #define EEH_PE_INVALID (1 << 0) /* Invalid */
  64. #define EEH_PE_PHB (1 << 1) /* PHB PE */
  65. #define EEH_PE_DEVICE (1 << 2) /* Device PE */
  66. #define EEH_PE_BUS (1 << 3) /* Bus PE */
  67. #define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
  68. #define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
  69. #define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
  70. #define EEH_PE_RESET (1 << 3) /* PE reset in progress */
  71. #define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
  72. #define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
  73. #define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
  74. #define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
  75. struct eeh_pe {
  76. int type; /* PE type: PHB/Bus/Device */
  77. int state; /* PE EEH dependent mode */
  78. int config_addr; /* Traditional PCI address */
  79. int addr; /* PE configuration address */
  80. struct pci_controller *phb; /* Associated PHB */
  81. struct pci_bus *bus; /* Top PCI bus for bus PE */
  82. int check_count; /* Times of ignored error */
  83. int freeze_count; /* Times of froze up */
  84. struct timeval tstamp; /* Time on first-time freeze */
  85. int false_positives; /* Times of reported #ff's */
  86. atomic_t pass_dev_cnt; /* Count of passed through devs */
  87. struct eeh_pe *parent; /* Parent PE */
  88. void *data; /* PE auxillary data */
  89. struct list_head child_list; /* Link PE to the child list */
  90. struct list_head edevs; /* Link list of EEH devices */
  91. struct list_head child; /* Child PEs */
  92. };
  93. #define eeh_pe_for_each_dev(pe, edev, tmp) \
  94. list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
  95. static inline bool eeh_pe_passed(struct eeh_pe *pe)
  96. {
  97. return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
  98. }
  99. /*
  100. * The struct is used to trace EEH state for the associated
  101. * PCI device node or PCI device. In future, it might
  102. * represent PE as well so that the EEH device to form
  103. * another tree except the currently existing tree of PCI
  104. * buses and PCI devices
  105. */
  106. #define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
  107. #define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
  108. #define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
  109. #define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
  110. #define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
  111. #define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
  112. #define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
  113. #define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
  114. struct eeh_dev {
  115. int mode; /* EEH mode */
  116. int class_code; /* Class code of the device */
  117. int config_addr; /* Config address */
  118. int pe_config_addr; /* PE config address */
  119. u32 config_space[16]; /* Saved PCI config space */
  120. int pcix_cap; /* Saved PCIx capability */
  121. int pcie_cap; /* Saved PCIe capability */
  122. int aer_cap; /* Saved AER capability */
  123. struct eeh_pe *pe; /* Associated PE */
  124. struct list_head list; /* Form link list in the PE */
  125. struct pci_controller *phb; /* Associated PHB */
  126. struct pci_dn *pdn; /* Associated PCI device node */
  127. struct pci_dev *pdev; /* Associated PCI device */
  128. struct pci_dev *physfn; /* Associated SRIOV PF */
  129. struct pci_bus *bus; /* PCI bus for partial hotplug */
  130. };
  131. static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
  132. {
  133. return edev ? edev->pdn : NULL;
  134. }
  135. static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
  136. {
  137. return edev ? edev->pdev : NULL;
  138. }
  139. static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
  140. {
  141. return edev ? edev->pe : NULL;
  142. }
  143. /* Return values from eeh_ops::next_error */
  144. enum {
  145. EEH_NEXT_ERR_NONE = 0,
  146. EEH_NEXT_ERR_INF,
  147. EEH_NEXT_ERR_FROZEN_PE,
  148. EEH_NEXT_ERR_FENCED_PHB,
  149. EEH_NEXT_ERR_DEAD_PHB,
  150. EEH_NEXT_ERR_DEAD_IOC
  151. };
  152. /*
  153. * The struct is used to trace the registered EEH operation
  154. * callback functions. Actually, those operation callback
  155. * functions are heavily platform dependent. That means the
  156. * platform should register its own EEH operation callback
  157. * functions before any EEH further operations.
  158. */
  159. #define EEH_OPT_DISABLE 0 /* EEH disable */
  160. #define EEH_OPT_ENABLE 1 /* EEH enable */
  161. #define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
  162. #define EEH_OPT_THAW_DMA 3 /* DMA enable */
  163. #define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
  164. #define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
  165. #define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
  166. #define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
  167. #define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
  168. #define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
  169. #define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
  170. #define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
  171. #define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
  172. #define EEH_RESET_HOT 1 /* Hot reset */
  173. #define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
  174. #define EEH_LOG_TEMP 1 /* EEH temporary error log */
  175. #define EEH_LOG_PERM 2 /* EEH permanent error log */
  176. struct eeh_ops {
  177. char *name;
  178. int (*init)(void);
  179. int (*post_init)(void);
  180. void* (*probe)(struct pci_dn *pdn, void *data);
  181. int (*set_option)(struct eeh_pe *pe, int option);
  182. int (*get_pe_addr)(struct eeh_pe *pe);
  183. int (*get_state)(struct eeh_pe *pe, int *state);
  184. int (*reset)(struct eeh_pe *pe, int option);
  185. int (*wait_state)(struct eeh_pe *pe, int max_wait);
  186. int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
  187. int (*configure_bridge)(struct eeh_pe *pe);
  188. int (*err_inject)(struct eeh_pe *pe, int type, int func,
  189. unsigned long addr, unsigned long mask);
  190. int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
  191. int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
  192. int (*next_error)(struct eeh_pe **pe);
  193. int (*restore_config)(struct pci_dn *pdn);
  194. };
  195. extern int eeh_subsystem_flags;
  196. extern int eeh_max_freezes;
  197. extern struct eeh_ops *eeh_ops;
  198. extern raw_spinlock_t confirm_error_lock;
  199. static inline void eeh_add_flag(int flag)
  200. {
  201. eeh_subsystem_flags |= flag;
  202. }
  203. static inline void eeh_clear_flag(int flag)
  204. {
  205. eeh_subsystem_flags &= ~flag;
  206. }
  207. static inline bool eeh_has_flag(int flag)
  208. {
  209. return !!(eeh_subsystem_flags & flag);
  210. }
  211. static inline bool eeh_enabled(void)
  212. {
  213. if (eeh_has_flag(EEH_FORCE_DISABLED) ||
  214. !eeh_has_flag(EEH_ENABLED))
  215. return false;
  216. return true;
  217. }
  218. static inline void eeh_serialize_lock(unsigned long *flags)
  219. {
  220. raw_spin_lock_irqsave(&confirm_error_lock, *flags);
  221. }
  222. static inline void eeh_serialize_unlock(unsigned long flags)
  223. {
  224. raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
  225. }
  226. typedef void *(*eeh_traverse_func)(void *data, void *flag);
  227. void eeh_set_pe_aux_size(int size);
  228. int eeh_phb_pe_create(struct pci_controller *phb);
  229. struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
  230. struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
  231. int eeh_add_to_parent_pe(struct eeh_dev *edev);
  232. int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
  233. void eeh_pe_update_time_stamp(struct eeh_pe *pe);
  234. void *eeh_pe_traverse(struct eeh_pe *root,
  235. eeh_traverse_func fn, void *flag);
  236. void *eeh_pe_dev_traverse(struct eeh_pe *root,
  237. eeh_traverse_func fn, void *flag);
  238. void eeh_pe_restore_bars(struct eeh_pe *pe);
  239. const char *eeh_pe_loc_get(struct eeh_pe *pe);
  240. struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
  241. void *eeh_dev_init(struct pci_dn *pdn, void *data);
  242. void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
  243. int eeh_init(void);
  244. int __init eeh_ops_register(struct eeh_ops *ops);
  245. int __exit eeh_ops_unregister(const char *name);
  246. int eeh_check_failure(const volatile void __iomem *token);
  247. int eeh_dev_check_failure(struct eeh_dev *edev);
  248. void eeh_addr_cache_build(void);
  249. void eeh_add_device_early(struct pci_dn *);
  250. void eeh_add_device_tree_early(struct pci_dn *);
  251. void eeh_add_device_late(struct pci_dev *);
  252. void eeh_add_device_tree_late(struct pci_bus *);
  253. void eeh_add_sysfs_files(struct pci_bus *);
  254. void eeh_remove_device(struct pci_dev *);
  255. int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state);
  256. int eeh_pe_reset_and_recover(struct eeh_pe *pe);
  257. int eeh_dev_open(struct pci_dev *pdev);
  258. void eeh_dev_release(struct pci_dev *pdev);
  259. struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
  260. int eeh_pe_set_option(struct eeh_pe *pe, int option);
  261. int eeh_pe_get_state(struct eeh_pe *pe);
  262. int eeh_pe_reset(struct eeh_pe *pe, int option);
  263. int eeh_pe_configure(struct eeh_pe *pe);
  264. int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
  265. unsigned long addr, unsigned long mask);
  266. /**
  267. * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
  268. *
  269. * If this macro yields TRUE, the caller relays to eeh_check_failure()
  270. * which does further tests out of line.
  271. */
  272. #define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
  273. /*
  274. * Reads from a device which has been isolated by EEH will return
  275. * all 1s. This macro gives an all-1s value of the given size (in
  276. * bytes: 1, 2, or 4) for comparing with the result of a read.
  277. */
  278. #define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
  279. #else /* !CONFIG_EEH */
  280. static inline bool eeh_enabled(void)
  281. {
  282. return false;
  283. }
  284. static inline int eeh_init(void)
  285. {
  286. return 0;
  287. }
  288. static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
  289. {
  290. return NULL;
  291. }
  292. static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
  293. static inline int eeh_check_failure(const volatile void __iomem *token)
  294. {
  295. return 0;
  296. }
  297. #define eeh_dev_check_failure(x) (0)
  298. static inline void eeh_addr_cache_build(void) { }
  299. static inline void eeh_add_device_early(struct pci_dn *pdn) { }
  300. static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
  301. static inline void eeh_add_device_late(struct pci_dev *dev) { }
  302. static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
  303. static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
  304. static inline void eeh_remove_device(struct pci_dev *dev) { }
  305. #define EEH_POSSIBLE_ERROR(val, type) (0)
  306. #define EEH_IO_ERROR_VALUE(size) (-1UL)
  307. #endif /* CONFIG_EEH */
  308. #ifdef CONFIG_PPC64
  309. /*
  310. * MMIO read/write operations with EEH support.
  311. */
  312. static inline u8 eeh_readb(const volatile void __iomem *addr)
  313. {
  314. u8 val = in_8(addr);
  315. if (EEH_POSSIBLE_ERROR(val, u8))
  316. eeh_check_failure(addr);
  317. return val;
  318. }
  319. static inline u16 eeh_readw(const volatile void __iomem *addr)
  320. {
  321. u16 val = in_le16(addr);
  322. if (EEH_POSSIBLE_ERROR(val, u16))
  323. eeh_check_failure(addr);
  324. return val;
  325. }
  326. static inline u32 eeh_readl(const volatile void __iomem *addr)
  327. {
  328. u32 val = in_le32(addr);
  329. if (EEH_POSSIBLE_ERROR(val, u32))
  330. eeh_check_failure(addr);
  331. return val;
  332. }
  333. static inline u64 eeh_readq(const volatile void __iomem *addr)
  334. {
  335. u64 val = in_le64(addr);
  336. if (EEH_POSSIBLE_ERROR(val, u64))
  337. eeh_check_failure(addr);
  338. return val;
  339. }
  340. static inline u16 eeh_readw_be(const volatile void __iomem *addr)
  341. {
  342. u16 val = in_be16(addr);
  343. if (EEH_POSSIBLE_ERROR(val, u16))
  344. eeh_check_failure(addr);
  345. return val;
  346. }
  347. static inline u32 eeh_readl_be(const volatile void __iomem *addr)
  348. {
  349. u32 val = in_be32(addr);
  350. if (EEH_POSSIBLE_ERROR(val, u32))
  351. eeh_check_failure(addr);
  352. return val;
  353. }
  354. static inline u64 eeh_readq_be(const volatile void __iomem *addr)
  355. {
  356. u64 val = in_be64(addr);
  357. if (EEH_POSSIBLE_ERROR(val, u64))
  358. eeh_check_failure(addr);
  359. return val;
  360. }
  361. static inline void eeh_memcpy_fromio(void *dest, const
  362. volatile void __iomem *src,
  363. unsigned long n)
  364. {
  365. _memcpy_fromio(dest, src, n);
  366. /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
  367. * were copied. Check all four bytes.
  368. */
  369. if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
  370. eeh_check_failure(src);
  371. }
  372. /* in-string eeh macros */
  373. static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
  374. int ns)
  375. {
  376. _insb(addr, buf, ns);
  377. if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
  378. eeh_check_failure(addr);
  379. }
  380. static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
  381. int ns)
  382. {
  383. _insw(addr, buf, ns);
  384. if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
  385. eeh_check_failure(addr);
  386. }
  387. static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
  388. int nl)
  389. {
  390. _insl(addr, buf, nl);
  391. if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
  392. eeh_check_failure(addr);
  393. }
  394. #endif /* CONFIG_PPC64 */
  395. #endif /* __KERNEL__ */
  396. #endif /* _POWERPC_EEH_H */