x86.c 148 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  10. *
  11. * Authors:
  12. * Avi Kivity <avi@qumranet.com>
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Amit Shah <amit.shah@qumranet.com>
  15. * Ben-Ami Yassour <benami@il.ibm.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. */
  21. #include <linux/kvm_host.h>
  22. #include "irq.h"
  23. #include "mmu.h"
  24. #include "i8254.h"
  25. #include "tss.h"
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include <linux/clocksource.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/kvm.h>
  31. #include <linux/fs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/module.h>
  34. #include <linux/mman.h>
  35. #include <linux/highmem.h>
  36. #include <linux/iommu.h>
  37. #include <linux/intel-iommu.h>
  38. #include <linux/cpufreq.h>
  39. #include <linux/user-return-notifier.h>
  40. #include <linux/srcu.h>
  41. #include <linux/slab.h>
  42. #include <linux/perf_event.h>
  43. #include <linux/uaccess.h>
  44. #include <trace/events/kvm.h>
  45. #define CREATE_TRACE_POINTS
  46. #include "trace.h"
  47. #include <asm/debugreg.h>
  48. #include <asm/msr.h>
  49. #include <asm/desc.h>
  50. #include <asm/mtrr.h>
  51. #include <asm/mce.h>
  52. #include <asm/i387.h>
  53. #include <asm/xcr.h>
  54. #include <asm/pvclock.h>
  55. #include <asm/div64.h>
  56. #define MAX_IO_MSRS 256
  57. #define CR0_RESERVED_BITS \
  58. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  59. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  60. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  61. #define CR4_RESERVED_BITS \
  62. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  63. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  64. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  65. | X86_CR4_OSXSAVE \
  66. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  67. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  68. #define KVM_MAX_MCE_BANKS 32
  69. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  70. /* EFER defaults:
  71. * - enable syscall per default because its emulated by KVM
  72. * - enable LME and LMA per default on 64 bit KVM
  73. */
  74. #ifdef CONFIG_X86_64
  75. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  76. #else
  77. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  78. #endif
  79. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  80. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  81. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  82. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  83. struct kvm_cpuid_entry2 __user *entries);
  84. struct kvm_x86_ops *kvm_x86_ops;
  85. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  86. int ignore_msrs = 0;
  87. module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
  88. #define KVM_NR_SHARED_MSRS 16
  89. struct kvm_shared_msrs_global {
  90. int nr;
  91. u32 msrs[KVM_NR_SHARED_MSRS];
  92. };
  93. struct kvm_shared_msrs {
  94. struct user_return_notifier urn;
  95. bool registered;
  96. struct kvm_shared_msr_values {
  97. u64 host;
  98. u64 curr;
  99. } values[KVM_NR_SHARED_MSRS];
  100. };
  101. static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
  102. static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
  103. struct kvm_stats_debugfs_item debugfs_entries[] = {
  104. { "pf_fixed", VCPU_STAT(pf_fixed) },
  105. { "pf_guest", VCPU_STAT(pf_guest) },
  106. { "tlb_flush", VCPU_STAT(tlb_flush) },
  107. { "invlpg", VCPU_STAT(invlpg) },
  108. { "exits", VCPU_STAT(exits) },
  109. { "io_exits", VCPU_STAT(io_exits) },
  110. { "mmio_exits", VCPU_STAT(mmio_exits) },
  111. { "signal_exits", VCPU_STAT(signal_exits) },
  112. { "irq_window", VCPU_STAT(irq_window_exits) },
  113. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  114. { "halt_exits", VCPU_STAT(halt_exits) },
  115. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  116. { "hypercalls", VCPU_STAT(hypercalls) },
  117. { "request_irq", VCPU_STAT(request_irq_exits) },
  118. { "irq_exits", VCPU_STAT(irq_exits) },
  119. { "host_state_reload", VCPU_STAT(host_state_reload) },
  120. { "efer_reload", VCPU_STAT(efer_reload) },
  121. { "fpu_reload", VCPU_STAT(fpu_reload) },
  122. { "insn_emulation", VCPU_STAT(insn_emulation) },
  123. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  124. { "irq_injections", VCPU_STAT(irq_injections) },
  125. { "nmi_injections", VCPU_STAT(nmi_injections) },
  126. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  127. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  128. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  129. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  130. { "mmu_flooded", VM_STAT(mmu_flooded) },
  131. { "mmu_recycled", VM_STAT(mmu_recycled) },
  132. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  133. { "mmu_unsync", VM_STAT(mmu_unsync) },
  134. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  135. { "largepages", VM_STAT(lpages) },
  136. { NULL }
  137. };
  138. u64 __read_mostly host_xcr0;
  139. static inline u32 bit(int bitno)
  140. {
  141. return 1 << (bitno & 31);
  142. }
  143. static void kvm_on_user_return(struct user_return_notifier *urn)
  144. {
  145. unsigned slot;
  146. struct kvm_shared_msrs *locals
  147. = container_of(urn, struct kvm_shared_msrs, urn);
  148. struct kvm_shared_msr_values *values;
  149. for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
  150. values = &locals->values[slot];
  151. if (values->host != values->curr) {
  152. wrmsrl(shared_msrs_global.msrs[slot], values->host);
  153. values->curr = values->host;
  154. }
  155. }
  156. locals->registered = false;
  157. user_return_notifier_unregister(urn);
  158. }
  159. static void shared_msr_update(unsigned slot, u32 msr)
  160. {
  161. struct kvm_shared_msrs *smsr;
  162. u64 value;
  163. smsr = &__get_cpu_var(shared_msrs);
  164. /* only read, and nobody should modify it at this time,
  165. * so don't need lock */
  166. if (slot >= shared_msrs_global.nr) {
  167. printk(KERN_ERR "kvm: invalid MSR slot!");
  168. return;
  169. }
  170. rdmsrl_safe(msr, &value);
  171. smsr->values[slot].host = value;
  172. smsr->values[slot].curr = value;
  173. }
  174. void kvm_define_shared_msr(unsigned slot, u32 msr)
  175. {
  176. if (slot >= shared_msrs_global.nr)
  177. shared_msrs_global.nr = slot + 1;
  178. shared_msrs_global.msrs[slot] = msr;
  179. /* we need ensured the shared_msr_global have been updated */
  180. smp_wmb();
  181. }
  182. EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
  183. static void kvm_shared_msr_cpu_online(void)
  184. {
  185. unsigned i;
  186. for (i = 0; i < shared_msrs_global.nr; ++i)
  187. shared_msr_update(i, shared_msrs_global.msrs[i]);
  188. }
  189. void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
  190. {
  191. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  192. if (((value ^ smsr->values[slot].curr) & mask) == 0)
  193. return;
  194. smsr->values[slot].curr = value;
  195. wrmsrl(shared_msrs_global.msrs[slot], value);
  196. if (!smsr->registered) {
  197. smsr->urn.on_user_return = kvm_on_user_return;
  198. user_return_notifier_register(&smsr->urn);
  199. smsr->registered = true;
  200. }
  201. }
  202. EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
  203. static void drop_user_return_notifiers(void *ignore)
  204. {
  205. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  206. if (smsr->registered)
  207. kvm_on_user_return(&smsr->urn);
  208. }
  209. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  210. {
  211. if (irqchip_in_kernel(vcpu->kvm))
  212. return vcpu->arch.apic_base;
  213. else
  214. return vcpu->arch.apic_base;
  215. }
  216. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  217. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  218. {
  219. /* TODO: reserve bits check */
  220. if (irqchip_in_kernel(vcpu->kvm))
  221. kvm_lapic_set_base(vcpu, data);
  222. else
  223. vcpu->arch.apic_base = data;
  224. }
  225. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  226. #define EXCPT_BENIGN 0
  227. #define EXCPT_CONTRIBUTORY 1
  228. #define EXCPT_PF 2
  229. static int exception_class(int vector)
  230. {
  231. switch (vector) {
  232. case PF_VECTOR:
  233. return EXCPT_PF;
  234. case DE_VECTOR:
  235. case TS_VECTOR:
  236. case NP_VECTOR:
  237. case SS_VECTOR:
  238. case GP_VECTOR:
  239. return EXCPT_CONTRIBUTORY;
  240. default:
  241. break;
  242. }
  243. return EXCPT_BENIGN;
  244. }
  245. static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
  246. unsigned nr, bool has_error, u32 error_code,
  247. bool reinject)
  248. {
  249. u32 prev_nr;
  250. int class1, class2;
  251. kvm_make_request(KVM_REQ_EVENT, vcpu);
  252. if (!vcpu->arch.exception.pending) {
  253. queue:
  254. vcpu->arch.exception.pending = true;
  255. vcpu->arch.exception.has_error_code = has_error;
  256. vcpu->arch.exception.nr = nr;
  257. vcpu->arch.exception.error_code = error_code;
  258. vcpu->arch.exception.reinject = reinject;
  259. return;
  260. }
  261. /* to check exception */
  262. prev_nr = vcpu->arch.exception.nr;
  263. if (prev_nr == DF_VECTOR) {
  264. /* triple fault -> shutdown */
  265. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  266. return;
  267. }
  268. class1 = exception_class(prev_nr);
  269. class2 = exception_class(nr);
  270. if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
  271. || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
  272. /* generate double fault per SDM Table 5-5 */
  273. vcpu->arch.exception.pending = true;
  274. vcpu->arch.exception.has_error_code = true;
  275. vcpu->arch.exception.nr = DF_VECTOR;
  276. vcpu->arch.exception.error_code = 0;
  277. } else
  278. /* replace previous exception with a new one in a hope
  279. that instruction re-execution will regenerate lost
  280. exception */
  281. goto queue;
  282. }
  283. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  284. {
  285. kvm_multiple_exception(vcpu, nr, false, 0, false);
  286. }
  287. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  288. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  289. {
  290. kvm_multiple_exception(vcpu, nr, false, 0, true);
  291. }
  292. EXPORT_SYMBOL_GPL(kvm_requeue_exception);
  293. void kvm_inject_page_fault(struct kvm_vcpu *vcpu)
  294. {
  295. unsigned error_code = vcpu->arch.fault.error_code;
  296. ++vcpu->stat.pf_guest;
  297. vcpu->arch.cr2 = vcpu->arch.fault.address;
  298. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  299. }
  300. void kvm_propagate_fault(struct kvm_vcpu *vcpu)
  301. {
  302. u32 nested, error;
  303. error = vcpu->arch.fault.error_code;
  304. nested = error & PFERR_NESTED_MASK;
  305. error = error & ~PFERR_NESTED_MASK;
  306. vcpu->arch.fault.error_code = error;
  307. if (mmu_is_nested(vcpu) && !nested)
  308. vcpu->arch.nested_mmu.inject_page_fault(vcpu);
  309. else
  310. vcpu->arch.mmu.inject_page_fault(vcpu);
  311. }
  312. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  313. {
  314. kvm_make_request(KVM_REQ_EVENT, vcpu);
  315. vcpu->arch.nmi_pending = 1;
  316. }
  317. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  318. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  319. {
  320. kvm_multiple_exception(vcpu, nr, true, error_code, false);
  321. }
  322. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  323. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  324. {
  325. kvm_multiple_exception(vcpu, nr, true, error_code, true);
  326. }
  327. EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
  328. /*
  329. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  330. * a #GP and return false.
  331. */
  332. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  333. {
  334. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  335. return true;
  336. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  337. return false;
  338. }
  339. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  340. /*
  341. * This function will be used to read from the physical memory of the currently
  342. * running guest. The difference to kvm_read_guest_page is that this function
  343. * can read from guest physical or from the guest's guest physical memory.
  344. */
  345. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  346. gfn_t ngfn, void *data, int offset, int len,
  347. u32 access)
  348. {
  349. gfn_t real_gfn;
  350. gpa_t ngpa;
  351. ngpa = gfn_to_gpa(ngfn);
  352. real_gfn = mmu->translate_gpa(vcpu, ngpa, access);
  353. if (real_gfn == UNMAPPED_GVA)
  354. return -EFAULT;
  355. real_gfn = gpa_to_gfn(real_gfn);
  356. return kvm_read_guest_page(vcpu->kvm, real_gfn, data, offset, len);
  357. }
  358. EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
  359. int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
  360. void *data, int offset, int len, u32 access)
  361. {
  362. return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
  363. data, offset, len, access);
  364. }
  365. /*
  366. * Load the pae pdptrs. Return true is they are all valid.
  367. */
  368. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
  369. {
  370. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  371. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  372. int i;
  373. int ret;
  374. u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
  375. ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
  376. offset * sizeof(u64), sizeof(pdpte),
  377. PFERR_USER_MASK|PFERR_WRITE_MASK);
  378. if (ret < 0) {
  379. ret = 0;
  380. goto out;
  381. }
  382. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  383. if (is_present_gpte(pdpte[i]) &&
  384. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  385. ret = 0;
  386. goto out;
  387. }
  388. }
  389. ret = 1;
  390. memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
  391. __set_bit(VCPU_EXREG_PDPTR,
  392. (unsigned long *)&vcpu->arch.regs_avail);
  393. __set_bit(VCPU_EXREG_PDPTR,
  394. (unsigned long *)&vcpu->arch.regs_dirty);
  395. out:
  396. return ret;
  397. }
  398. EXPORT_SYMBOL_GPL(load_pdptrs);
  399. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  400. {
  401. u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
  402. bool changed = true;
  403. int offset;
  404. gfn_t gfn;
  405. int r;
  406. if (is_long_mode(vcpu) || !is_pae(vcpu))
  407. return false;
  408. if (!test_bit(VCPU_EXREG_PDPTR,
  409. (unsigned long *)&vcpu->arch.regs_avail))
  410. return true;
  411. gfn = (vcpu->arch.cr3 & ~31u) >> PAGE_SHIFT;
  412. offset = (vcpu->arch.cr3 & ~31u) & (PAGE_SIZE - 1);
  413. r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
  414. PFERR_USER_MASK | PFERR_WRITE_MASK);
  415. if (r < 0)
  416. goto out;
  417. changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
  418. out:
  419. return changed;
  420. }
  421. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  422. {
  423. unsigned long old_cr0 = kvm_read_cr0(vcpu);
  424. unsigned long update_bits = X86_CR0_PG | X86_CR0_WP |
  425. X86_CR0_CD | X86_CR0_NW;
  426. cr0 |= X86_CR0_ET;
  427. #ifdef CONFIG_X86_64
  428. if (cr0 & 0xffffffff00000000UL)
  429. return 1;
  430. #endif
  431. cr0 &= ~CR0_RESERVED_BITS;
  432. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
  433. return 1;
  434. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
  435. return 1;
  436. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  437. #ifdef CONFIG_X86_64
  438. if ((vcpu->arch.efer & EFER_LME)) {
  439. int cs_db, cs_l;
  440. if (!is_pae(vcpu))
  441. return 1;
  442. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  443. if (cs_l)
  444. return 1;
  445. } else
  446. #endif
  447. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  448. vcpu->arch.cr3))
  449. return 1;
  450. }
  451. kvm_x86_ops->set_cr0(vcpu, cr0);
  452. if ((cr0 ^ old_cr0) & update_bits)
  453. kvm_mmu_reset_context(vcpu);
  454. return 0;
  455. }
  456. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  457. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  458. {
  459. (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
  460. }
  461. EXPORT_SYMBOL_GPL(kvm_lmsw);
  462. int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  463. {
  464. u64 xcr0;
  465. /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
  466. if (index != XCR_XFEATURE_ENABLED_MASK)
  467. return 1;
  468. xcr0 = xcr;
  469. if (kvm_x86_ops->get_cpl(vcpu) != 0)
  470. return 1;
  471. if (!(xcr0 & XSTATE_FP))
  472. return 1;
  473. if ((xcr0 & XSTATE_YMM) && !(xcr0 & XSTATE_SSE))
  474. return 1;
  475. if (xcr0 & ~host_xcr0)
  476. return 1;
  477. vcpu->arch.xcr0 = xcr0;
  478. vcpu->guest_xcr0_loaded = 0;
  479. return 0;
  480. }
  481. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  482. {
  483. if (__kvm_set_xcr(vcpu, index, xcr)) {
  484. kvm_inject_gp(vcpu, 0);
  485. return 1;
  486. }
  487. return 0;
  488. }
  489. EXPORT_SYMBOL_GPL(kvm_set_xcr);
  490. static bool guest_cpuid_has_xsave(struct kvm_vcpu *vcpu)
  491. {
  492. struct kvm_cpuid_entry2 *best;
  493. best = kvm_find_cpuid_entry(vcpu, 1, 0);
  494. return best && (best->ecx & bit(X86_FEATURE_XSAVE));
  495. }
  496. static void update_cpuid(struct kvm_vcpu *vcpu)
  497. {
  498. struct kvm_cpuid_entry2 *best;
  499. best = kvm_find_cpuid_entry(vcpu, 1, 0);
  500. if (!best)
  501. return;
  502. /* Update OSXSAVE bit */
  503. if (cpu_has_xsave && best->function == 0x1) {
  504. best->ecx &= ~(bit(X86_FEATURE_OSXSAVE));
  505. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE))
  506. best->ecx |= bit(X86_FEATURE_OSXSAVE);
  507. }
  508. }
  509. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  510. {
  511. unsigned long old_cr4 = kvm_read_cr4(vcpu);
  512. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  513. if (cr4 & CR4_RESERVED_BITS)
  514. return 1;
  515. if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
  516. return 1;
  517. if (is_long_mode(vcpu)) {
  518. if (!(cr4 & X86_CR4_PAE))
  519. return 1;
  520. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  521. && ((cr4 ^ old_cr4) & pdptr_bits)
  522. && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3))
  523. return 1;
  524. if (cr4 & X86_CR4_VMXE)
  525. return 1;
  526. kvm_x86_ops->set_cr4(vcpu, cr4);
  527. if ((cr4 ^ old_cr4) & pdptr_bits)
  528. kvm_mmu_reset_context(vcpu);
  529. if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
  530. update_cpuid(vcpu);
  531. return 0;
  532. }
  533. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  534. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  535. {
  536. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  537. kvm_mmu_sync_roots(vcpu);
  538. kvm_mmu_flush_tlb(vcpu);
  539. return 0;
  540. }
  541. if (is_long_mode(vcpu)) {
  542. if (cr3 & CR3_L_MODE_RESERVED_BITS)
  543. return 1;
  544. } else {
  545. if (is_pae(vcpu)) {
  546. if (cr3 & CR3_PAE_RESERVED_BITS)
  547. return 1;
  548. if (is_paging(vcpu) &&
  549. !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
  550. return 1;
  551. }
  552. /*
  553. * We don't check reserved bits in nonpae mode, because
  554. * this isn't enforced, and VMware depends on this.
  555. */
  556. }
  557. /*
  558. * Does the new cr3 value map to physical memory? (Note, we
  559. * catch an invalid cr3 even in real-mode, because it would
  560. * cause trouble later on when we turn on paging anyway.)
  561. *
  562. * A real CPU would silently accept an invalid cr3 and would
  563. * attempt to use it - with largely undefined (and often hard
  564. * to debug) behavior on the guest side.
  565. */
  566. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  567. return 1;
  568. vcpu->arch.cr3 = cr3;
  569. vcpu->arch.mmu.new_cr3(vcpu);
  570. return 0;
  571. }
  572. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  573. int __kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  574. {
  575. if (cr8 & CR8_RESERVED_BITS)
  576. return 1;
  577. if (irqchip_in_kernel(vcpu->kvm))
  578. kvm_lapic_set_tpr(vcpu, cr8);
  579. else
  580. vcpu->arch.cr8 = cr8;
  581. return 0;
  582. }
  583. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  584. {
  585. if (__kvm_set_cr8(vcpu, cr8))
  586. kvm_inject_gp(vcpu, 0);
  587. }
  588. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  589. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  590. {
  591. if (irqchip_in_kernel(vcpu->kvm))
  592. return kvm_lapic_get_cr8(vcpu);
  593. else
  594. return vcpu->arch.cr8;
  595. }
  596. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  597. static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  598. {
  599. switch (dr) {
  600. case 0 ... 3:
  601. vcpu->arch.db[dr] = val;
  602. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  603. vcpu->arch.eff_db[dr] = val;
  604. break;
  605. case 4:
  606. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  607. return 1; /* #UD */
  608. /* fall through */
  609. case 6:
  610. if (val & 0xffffffff00000000ULL)
  611. return -1; /* #GP */
  612. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  613. break;
  614. case 5:
  615. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  616. return 1; /* #UD */
  617. /* fall through */
  618. default: /* 7 */
  619. if (val & 0xffffffff00000000ULL)
  620. return -1; /* #GP */
  621. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  622. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  623. kvm_x86_ops->set_dr7(vcpu, vcpu->arch.dr7);
  624. vcpu->arch.switch_db_regs = (val & DR7_BP_EN_MASK);
  625. }
  626. break;
  627. }
  628. return 0;
  629. }
  630. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  631. {
  632. int res;
  633. res = __kvm_set_dr(vcpu, dr, val);
  634. if (res > 0)
  635. kvm_queue_exception(vcpu, UD_VECTOR);
  636. else if (res < 0)
  637. kvm_inject_gp(vcpu, 0);
  638. return res;
  639. }
  640. EXPORT_SYMBOL_GPL(kvm_set_dr);
  641. static int _kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  642. {
  643. switch (dr) {
  644. case 0 ... 3:
  645. *val = vcpu->arch.db[dr];
  646. break;
  647. case 4:
  648. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  649. return 1;
  650. /* fall through */
  651. case 6:
  652. *val = vcpu->arch.dr6;
  653. break;
  654. case 5:
  655. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  656. return 1;
  657. /* fall through */
  658. default: /* 7 */
  659. *val = vcpu->arch.dr7;
  660. break;
  661. }
  662. return 0;
  663. }
  664. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  665. {
  666. if (_kvm_get_dr(vcpu, dr, val)) {
  667. kvm_queue_exception(vcpu, UD_VECTOR);
  668. return 1;
  669. }
  670. return 0;
  671. }
  672. EXPORT_SYMBOL_GPL(kvm_get_dr);
  673. /*
  674. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  675. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  676. *
  677. * This list is modified at module load time to reflect the
  678. * capabilities of the host cpu. This capabilities test skips MSRs that are
  679. * kvm-specific. Those are put in the beginning of the list.
  680. */
  681. #define KVM_SAVE_MSRS_BEGIN 7
  682. static u32 msrs_to_save[] = {
  683. MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  684. MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
  685. HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
  686. HV_X64_MSR_APIC_ASSIST_PAGE,
  687. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  688. MSR_STAR,
  689. #ifdef CONFIG_X86_64
  690. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  691. #endif
  692. MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  693. };
  694. static unsigned num_msrs_to_save;
  695. static u32 emulated_msrs[] = {
  696. MSR_IA32_MISC_ENABLE,
  697. MSR_IA32_MCG_STATUS,
  698. MSR_IA32_MCG_CTL,
  699. };
  700. static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
  701. {
  702. u64 old_efer = vcpu->arch.efer;
  703. if (efer & efer_reserved_bits)
  704. return 1;
  705. if (is_paging(vcpu)
  706. && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
  707. return 1;
  708. if (efer & EFER_FFXSR) {
  709. struct kvm_cpuid_entry2 *feat;
  710. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  711. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
  712. return 1;
  713. }
  714. if (efer & EFER_SVME) {
  715. struct kvm_cpuid_entry2 *feat;
  716. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  717. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
  718. return 1;
  719. }
  720. efer &= ~EFER_LMA;
  721. efer |= vcpu->arch.efer & EFER_LMA;
  722. kvm_x86_ops->set_efer(vcpu, efer);
  723. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  724. kvm_mmu_reset_context(vcpu);
  725. /* Update reserved bits */
  726. if ((efer ^ old_efer) & EFER_NX)
  727. kvm_mmu_reset_context(vcpu);
  728. return 0;
  729. }
  730. void kvm_enable_efer_bits(u64 mask)
  731. {
  732. efer_reserved_bits &= ~mask;
  733. }
  734. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  735. /*
  736. * Writes msr value into into the appropriate "register".
  737. * Returns 0 on success, non-0 otherwise.
  738. * Assumes vcpu_load() was already called.
  739. */
  740. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  741. {
  742. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  743. }
  744. /*
  745. * Adapt set_msr() to msr_io()'s calling convention
  746. */
  747. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  748. {
  749. return kvm_set_msr(vcpu, index, *data);
  750. }
  751. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  752. {
  753. int version;
  754. int r;
  755. struct pvclock_wall_clock wc;
  756. struct timespec boot;
  757. if (!wall_clock)
  758. return;
  759. r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
  760. if (r)
  761. return;
  762. if (version & 1)
  763. ++version; /* first time write, random junk */
  764. ++version;
  765. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  766. /*
  767. * The guest calculates current wall clock time by adding
  768. * system time (updated by kvm_write_guest_time below) to the
  769. * wall clock specified here. guest system time equals host
  770. * system time for us, thus we must fill in host boot time here.
  771. */
  772. getboottime(&boot);
  773. wc.sec = boot.tv_sec;
  774. wc.nsec = boot.tv_nsec;
  775. wc.version = version;
  776. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  777. version++;
  778. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  779. }
  780. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  781. {
  782. uint32_t quotient, remainder;
  783. /* Don't try to replace with do_div(), this one calculates
  784. * "(dividend << 32) / divisor" */
  785. __asm__ ( "divl %4"
  786. : "=a" (quotient), "=d" (remainder)
  787. : "0" (0), "1" (dividend), "r" (divisor) );
  788. return quotient;
  789. }
  790. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  791. {
  792. uint64_t nsecs = 1000000000LL;
  793. int32_t shift = 0;
  794. uint64_t tps64;
  795. uint32_t tps32;
  796. tps64 = tsc_khz * 1000LL;
  797. while (tps64 > nsecs*2) {
  798. tps64 >>= 1;
  799. shift--;
  800. }
  801. tps32 = (uint32_t)tps64;
  802. while (tps32 <= (uint32_t)nsecs) {
  803. tps32 <<= 1;
  804. shift++;
  805. }
  806. hv_clock->tsc_shift = shift;
  807. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  808. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  809. __func__, tsc_khz, hv_clock->tsc_shift,
  810. hv_clock->tsc_to_system_mul);
  811. }
  812. static inline u64 get_kernel_ns(void)
  813. {
  814. struct timespec ts;
  815. WARN_ON(preemptible());
  816. ktime_get_ts(&ts);
  817. monotonic_to_bootbased(&ts);
  818. return timespec_to_ns(&ts);
  819. }
  820. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  821. static inline int kvm_tsc_changes_freq(void)
  822. {
  823. int cpu = get_cpu();
  824. int ret = !boot_cpu_has(X86_FEATURE_CONSTANT_TSC) &&
  825. cpufreq_quick_get(cpu) != 0;
  826. put_cpu();
  827. return ret;
  828. }
  829. static inline u64 nsec_to_cycles(u64 nsec)
  830. {
  831. u64 ret;
  832. WARN_ON(preemptible());
  833. if (kvm_tsc_changes_freq())
  834. printk_once(KERN_WARNING
  835. "kvm: unreliable cycle conversion on adjustable rate TSC\n");
  836. ret = nsec * __get_cpu_var(cpu_tsc_khz);
  837. do_div(ret, USEC_PER_SEC);
  838. return ret;
  839. }
  840. void kvm_write_tsc(struct kvm_vcpu *vcpu, u64 data)
  841. {
  842. struct kvm *kvm = vcpu->kvm;
  843. u64 offset, ns, elapsed;
  844. unsigned long flags;
  845. s64 sdiff;
  846. spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
  847. offset = data - native_read_tsc();
  848. ns = get_kernel_ns();
  849. elapsed = ns - kvm->arch.last_tsc_nsec;
  850. sdiff = data - kvm->arch.last_tsc_write;
  851. if (sdiff < 0)
  852. sdiff = -sdiff;
  853. /*
  854. * Special case: close write to TSC within 5 seconds of
  855. * another CPU is interpreted as an attempt to synchronize
  856. * The 5 seconds is to accomodate host load / swapping as
  857. * well as any reset of TSC during the boot process.
  858. *
  859. * In that case, for a reliable TSC, we can match TSC offsets,
  860. * or make a best guest using elapsed value.
  861. */
  862. if (sdiff < nsec_to_cycles(5ULL * NSEC_PER_SEC) &&
  863. elapsed < 5ULL * NSEC_PER_SEC) {
  864. if (!check_tsc_unstable()) {
  865. offset = kvm->arch.last_tsc_offset;
  866. pr_debug("kvm: matched tsc offset for %llu\n", data);
  867. } else {
  868. u64 delta = nsec_to_cycles(elapsed);
  869. offset += delta;
  870. pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
  871. }
  872. ns = kvm->arch.last_tsc_nsec;
  873. }
  874. kvm->arch.last_tsc_nsec = ns;
  875. kvm->arch.last_tsc_write = data;
  876. kvm->arch.last_tsc_offset = offset;
  877. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  878. spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
  879. /* Reset of TSC must disable overshoot protection below */
  880. vcpu->arch.hv_clock.tsc_timestamp = 0;
  881. }
  882. EXPORT_SYMBOL_GPL(kvm_write_tsc);
  883. static int kvm_write_guest_time(struct kvm_vcpu *v)
  884. {
  885. unsigned long flags;
  886. struct kvm_vcpu_arch *vcpu = &v->arch;
  887. void *shared_kaddr;
  888. unsigned long this_tsc_khz;
  889. s64 kernel_ns, max_kernel_ns;
  890. u64 tsc_timestamp;
  891. if ((!vcpu->time_page))
  892. return 0;
  893. /* Keep irq disabled to prevent changes to the clock */
  894. local_irq_save(flags);
  895. kvm_get_msr(v, MSR_IA32_TSC, &tsc_timestamp);
  896. kernel_ns = get_kernel_ns();
  897. this_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  898. local_irq_restore(flags);
  899. if (unlikely(this_tsc_khz == 0)) {
  900. kvm_make_request(KVM_REQ_KVMCLOCK_UPDATE, v);
  901. return 1;
  902. }
  903. /*
  904. * Time as measured by the TSC may go backwards when resetting the base
  905. * tsc_timestamp. The reason for this is that the TSC resolution is
  906. * higher than the resolution of the other clock scales. Thus, many
  907. * possible measurments of the TSC correspond to one measurement of any
  908. * other clock, and so a spread of values is possible. This is not a
  909. * problem for the computation of the nanosecond clock; with TSC rates
  910. * around 1GHZ, there can only be a few cycles which correspond to one
  911. * nanosecond value, and any path through this code will inevitably
  912. * take longer than that. However, with the kernel_ns value itself,
  913. * the precision may be much lower, down to HZ granularity. If the
  914. * first sampling of TSC against kernel_ns ends in the low part of the
  915. * range, and the second in the high end of the range, we can get:
  916. *
  917. * (TSC - offset_low) * S + kns_old > (TSC - offset_high) * S + kns_new
  918. *
  919. * As the sampling errors potentially range in the thousands of cycles,
  920. * it is possible such a time value has already been observed by the
  921. * guest. To protect against this, we must compute the system time as
  922. * observed by the guest and ensure the new system time is greater.
  923. */
  924. max_kernel_ns = 0;
  925. if (vcpu->hv_clock.tsc_timestamp && vcpu->last_guest_tsc) {
  926. max_kernel_ns = vcpu->last_guest_tsc -
  927. vcpu->hv_clock.tsc_timestamp;
  928. max_kernel_ns = pvclock_scale_delta(max_kernel_ns,
  929. vcpu->hv_clock.tsc_to_system_mul,
  930. vcpu->hv_clock.tsc_shift);
  931. max_kernel_ns += vcpu->last_kernel_ns;
  932. }
  933. if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
  934. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  935. vcpu->hw_tsc_khz = this_tsc_khz;
  936. }
  937. if (max_kernel_ns > kernel_ns)
  938. kernel_ns = max_kernel_ns;
  939. /* With all the info we got, fill in the values */
  940. vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
  941. vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
  942. vcpu->last_kernel_ns = kernel_ns;
  943. vcpu->hv_clock.flags = 0;
  944. /*
  945. * The interface expects us to write an even number signaling that the
  946. * update is finished. Since the guest won't see the intermediate
  947. * state, we just increase by 2 at the end.
  948. */
  949. vcpu->hv_clock.version += 2;
  950. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  951. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  952. sizeof(vcpu->hv_clock));
  953. kunmap_atomic(shared_kaddr, KM_USER0);
  954. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  955. return 0;
  956. }
  957. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  958. {
  959. struct kvm_vcpu_arch *vcpu = &v->arch;
  960. if (!vcpu->time_page)
  961. return 0;
  962. kvm_make_request(KVM_REQ_KVMCLOCK_UPDATE, v);
  963. return 1;
  964. }
  965. static bool msr_mtrr_valid(unsigned msr)
  966. {
  967. switch (msr) {
  968. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  969. case MSR_MTRRfix64K_00000:
  970. case MSR_MTRRfix16K_80000:
  971. case MSR_MTRRfix16K_A0000:
  972. case MSR_MTRRfix4K_C0000:
  973. case MSR_MTRRfix4K_C8000:
  974. case MSR_MTRRfix4K_D0000:
  975. case MSR_MTRRfix4K_D8000:
  976. case MSR_MTRRfix4K_E0000:
  977. case MSR_MTRRfix4K_E8000:
  978. case MSR_MTRRfix4K_F0000:
  979. case MSR_MTRRfix4K_F8000:
  980. case MSR_MTRRdefType:
  981. case MSR_IA32_CR_PAT:
  982. return true;
  983. case 0x2f8:
  984. return true;
  985. }
  986. return false;
  987. }
  988. static bool valid_pat_type(unsigned t)
  989. {
  990. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  991. }
  992. static bool valid_mtrr_type(unsigned t)
  993. {
  994. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  995. }
  996. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  997. {
  998. int i;
  999. if (!msr_mtrr_valid(msr))
  1000. return false;
  1001. if (msr == MSR_IA32_CR_PAT) {
  1002. for (i = 0; i < 8; i++)
  1003. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  1004. return false;
  1005. return true;
  1006. } else if (msr == MSR_MTRRdefType) {
  1007. if (data & ~0xcff)
  1008. return false;
  1009. return valid_mtrr_type(data & 0xff);
  1010. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  1011. for (i = 0; i < 8 ; i++)
  1012. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  1013. return false;
  1014. return true;
  1015. }
  1016. /* variable MTRRs */
  1017. return valid_mtrr_type(data & 0xff);
  1018. }
  1019. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1020. {
  1021. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1022. if (!mtrr_valid(vcpu, msr, data))
  1023. return 1;
  1024. if (msr == MSR_MTRRdefType) {
  1025. vcpu->arch.mtrr_state.def_type = data;
  1026. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  1027. } else if (msr == MSR_MTRRfix64K_00000)
  1028. p[0] = data;
  1029. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1030. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  1031. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1032. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  1033. else if (msr == MSR_IA32_CR_PAT)
  1034. vcpu->arch.pat = data;
  1035. else { /* Variable MTRRs */
  1036. int idx, is_mtrr_mask;
  1037. u64 *pt;
  1038. idx = (msr - 0x200) / 2;
  1039. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1040. if (!is_mtrr_mask)
  1041. pt =
  1042. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1043. else
  1044. pt =
  1045. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1046. *pt = data;
  1047. }
  1048. kvm_mmu_reset_context(vcpu);
  1049. return 0;
  1050. }
  1051. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1052. {
  1053. u64 mcg_cap = vcpu->arch.mcg_cap;
  1054. unsigned bank_num = mcg_cap & 0xff;
  1055. switch (msr) {
  1056. case MSR_IA32_MCG_STATUS:
  1057. vcpu->arch.mcg_status = data;
  1058. break;
  1059. case MSR_IA32_MCG_CTL:
  1060. if (!(mcg_cap & MCG_CTL_P))
  1061. return 1;
  1062. if (data != 0 && data != ~(u64)0)
  1063. return -1;
  1064. vcpu->arch.mcg_ctl = data;
  1065. break;
  1066. default:
  1067. if (msr >= MSR_IA32_MC0_CTL &&
  1068. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1069. u32 offset = msr - MSR_IA32_MC0_CTL;
  1070. /* only 0 or all 1s can be written to IA32_MCi_CTL
  1071. * some Linux kernels though clear bit 10 in bank 4 to
  1072. * workaround a BIOS/GART TBL issue on AMD K8s, ignore
  1073. * this to avoid an uncatched #GP in the guest
  1074. */
  1075. if ((offset & 0x3) == 0 &&
  1076. data != 0 && (data | (1 << 10)) != ~(u64)0)
  1077. return -1;
  1078. vcpu->arch.mce_banks[offset] = data;
  1079. break;
  1080. }
  1081. return 1;
  1082. }
  1083. return 0;
  1084. }
  1085. static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
  1086. {
  1087. struct kvm *kvm = vcpu->kvm;
  1088. int lm = is_long_mode(vcpu);
  1089. u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
  1090. : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
  1091. u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
  1092. : kvm->arch.xen_hvm_config.blob_size_32;
  1093. u32 page_num = data & ~PAGE_MASK;
  1094. u64 page_addr = data & PAGE_MASK;
  1095. u8 *page;
  1096. int r;
  1097. r = -E2BIG;
  1098. if (page_num >= blob_size)
  1099. goto out;
  1100. r = -ENOMEM;
  1101. page = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1102. if (!page)
  1103. goto out;
  1104. r = -EFAULT;
  1105. if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
  1106. goto out_free;
  1107. if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
  1108. goto out_free;
  1109. r = 0;
  1110. out_free:
  1111. kfree(page);
  1112. out:
  1113. return r;
  1114. }
  1115. static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
  1116. {
  1117. return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
  1118. }
  1119. static bool kvm_hv_msr_partition_wide(u32 msr)
  1120. {
  1121. bool r = false;
  1122. switch (msr) {
  1123. case HV_X64_MSR_GUEST_OS_ID:
  1124. case HV_X64_MSR_HYPERCALL:
  1125. r = true;
  1126. break;
  1127. }
  1128. return r;
  1129. }
  1130. static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1131. {
  1132. struct kvm *kvm = vcpu->kvm;
  1133. switch (msr) {
  1134. case HV_X64_MSR_GUEST_OS_ID:
  1135. kvm->arch.hv_guest_os_id = data;
  1136. /* setting guest os id to zero disables hypercall page */
  1137. if (!kvm->arch.hv_guest_os_id)
  1138. kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
  1139. break;
  1140. case HV_X64_MSR_HYPERCALL: {
  1141. u64 gfn;
  1142. unsigned long addr;
  1143. u8 instructions[4];
  1144. /* if guest os id is not set hypercall should remain disabled */
  1145. if (!kvm->arch.hv_guest_os_id)
  1146. break;
  1147. if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
  1148. kvm->arch.hv_hypercall = data;
  1149. break;
  1150. }
  1151. gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
  1152. addr = gfn_to_hva(kvm, gfn);
  1153. if (kvm_is_error_hva(addr))
  1154. return 1;
  1155. kvm_x86_ops->patch_hypercall(vcpu, instructions);
  1156. ((unsigned char *)instructions)[3] = 0xc3; /* ret */
  1157. if (copy_to_user((void __user *)addr, instructions, 4))
  1158. return 1;
  1159. kvm->arch.hv_hypercall = data;
  1160. break;
  1161. }
  1162. default:
  1163. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1164. "data 0x%llx\n", msr, data);
  1165. return 1;
  1166. }
  1167. return 0;
  1168. }
  1169. static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1170. {
  1171. switch (msr) {
  1172. case HV_X64_MSR_APIC_ASSIST_PAGE: {
  1173. unsigned long addr;
  1174. if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
  1175. vcpu->arch.hv_vapic = data;
  1176. break;
  1177. }
  1178. addr = gfn_to_hva(vcpu->kvm, data >>
  1179. HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
  1180. if (kvm_is_error_hva(addr))
  1181. return 1;
  1182. if (clear_user((void __user *)addr, PAGE_SIZE))
  1183. return 1;
  1184. vcpu->arch.hv_vapic = data;
  1185. break;
  1186. }
  1187. case HV_X64_MSR_EOI:
  1188. return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
  1189. case HV_X64_MSR_ICR:
  1190. return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
  1191. case HV_X64_MSR_TPR:
  1192. return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
  1193. default:
  1194. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1195. "data 0x%llx\n", msr, data);
  1196. return 1;
  1197. }
  1198. return 0;
  1199. }
  1200. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1201. {
  1202. switch (msr) {
  1203. case MSR_EFER:
  1204. return set_efer(vcpu, data);
  1205. case MSR_K7_HWCR:
  1206. data &= ~(u64)0x40; /* ignore flush filter disable */
  1207. data &= ~(u64)0x100; /* ignore ignne emulation enable */
  1208. if (data != 0) {
  1209. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  1210. data);
  1211. return 1;
  1212. }
  1213. break;
  1214. case MSR_FAM10H_MMIO_CONF_BASE:
  1215. if (data != 0) {
  1216. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  1217. "0x%llx\n", data);
  1218. return 1;
  1219. }
  1220. break;
  1221. case MSR_AMD64_NB_CFG:
  1222. break;
  1223. case MSR_IA32_DEBUGCTLMSR:
  1224. if (!data) {
  1225. /* We support the non-activated case already */
  1226. break;
  1227. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  1228. /* Values other than LBR and BTF are vendor-specific,
  1229. thus reserved and should throw a #GP */
  1230. return 1;
  1231. }
  1232. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  1233. __func__, data);
  1234. break;
  1235. case MSR_IA32_UCODE_REV:
  1236. case MSR_IA32_UCODE_WRITE:
  1237. case MSR_VM_HSAVE_PA:
  1238. case MSR_AMD64_PATCH_LOADER:
  1239. break;
  1240. case 0x200 ... 0x2ff:
  1241. return set_msr_mtrr(vcpu, msr, data);
  1242. case MSR_IA32_APICBASE:
  1243. kvm_set_apic_base(vcpu, data);
  1244. break;
  1245. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1246. return kvm_x2apic_msr_write(vcpu, msr, data);
  1247. case MSR_IA32_MISC_ENABLE:
  1248. vcpu->arch.ia32_misc_enable_msr = data;
  1249. break;
  1250. case MSR_KVM_WALL_CLOCK_NEW:
  1251. case MSR_KVM_WALL_CLOCK:
  1252. vcpu->kvm->arch.wall_clock = data;
  1253. kvm_write_wall_clock(vcpu->kvm, data);
  1254. break;
  1255. case MSR_KVM_SYSTEM_TIME_NEW:
  1256. case MSR_KVM_SYSTEM_TIME: {
  1257. if (vcpu->arch.time_page) {
  1258. kvm_release_page_dirty(vcpu->arch.time_page);
  1259. vcpu->arch.time_page = NULL;
  1260. }
  1261. vcpu->arch.time = data;
  1262. /* we verify if the enable bit is set... */
  1263. if (!(data & 1))
  1264. break;
  1265. /* ...but clean it before doing the actual write */
  1266. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  1267. vcpu->arch.time_page =
  1268. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  1269. if (is_error_page(vcpu->arch.time_page)) {
  1270. kvm_release_page_clean(vcpu->arch.time_page);
  1271. vcpu->arch.time_page = NULL;
  1272. }
  1273. kvm_request_guest_time_update(vcpu);
  1274. break;
  1275. }
  1276. case MSR_IA32_MCG_CTL:
  1277. case MSR_IA32_MCG_STATUS:
  1278. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1279. return set_msr_mce(vcpu, msr, data);
  1280. /* Performance counters are not protected by a CPUID bit,
  1281. * so we should check all of them in the generic path for the sake of
  1282. * cross vendor migration.
  1283. * Writing a zero into the event select MSRs disables them,
  1284. * which we perfectly emulate ;-). Any other value should be at least
  1285. * reported, some guests depend on them.
  1286. */
  1287. case MSR_P6_EVNTSEL0:
  1288. case MSR_P6_EVNTSEL1:
  1289. case MSR_K7_EVNTSEL0:
  1290. case MSR_K7_EVNTSEL1:
  1291. case MSR_K7_EVNTSEL2:
  1292. case MSR_K7_EVNTSEL3:
  1293. if (data != 0)
  1294. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1295. "0x%x data 0x%llx\n", msr, data);
  1296. break;
  1297. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  1298. * so we ignore writes to make it happy.
  1299. */
  1300. case MSR_P6_PERFCTR0:
  1301. case MSR_P6_PERFCTR1:
  1302. case MSR_K7_PERFCTR0:
  1303. case MSR_K7_PERFCTR1:
  1304. case MSR_K7_PERFCTR2:
  1305. case MSR_K7_PERFCTR3:
  1306. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1307. "0x%x data 0x%llx\n", msr, data);
  1308. break;
  1309. case MSR_K7_CLK_CTL:
  1310. /*
  1311. * Ignore all writes to this no longer documented MSR.
  1312. * Writes are only relevant for old K7 processors,
  1313. * all pre-dating SVM, but a recommended workaround from
  1314. * AMD for these chips. It is possible to speicify the
  1315. * affected processor models on the command line, hence
  1316. * the need to ignore the workaround.
  1317. */
  1318. break;
  1319. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1320. if (kvm_hv_msr_partition_wide(msr)) {
  1321. int r;
  1322. mutex_lock(&vcpu->kvm->lock);
  1323. r = set_msr_hyperv_pw(vcpu, msr, data);
  1324. mutex_unlock(&vcpu->kvm->lock);
  1325. return r;
  1326. } else
  1327. return set_msr_hyperv(vcpu, msr, data);
  1328. break;
  1329. default:
  1330. if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
  1331. return xen_hvm_config(vcpu, data);
  1332. if (!ignore_msrs) {
  1333. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  1334. msr, data);
  1335. return 1;
  1336. } else {
  1337. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  1338. msr, data);
  1339. break;
  1340. }
  1341. }
  1342. return 0;
  1343. }
  1344. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  1345. /*
  1346. * Reads an msr value (of 'msr_index') into 'pdata'.
  1347. * Returns 0 on success, non-0 otherwise.
  1348. * Assumes vcpu_load() was already called.
  1349. */
  1350. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1351. {
  1352. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  1353. }
  1354. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1355. {
  1356. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1357. if (!msr_mtrr_valid(msr))
  1358. return 1;
  1359. if (msr == MSR_MTRRdefType)
  1360. *pdata = vcpu->arch.mtrr_state.def_type +
  1361. (vcpu->arch.mtrr_state.enabled << 10);
  1362. else if (msr == MSR_MTRRfix64K_00000)
  1363. *pdata = p[0];
  1364. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1365. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  1366. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1367. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  1368. else if (msr == MSR_IA32_CR_PAT)
  1369. *pdata = vcpu->arch.pat;
  1370. else { /* Variable MTRRs */
  1371. int idx, is_mtrr_mask;
  1372. u64 *pt;
  1373. idx = (msr - 0x200) / 2;
  1374. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1375. if (!is_mtrr_mask)
  1376. pt =
  1377. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1378. else
  1379. pt =
  1380. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1381. *pdata = *pt;
  1382. }
  1383. return 0;
  1384. }
  1385. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1386. {
  1387. u64 data;
  1388. u64 mcg_cap = vcpu->arch.mcg_cap;
  1389. unsigned bank_num = mcg_cap & 0xff;
  1390. switch (msr) {
  1391. case MSR_IA32_P5_MC_ADDR:
  1392. case MSR_IA32_P5_MC_TYPE:
  1393. data = 0;
  1394. break;
  1395. case MSR_IA32_MCG_CAP:
  1396. data = vcpu->arch.mcg_cap;
  1397. break;
  1398. case MSR_IA32_MCG_CTL:
  1399. if (!(mcg_cap & MCG_CTL_P))
  1400. return 1;
  1401. data = vcpu->arch.mcg_ctl;
  1402. break;
  1403. case MSR_IA32_MCG_STATUS:
  1404. data = vcpu->arch.mcg_status;
  1405. break;
  1406. default:
  1407. if (msr >= MSR_IA32_MC0_CTL &&
  1408. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1409. u32 offset = msr - MSR_IA32_MC0_CTL;
  1410. data = vcpu->arch.mce_banks[offset];
  1411. break;
  1412. }
  1413. return 1;
  1414. }
  1415. *pdata = data;
  1416. return 0;
  1417. }
  1418. static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1419. {
  1420. u64 data = 0;
  1421. struct kvm *kvm = vcpu->kvm;
  1422. switch (msr) {
  1423. case HV_X64_MSR_GUEST_OS_ID:
  1424. data = kvm->arch.hv_guest_os_id;
  1425. break;
  1426. case HV_X64_MSR_HYPERCALL:
  1427. data = kvm->arch.hv_hypercall;
  1428. break;
  1429. default:
  1430. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1431. return 1;
  1432. }
  1433. *pdata = data;
  1434. return 0;
  1435. }
  1436. static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1437. {
  1438. u64 data = 0;
  1439. switch (msr) {
  1440. case HV_X64_MSR_VP_INDEX: {
  1441. int r;
  1442. struct kvm_vcpu *v;
  1443. kvm_for_each_vcpu(r, v, vcpu->kvm)
  1444. if (v == vcpu)
  1445. data = r;
  1446. break;
  1447. }
  1448. case HV_X64_MSR_EOI:
  1449. return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
  1450. case HV_X64_MSR_ICR:
  1451. return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
  1452. case HV_X64_MSR_TPR:
  1453. return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
  1454. default:
  1455. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1456. return 1;
  1457. }
  1458. *pdata = data;
  1459. return 0;
  1460. }
  1461. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1462. {
  1463. u64 data;
  1464. switch (msr) {
  1465. case MSR_IA32_PLATFORM_ID:
  1466. case MSR_IA32_UCODE_REV:
  1467. case MSR_IA32_EBL_CR_POWERON:
  1468. case MSR_IA32_DEBUGCTLMSR:
  1469. case MSR_IA32_LASTBRANCHFROMIP:
  1470. case MSR_IA32_LASTBRANCHTOIP:
  1471. case MSR_IA32_LASTINTFROMIP:
  1472. case MSR_IA32_LASTINTTOIP:
  1473. case MSR_K8_SYSCFG:
  1474. case MSR_K7_HWCR:
  1475. case MSR_VM_HSAVE_PA:
  1476. case MSR_P6_PERFCTR0:
  1477. case MSR_P6_PERFCTR1:
  1478. case MSR_P6_EVNTSEL0:
  1479. case MSR_P6_EVNTSEL1:
  1480. case MSR_K7_EVNTSEL0:
  1481. case MSR_K7_PERFCTR0:
  1482. case MSR_K8_INT_PENDING_MSG:
  1483. case MSR_AMD64_NB_CFG:
  1484. case MSR_FAM10H_MMIO_CONF_BASE:
  1485. data = 0;
  1486. break;
  1487. case MSR_MTRRcap:
  1488. data = 0x500 | KVM_NR_VAR_MTRR;
  1489. break;
  1490. case 0x200 ... 0x2ff:
  1491. return get_msr_mtrr(vcpu, msr, pdata);
  1492. case 0xcd: /* fsb frequency */
  1493. data = 3;
  1494. break;
  1495. /*
  1496. * MSR_EBC_FREQUENCY_ID
  1497. * Conservative value valid for even the basic CPU models.
  1498. * Models 0,1: 000 in bits 23:21 indicating a bus speed of
  1499. * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
  1500. * and 266MHz for model 3, or 4. Set Core Clock
  1501. * Frequency to System Bus Frequency Ratio to 1 (bits
  1502. * 31:24) even though these are only valid for CPU
  1503. * models > 2, however guests may end up dividing or
  1504. * multiplying by zero otherwise.
  1505. */
  1506. case MSR_EBC_FREQUENCY_ID:
  1507. data = 1 << 24;
  1508. break;
  1509. case MSR_IA32_APICBASE:
  1510. data = kvm_get_apic_base(vcpu);
  1511. break;
  1512. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1513. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  1514. break;
  1515. case MSR_IA32_MISC_ENABLE:
  1516. data = vcpu->arch.ia32_misc_enable_msr;
  1517. break;
  1518. case MSR_IA32_PERF_STATUS:
  1519. /* TSC increment by tick */
  1520. data = 1000ULL;
  1521. /* CPU multiplier */
  1522. data |= (((uint64_t)4ULL) << 40);
  1523. break;
  1524. case MSR_EFER:
  1525. data = vcpu->arch.efer;
  1526. break;
  1527. case MSR_KVM_WALL_CLOCK:
  1528. case MSR_KVM_WALL_CLOCK_NEW:
  1529. data = vcpu->kvm->arch.wall_clock;
  1530. break;
  1531. case MSR_KVM_SYSTEM_TIME:
  1532. case MSR_KVM_SYSTEM_TIME_NEW:
  1533. data = vcpu->arch.time;
  1534. break;
  1535. case MSR_IA32_P5_MC_ADDR:
  1536. case MSR_IA32_P5_MC_TYPE:
  1537. case MSR_IA32_MCG_CAP:
  1538. case MSR_IA32_MCG_CTL:
  1539. case MSR_IA32_MCG_STATUS:
  1540. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1541. return get_msr_mce(vcpu, msr, pdata);
  1542. case MSR_K7_CLK_CTL:
  1543. /*
  1544. * Provide expected ramp-up count for K7. All other
  1545. * are set to zero, indicating minimum divisors for
  1546. * every field.
  1547. *
  1548. * This prevents guest kernels on AMD host with CPU
  1549. * type 6, model 8 and higher from exploding due to
  1550. * the rdmsr failing.
  1551. */
  1552. data = 0x20000000;
  1553. break;
  1554. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1555. if (kvm_hv_msr_partition_wide(msr)) {
  1556. int r;
  1557. mutex_lock(&vcpu->kvm->lock);
  1558. r = get_msr_hyperv_pw(vcpu, msr, pdata);
  1559. mutex_unlock(&vcpu->kvm->lock);
  1560. return r;
  1561. } else
  1562. return get_msr_hyperv(vcpu, msr, pdata);
  1563. break;
  1564. default:
  1565. if (!ignore_msrs) {
  1566. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  1567. return 1;
  1568. } else {
  1569. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  1570. data = 0;
  1571. }
  1572. break;
  1573. }
  1574. *pdata = data;
  1575. return 0;
  1576. }
  1577. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  1578. /*
  1579. * Read or write a bunch of msrs. All parameters are kernel addresses.
  1580. *
  1581. * @return number of msrs set successfully.
  1582. */
  1583. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  1584. struct kvm_msr_entry *entries,
  1585. int (*do_msr)(struct kvm_vcpu *vcpu,
  1586. unsigned index, u64 *data))
  1587. {
  1588. int i, idx;
  1589. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1590. for (i = 0; i < msrs->nmsrs; ++i)
  1591. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1592. break;
  1593. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1594. return i;
  1595. }
  1596. /*
  1597. * Read or write a bunch of msrs. Parameters are user addresses.
  1598. *
  1599. * @return number of msrs set successfully.
  1600. */
  1601. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1602. int (*do_msr)(struct kvm_vcpu *vcpu,
  1603. unsigned index, u64 *data),
  1604. int writeback)
  1605. {
  1606. struct kvm_msrs msrs;
  1607. struct kvm_msr_entry *entries;
  1608. int r, n;
  1609. unsigned size;
  1610. r = -EFAULT;
  1611. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1612. goto out;
  1613. r = -E2BIG;
  1614. if (msrs.nmsrs >= MAX_IO_MSRS)
  1615. goto out;
  1616. r = -ENOMEM;
  1617. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1618. entries = kmalloc(size, GFP_KERNEL);
  1619. if (!entries)
  1620. goto out;
  1621. r = -EFAULT;
  1622. if (copy_from_user(entries, user_msrs->entries, size))
  1623. goto out_free;
  1624. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1625. if (r < 0)
  1626. goto out_free;
  1627. r = -EFAULT;
  1628. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1629. goto out_free;
  1630. r = n;
  1631. out_free:
  1632. kfree(entries);
  1633. out:
  1634. return r;
  1635. }
  1636. int kvm_dev_ioctl_check_extension(long ext)
  1637. {
  1638. int r;
  1639. switch (ext) {
  1640. case KVM_CAP_IRQCHIP:
  1641. case KVM_CAP_HLT:
  1642. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1643. case KVM_CAP_SET_TSS_ADDR:
  1644. case KVM_CAP_EXT_CPUID:
  1645. case KVM_CAP_CLOCKSOURCE:
  1646. case KVM_CAP_PIT:
  1647. case KVM_CAP_NOP_IO_DELAY:
  1648. case KVM_CAP_MP_STATE:
  1649. case KVM_CAP_SYNC_MMU:
  1650. case KVM_CAP_REINJECT_CONTROL:
  1651. case KVM_CAP_IRQ_INJECT_STATUS:
  1652. case KVM_CAP_ASSIGN_DEV_IRQ:
  1653. case KVM_CAP_IRQFD:
  1654. case KVM_CAP_IOEVENTFD:
  1655. case KVM_CAP_PIT2:
  1656. case KVM_CAP_PIT_STATE2:
  1657. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  1658. case KVM_CAP_XEN_HVM:
  1659. case KVM_CAP_ADJUST_CLOCK:
  1660. case KVM_CAP_VCPU_EVENTS:
  1661. case KVM_CAP_HYPERV:
  1662. case KVM_CAP_HYPERV_VAPIC:
  1663. case KVM_CAP_HYPERV_SPIN:
  1664. case KVM_CAP_PCI_SEGMENT:
  1665. case KVM_CAP_DEBUGREGS:
  1666. case KVM_CAP_X86_ROBUST_SINGLESTEP:
  1667. case KVM_CAP_XSAVE:
  1668. r = 1;
  1669. break;
  1670. case KVM_CAP_COALESCED_MMIO:
  1671. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1672. break;
  1673. case KVM_CAP_VAPIC:
  1674. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1675. break;
  1676. case KVM_CAP_NR_VCPUS:
  1677. r = KVM_MAX_VCPUS;
  1678. break;
  1679. case KVM_CAP_NR_MEMSLOTS:
  1680. r = KVM_MEMORY_SLOTS;
  1681. break;
  1682. case KVM_CAP_PV_MMU: /* obsolete */
  1683. r = 0;
  1684. break;
  1685. case KVM_CAP_IOMMU:
  1686. r = iommu_found();
  1687. break;
  1688. case KVM_CAP_MCE:
  1689. r = KVM_MAX_MCE_BANKS;
  1690. break;
  1691. case KVM_CAP_XCRS:
  1692. r = cpu_has_xsave;
  1693. break;
  1694. default:
  1695. r = 0;
  1696. break;
  1697. }
  1698. return r;
  1699. }
  1700. long kvm_arch_dev_ioctl(struct file *filp,
  1701. unsigned int ioctl, unsigned long arg)
  1702. {
  1703. void __user *argp = (void __user *)arg;
  1704. long r;
  1705. switch (ioctl) {
  1706. case KVM_GET_MSR_INDEX_LIST: {
  1707. struct kvm_msr_list __user *user_msr_list = argp;
  1708. struct kvm_msr_list msr_list;
  1709. unsigned n;
  1710. r = -EFAULT;
  1711. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1712. goto out;
  1713. n = msr_list.nmsrs;
  1714. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1715. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1716. goto out;
  1717. r = -E2BIG;
  1718. if (n < msr_list.nmsrs)
  1719. goto out;
  1720. r = -EFAULT;
  1721. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1722. num_msrs_to_save * sizeof(u32)))
  1723. goto out;
  1724. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1725. &emulated_msrs,
  1726. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1727. goto out;
  1728. r = 0;
  1729. break;
  1730. }
  1731. case KVM_GET_SUPPORTED_CPUID: {
  1732. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1733. struct kvm_cpuid2 cpuid;
  1734. r = -EFAULT;
  1735. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1736. goto out;
  1737. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1738. cpuid_arg->entries);
  1739. if (r)
  1740. goto out;
  1741. r = -EFAULT;
  1742. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1743. goto out;
  1744. r = 0;
  1745. break;
  1746. }
  1747. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1748. u64 mce_cap;
  1749. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1750. r = -EFAULT;
  1751. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1752. goto out;
  1753. r = 0;
  1754. break;
  1755. }
  1756. default:
  1757. r = -EINVAL;
  1758. }
  1759. out:
  1760. return r;
  1761. }
  1762. static void wbinvd_ipi(void *garbage)
  1763. {
  1764. wbinvd();
  1765. }
  1766. static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
  1767. {
  1768. return vcpu->kvm->arch.iommu_domain &&
  1769. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY);
  1770. }
  1771. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1772. {
  1773. /* Address WBINVD may be executed by guest */
  1774. if (need_emulate_wbinvd(vcpu)) {
  1775. if (kvm_x86_ops->has_wbinvd_exit())
  1776. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  1777. else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
  1778. smp_call_function_single(vcpu->cpu,
  1779. wbinvd_ipi, NULL, 1);
  1780. }
  1781. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1782. if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
  1783. /* Make sure TSC doesn't go backwards */
  1784. s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
  1785. native_read_tsc() - vcpu->arch.last_host_tsc;
  1786. if (tsc_delta < 0)
  1787. mark_tsc_unstable("KVM discovered backwards TSC");
  1788. if (check_tsc_unstable())
  1789. kvm_x86_ops->adjust_tsc_offset(vcpu, -tsc_delta);
  1790. kvm_migrate_timers(vcpu);
  1791. vcpu->cpu = cpu;
  1792. }
  1793. }
  1794. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1795. {
  1796. kvm_x86_ops->vcpu_put(vcpu);
  1797. kvm_put_guest_fpu(vcpu);
  1798. vcpu->arch.last_host_tsc = native_read_tsc();
  1799. }
  1800. static int is_efer_nx(void)
  1801. {
  1802. unsigned long long efer = 0;
  1803. rdmsrl_safe(MSR_EFER, &efer);
  1804. return efer & EFER_NX;
  1805. }
  1806. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1807. {
  1808. int i;
  1809. struct kvm_cpuid_entry2 *e, *entry;
  1810. entry = NULL;
  1811. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1812. e = &vcpu->arch.cpuid_entries[i];
  1813. if (e->function == 0x80000001) {
  1814. entry = e;
  1815. break;
  1816. }
  1817. }
  1818. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1819. entry->edx &= ~(1 << 20);
  1820. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1821. }
  1822. }
  1823. /* when an old userspace process fills a new kernel module */
  1824. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1825. struct kvm_cpuid *cpuid,
  1826. struct kvm_cpuid_entry __user *entries)
  1827. {
  1828. int r, i;
  1829. struct kvm_cpuid_entry *cpuid_entries;
  1830. r = -E2BIG;
  1831. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1832. goto out;
  1833. r = -ENOMEM;
  1834. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1835. if (!cpuid_entries)
  1836. goto out;
  1837. r = -EFAULT;
  1838. if (copy_from_user(cpuid_entries, entries,
  1839. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1840. goto out_free;
  1841. for (i = 0; i < cpuid->nent; i++) {
  1842. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1843. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1844. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1845. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1846. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1847. vcpu->arch.cpuid_entries[i].index = 0;
  1848. vcpu->arch.cpuid_entries[i].flags = 0;
  1849. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1850. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1851. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1852. }
  1853. vcpu->arch.cpuid_nent = cpuid->nent;
  1854. cpuid_fix_nx_cap(vcpu);
  1855. r = 0;
  1856. kvm_apic_set_version(vcpu);
  1857. kvm_x86_ops->cpuid_update(vcpu);
  1858. update_cpuid(vcpu);
  1859. out_free:
  1860. vfree(cpuid_entries);
  1861. out:
  1862. return r;
  1863. }
  1864. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1865. struct kvm_cpuid2 *cpuid,
  1866. struct kvm_cpuid_entry2 __user *entries)
  1867. {
  1868. int r;
  1869. r = -E2BIG;
  1870. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1871. goto out;
  1872. r = -EFAULT;
  1873. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1874. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1875. goto out;
  1876. vcpu->arch.cpuid_nent = cpuid->nent;
  1877. kvm_apic_set_version(vcpu);
  1878. kvm_x86_ops->cpuid_update(vcpu);
  1879. update_cpuid(vcpu);
  1880. return 0;
  1881. out:
  1882. return r;
  1883. }
  1884. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1885. struct kvm_cpuid2 *cpuid,
  1886. struct kvm_cpuid_entry2 __user *entries)
  1887. {
  1888. int r;
  1889. r = -E2BIG;
  1890. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1891. goto out;
  1892. r = -EFAULT;
  1893. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1894. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1895. goto out;
  1896. return 0;
  1897. out:
  1898. cpuid->nent = vcpu->arch.cpuid_nent;
  1899. return r;
  1900. }
  1901. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1902. u32 index)
  1903. {
  1904. entry->function = function;
  1905. entry->index = index;
  1906. cpuid_count(entry->function, entry->index,
  1907. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1908. entry->flags = 0;
  1909. }
  1910. #define F(x) bit(X86_FEATURE_##x)
  1911. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1912. u32 index, int *nent, int maxnent)
  1913. {
  1914. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1915. #ifdef CONFIG_X86_64
  1916. unsigned f_gbpages = (kvm_x86_ops->get_lpage_level() == PT_PDPE_LEVEL)
  1917. ? F(GBPAGES) : 0;
  1918. unsigned f_lm = F(LM);
  1919. #else
  1920. unsigned f_gbpages = 0;
  1921. unsigned f_lm = 0;
  1922. #endif
  1923. unsigned f_rdtscp = kvm_x86_ops->rdtscp_supported() ? F(RDTSCP) : 0;
  1924. /* cpuid 1.edx */
  1925. const u32 kvm_supported_word0_x86_features =
  1926. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1927. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1928. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1929. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1930. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1931. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1932. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1933. 0 /* HTT, TM, Reserved, PBE */;
  1934. /* cpuid 0x80000001.edx */
  1935. const u32 kvm_supported_word1_x86_features =
  1936. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1937. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1938. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1939. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1940. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1941. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1942. F(FXSR) | F(FXSR_OPT) | f_gbpages | f_rdtscp |
  1943. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1944. /* cpuid 1.ecx */
  1945. const u32 kvm_supported_word4_x86_features =
  1946. F(XMM3) | F(PCLMULQDQ) | 0 /* DTES64, MONITOR */ |
  1947. 0 /* DS-CPL, VMX, SMX, EST */ |
  1948. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1949. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1950. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1951. F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
  1952. 0 /* Reserved, AES */ | F(XSAVE) | 0 /* OSXSAVE */ | F(AVX);
  1953. /* cpuid 0x80000001.ecx */
  1954. const u32 kvm_supported_word6_x86_features =
  1955. F(LAHF_LM) | F(CMP_LEGACY) | 0 /*SVM*/ | 0 /* ExtApicSpace */ |
  1956. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1957. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1958. 0 /* SKINIT */ | 0 /* WDT */;
  1959. /* all calls to cpuid_count() should be made on the same cpu */
  1960. get_cpu();
  1961. do_cpuid_1_ent(entry, function, index);
  1962. ++*nent;
  1963. switch (function) {
  1964. case 0:
  1965. entry->eax = min(entry->eax, (u32)0xd);
  1966. break;
  1967. case 1:
  1968. entry->edx &= kvm_supported_word0_x86_features;
  1969. entry->ecx &= kvm_supported_word4_x86_features;
  1970. /* we support x2apic emulation even if host does not support
  1971. * it since we emulate x2apic in software */
  1972. entry->ecx |= F(X2APIC);
  1973. break;
  1974. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1975. * may return different values. This forces us to get_cpu() before
  1976. * issuing the first command, and also to emulate this annoying behavior
  1977. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1978. case 2: {
  1979. int t, times = entry->eax & 0xff;
  1980. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1981. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1982. for (t = 1; t < times && *nent < maxnent; ++t) {
  1983. do_cpuid_1_ent(&entry[t], function, 0);
  1984. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1985. ++*nent;
  1986. }
  1987. break;
  1988. }
  1989. /* function 4 and 0xb have additional index. */
  1990. case 4: {
  1991. int i, cache_type;
  1992. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1993. /* read more entries until cache_type is zero */
  1994. for (i = 1; *nent < maxnent; ++i) {
  1995. cache_type = entry[i - 1].eax & 0x1f;
  1996. if (!cache_type)
  1997. break;
  1998. do_cpuid_1_ent(&entry[i], function, i);
  1999. entry[i].flags |=
  2000. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2001. ++*nent;
  2002. }
  2003. break;
  2004. }
  2005. case 0xb: {
  2006. int i, level_type;
  2007. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2008. /* read more entries until level_type is zero */
  2009. for (i = 1; *nent < maxnent; ++i) {
  2010. level_type = entry[i - 1].ecx & 0xff00;
  2011. if (!level_type)
  2012. break;
  2013. do_cpuid_1_ent(&entry[i], function, i);
  2014. entry[i].flags |=
  2015. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2016. ++*nent;
  2017. }
  2018. break;
  2019. }
  2020. case 0xd: {
  2021. int i;
  2022. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2023. for (i = 1; *nent < maxnent; ++i) {
  2024. if (entry[i - 1].eax == 0 && i != 2)
  2025. break;
  2026. do_cpuid_1_ent(&entry[i], function, i);
  2027. entry[i].flags |=
  2028. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2029. ++*nent;
  2030. }
  2031. break;
  2032. }
  2033. case KVM_CPUID_SIGNATURE: {
  2034. char signature[12] = "KVMKVMKVM\0\0";
  2035. u32 *sigptr = (u32 *)signature;
  2036. entry->eax = 0;
  2037. entry->ebx = sigptr[0];
  2038. entry->ecx = sigptr[1];
  2039. entry->edx = sigptr[2];
  2040. break;
  2041. }
  2042. case KVM_CPUID_FEATURES:
  2043. entry->eax = (1 << KVM_FEATURE_CLOCKSOURCE) |
  2044. (1 << KVM_FEATURE_NOP_IO_DELAY) |
  2045. (1 << KVM_FEATURE_CLOCKSOURCE2) |
  2046. (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT);
  2047. entry->ebx = 0;
  2048. entry->ecx = 0;
  2049. entry->edx = 0;
  2050. break;
  2051. case 0x80000000:
  2052. entry->eax = min(entry->eax, 0x8000001a);
  2053. break;
  2054. case 0x80000001:
  2055. entry->edx &= kvm_supported_word1_x86_features;
  2056. entry->ecx &= kvm_supported_word6_x86_features;
  2057. break;
  2058. }
  2059. kvm_x86_ops->set_supported_cpuid(function, entry);
  2060. put_cpu();
  2061. }
  2062. #undef F
  2063. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  2064. struct kvm_cpuid_entry2 __user *entries)
  2065. {
  2066. struct kvm_cpuid_entry2 *cpuid_entries;
  2067. int limit, nent = 0, r = -E2BIG;
  2068. u32 func;
  2069. if (cpuid->nent < 1)
  2070. goto out;
  2071. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  2072. cpuid->nent = KVM_MAX_CPUID_ENTRIES;
  2073. r = -ENOMEM;
  2074. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  2075. if (!cpuid_entries)
  2076. goto out;
  2077. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  2078. limit = cpuid_entries[0].eax;
  2079. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  2080. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  2081. &nent, cpuid->nent);
  2082. r = -E2BIG;
  2083. if (nent >= cpuid->nent)
  2084. goto out_free;
  2085. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  2086. limit = cpuid_entries[nent - 1].eax;
  2087. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  2088. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  2089. &nent, cpuid->nent);
  2090. r = -E2BIG;
  2091. if (nent >= cpuid->nent)
  2092. goto out_free;
  2093. do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_SIGNATURE, 0, &nent,
  2094. cpuid->nent);
  2095. r = -E2BIG;
  2096. if (nent >= cpuid->nent)
  2097. goto out_free;
  2098. do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_FEATURES, 0, &nent,
  2099. cpuid->nent);
  2100. r = -E2BIG;
  2101. if (nent >= cpuid->nent)
  2102. goto out_free;
  2103. r = -EFAULT;
  2104. if (copy_to_user(entries, cpuid_entries,
  2105. nent * sizeof(struct kvm_cpuid_entry2)))
  2106. goto out_free;
  2107. cpuid->nent = nent;
  2108. r = 0;
  2109. out_free:
  2110. vfree(cpuid_entries);
  2111. out:
  2112. return r;
  2113. }
  2114. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  2115. struct kvm_lapic_state *s)
  2116. {
  2117. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  2118. return 0;
  2119. }
  2120. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  2121. struct kvm_lapic_state *s)
  2122. {
  2123. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  2124. kvm_apic_post_state_restore(vcpu);
  2125. update_cr8_intercept(vcpu);
  2126. return 0;
  2127. }
  2128. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  2129. struct kvm_interrupt *irq)
  2130. {
  2131. if (irq->irq < 0 || irq->irq >= 256)
  2132. return -EINVAL;
  2133. if (irqchip_in_kernel(vcpu->kvm))
  2134. return -ENXIO;
  2135. kvm_queue_interrupt(vcpu, irq->irq, false);
  2136. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2137. return 0;
  2138. }
  2139. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  2140. {
  2141. kvm_inject_nmi(vcpu);
  2142. return 0;
  2143. }
  2144. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  2145. struct kvm_tpr_access_ctl *tac)
  2146. {
  2147. if (tac->flags)
  2148. return -EINVAL;
  2149. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  2150. return 0;
  2151. }
  2152. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  2153. u64 mcg_cap)
  2154. {
  2155. int r;
  2156. unsigned bank_num = mcg_cap & 0xff, bank;
  2157. r = -EINVAL;
  2158. if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
  2159. goto out;
  2160. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  2161. goto out;
  2162. r = 0;
  2163. vcpu->arch.mcg_cap = mcg_cap;
  2164. /* Init IA32_MCG_CTL to all 1s */
  2165. if (mcg_cap & MCG_CTL_P)
  2166. vcpu->arch.mcg_ctl = ~(u64)0;
  2167. /* Init IA32_MCi_CTL to all 1s */
  2168. for (bank = 0; bank < bank_num; bank++)
  2169. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  2170. out:
  2171. return r;
  2172. }
  2173. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  2174. struct kvm_x86_mce *mce)
  2175. {
  2176. u64 mcg_cap = vcpu->arch.mcg_cap;
  2177. unsigned bank_num = mcg_cap & 0xff;
  2178. u64 *banks = vcpu->arch.mce_banks;
  2179. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  2180. return -EINVAL;
  2181. /*
  2182. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  2183. * reporting is disabled
  2184. */
  2185. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  2186. vcpu->arch.mcg_ctl != ~(u64)0)
  2187. return 0;
  2188. banks += 4 * mce->bank;
  2189. /*
  2190. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  2191. * reporting is disabled for the bank
  2192. */
  2193. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  2194. return 0;
  2195. if (mce->status & MCI_STATUS_UC) {
  2196. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  2197. !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
  2198. printk(KERN_DEBUG "kvm: set_mce: "
  2199. "injects mce exception while "
  2200. "previous one is in progress!\n");
  2201. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2202. return 0;
  2203. }
  2204. if (banks[1] & MCI_STATUS_VAL)
  2205. mce->status |= MCI_STATUS_OVER;
  2206. banks[2] = mce->addr;
  2207. banks[3] = mce->misc;
  2208. vcpu->arch.mcg_status = mce->mcg_status;
  2209. banks[1] = mce->status;
  2210. kvm_queue_exception(vcpu, MC_VECTOR);
  2211. } else if (!(banks[1] & MCI_STATUS_VAL)
  2212. || !(banks[1] & MCI_STATUS_UC)) {
  2213. if (banks[1] & MCI_STATUS_VAL)
  2214. mce->status |= MCI_STATUS_OVER;
  2215. banks[2] = mce->addr;
  2216. banks[3] = mce->misc;
  2217. banks[1] = mce->status;
  2218. } else
  2219. banks[1] |= MCI_STATUS_OVER;
  2220. return 0;
  2221. }
  2222. static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
  2223. struct kvm_vcpu_events *events)
  2224. {
  2225. events->exception.injected =
  2226. vcpu->arch.exception.pending &&
  2227. !kvm_exception_is_soft(vcpu->arch.exception.nr);
  2228. events->exception.nr = vcpu->arch.exception.nr;
  2229. events->exception.has_error_code = vcpu->arch.exception.has_error_code;
  2230. events->exception.error_code = vcpu->arch.exception.error_code;
  2231. events->interrupt.injected =
  2232. vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
  2233. events->interrupt.nr = vcpu->arch.interrupt.nr;
  2234. events->interrupt.soft = 0;
  2235. events->interrupt.shadow =
  2236. kvm_x86_ops->get_interrupt_shadow(vcpu,
  2237. KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
  2238. events->nmi.injected = vcpu->arch.nmi_injected;
  2239. events->nmi.pending = vcpu->arch.nmi_pending;
  2240. events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
  2241. events->sipi_vector = vcpu->arch.sipi_vector;
  2242. events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
  2243. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2244. | KVM_VCPUEVENT_VALID_SHADOW);
  2245. }
  2246. static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
  2247. struct kvm_vcpu_events *events)
  2248. {
  2249. if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
  2250. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2251. | KVM_VCPUEVENT_VALID_SHADOW))
  2252. return -EINVAL;
  2253. vcpu->arch.exception.pending = events->exception.injected;
  2254. vcpu->arch.exception.nr = events->exception.nr;
  2255. vcpu->arch.exception.has_error_code = events->exception.has_error_code;
  2256. vcpu->arch.exception.error_code = events->exception.error_code;
  2257. vcpu->arch.interrupt.pending = events->interrupt.injected;
  2258. vcpu->arch.interrupt.nr = events->interrupt.nr;
  2259. vcpu->arch.interrupt.soft = events->interrupt.soft;
  2260. if (vcpu->arch.interrupt.pending && irqchip_in_kernel(vcpu->kvm))
  2261. kvm_pic_clear_isr_ack(vcpu->kvm);
  2262. if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
  2263. kvm_x86_ops->set_interrupt_shadow(vcpu,
  2264. events->interrupt.shadow);
  2265. vcpu->arch.nmi_injected = events->nmi.injected;
  2266. if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
  2267. vcpu->arch.nmi_pending = events->nmi.pending;
  2268. kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
  2269. if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
  2270. vcpu->arch.sipi_vector = events->sipi_vector;
  2271. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2272. return 0;
  2273. }
  2274. static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
  2275. struct kvm_debugregs *dbgregs)
  2276. {
  2277. memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
  2278. dbgregs->dr6 = vcpu->arch.dr6;
  2279. dbgregs->dr7 = vcpu->arch.dr7;
  2280. dbgregs->flags = 0;
  2281. }
  2282. static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
  2283. struct kvm_debugregs *dbgregs)
  2284. {
  2285. if (dbgregs->flags)
  2286. return -EINVAL;
  2287. memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
  2288. vcpu->arch.dr6 = dbgregs->dr6;
  2289. vcpu->arch.dr7 = dbgregs->dr7;
  2290. return 0;
  2291. }
  2292. static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
  2293. struct kvm_xsave *guest_xsave)
  2294. {
  2295. if (cpu_has_xsave)
  2296. memcpy(guest_xsave->region,
  2297. &vcpu->arch.guest_fpu.state->xsave,
  2298. xstate_size);
  2299. else {
  2300. memcpy(guest_xsave->region,
  2301. &vcpu->arch.guest_fpu.state->fxsave,
  2302. sizeof(struct i387_fxsave_struct));
  2303. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
  2304. XSTATE_FPSSE;
  2305. }
  2306. }
  2307. static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
  2308. struct kvm_xsave *guest_xsave)
  2309. {
  2310. u64 xstate_bv =
  2311. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
  2312. if (cpu_has_xsave)
  2313. memcpy(&vcpu->arch.guest_fpu.state->xsave,
  2314. guest_xsave->region, xstate_size);
  2315. else {
  2316. if (xstate_bv & ~XSTATE_FPSSE)
  2317. return -EINVAL;
  2318. memcpy(&vcpu->arch.guest_fpu.state->fxsave,
  2319. guest_xsave->region, sizeof(struct i387_fxsave_struct));
  2320. }
  2321. return 0;
  2322. }
  2323. static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
  2324. struct kvm_xcrs *guest_xcrs)
  2325. {
  2326. if (!cpu_has_xsave) {
  2327. guest_xcrs->nr_xcrs = 0;
  2328. return;
  2329. }
  2330. guest_xcrs->nr_xcrs = 1;
  2331. guest_xcrs->flags = 0;
  2332. guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
  2333. guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
  2334. }
  2335. static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
  2336. struct kvm_xcrs *guest_xcrs)
  2337. {
  2338. int i, r = 0;
  2339. if (!cpu_has_xsave)
  2340. return -EINVAL;
  2341. if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
  2342. return -EINVAL;
  2343. for (i = 0; i < guest_xcrs->nr_xcrs; i++)
  2344. /* Only support XCR0 currently */
  2345. if (guest_xcrs->xcrs[0].xcr == XCR_XFEATURE_ENABLED_MASK) {
  2346. r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
  2347. guest_xcrs->xcrs[0].value);
  2348. break;
  2349. }
  2350. if (r)
  2351. r = -EINVAL;
  2352. return r;
  2353. }
  2354. long kvm_arch_vcpu_ioctl(struct file *filp,
  2355. unsigned int ioctl, unsigned long arg)
  2356. {
  2357. struct kvm_vcpu *vcpu = filp->private_data;
  2358. void __user *argp = (void __user *)arg;
  2359. int r;
  2360. union {
  2361. struct kvm_lapic_state *lapic;
  2362. struct kvm_xsave *xsave;
  2363. struct kvm_xcrs *xcrs;
  2364. void *buffer;
  2365. } u;
  2366. u.buffer = NULL;
  2367. switch (ioctl) {
  2368. case KVM_GET_LAPIC: {
  2369. r = -EINVAL;
  2370. if (!vcpu->arch.apic)
  2371. goto out;
  2372. u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2373. r = -ENOMEM;
  2374. if (!u.lapic)
  2375. goto out;
  2376. r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
  2377. if (r)
  2378. goto out;
  2379. r = -EFAULT;
  2380. if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
  2381. goto out;
  2382. r = 0;
  2383. break;
  2384. }
  2385. case KVM_SET_LAPIC: {
  2386. r = -EINVAL;
  2387. if (!vcpu->arch.apic)
  2388. goto out;
  2389. u.lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2390. r = -ENOMEM;
  2391. if (!u.lapic)
  2392. goto out;
  2393. r = -EFAULT;
  2394. if (copy_from_user(u.lapic, argp, sizeof(struct kvm_lapic_state)))
  2395. goto out;
  2396. r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
  2397. if (r)
  2398. goto out;
  2399. r = 0;
  2400. break;
  2401. }
  2402. case KVM_INTERRUPT: {
  2403. struct kvm_interrupt irq;
  2404. r = -EFAULT;
  2405. if (copy_from_user(&irq, argp, sizeof irq))
  2406. goto out;
  2407. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  2408. if (r)
  2409. goto out;
  2410. r = 0;
  2411. break;
  2412. }
  2413. case KVM_NMI: {
  2414. r = kvm_vcpu_ioctl_nmi(vcpu);
  2415. if (r)
  2416. goto out;
  2417. r = 0;
  2418. break;
  2419. }
  2420. case KVM_SET_CPUID: {
  2421. struct kvm_cpuid __user *cpuid_arg = argp;
  2422. struct kvm_cpuid cpuid;
  2423. r = -EFAULT;
  2424. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2425. goto out;
  2426. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  2427. if (r)
  2428. goto out;
  2429. break;
  2430. }
  2431. case KVM_SET_CPUID2: {
  2432. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2433. struct kvm_cpuid2 cpuid;
  2434. r = -EFAULT;
  2435. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2436. goto out;
  2437. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  2438. cpuid_arg->entries);
  2439. if (r)
  2440. goto out;
  2441. break;
  2442. }
  2443. case KVM_GET_CPUID2: {
  2444. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2445. struct kvm_cpuid2 cpuid;
  2446. r = -EFAULT;
  2447. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2448. goto out;
  2449. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  2450. cpuid_arg->entries);
  2451. if (r)
  2452. goto out;
  2453. r = -EFAULT;
  2454. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  2455. goto out;
  2456. r = 0;
  2457. break;
  2458. }
  2459. case KVM_GET_MSRS:
  2460. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  2461. break;
  2462. case KVM_SET_MSRS:
  2463. r = msr_io(vcpu, argp, do_set_msr, 0);
  2464. break;
  2465. case KVM_TPR_ACCESS_REPORTING: {
  2466. struct kvm_tpr_access_ctl tac;
  2467. r = -EFAULT;
  2468. if (copy_from_user(&tac, argp, sizeof tac))
  2469. goto out;
  2470. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  2471. if (r)
  2472. goto out;
  2473. r = -EFAULT;
  2474. if (copy_to_user(argp, &tac, sizeof tac))
  2475. goto out;
  2476. r = 0;
  2477. break;
  2478. };
  2479. case KVM_SET_VAPIC_ADDR: {
  2480. struct kvm_vapic_addr va;
  2481. r = -EINVAL;
  2482. if (!irqchip_in_kernel(vcpu->kvm))
  2483. goto out;
  2484. r = -EFAULT;
  2485. if (copy_from_user(&va, argp, sizeof va))
  2486. goto out;
  2487. r = 0;
  2488. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  2489. break;
  2490. }
  2491. case KVM_X86_SETUP_MCE: {
  2492. u64 mcg_cap;
  2493. r = -EFAULT;
  2494. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  2495. goto out;
  2496. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  2497. break;
  2498. }
  2499. case KVM_X86_SET_MCE: {
  2500. struct kvm_x86_mce mce;
  2501. r = -EFAULT;
  2502. if (copy_from_user(&mce, argp, sizeof mce))
  2503. goto out;
  2504. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  2505. break;
  2506. }
  2507. case KVM_GET_VCPU_EVENTS: {
  2508. struct kvm_vcpu_events events;
  2509. kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
  2510. r = -EFAULT;
  2511. if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
  2512. break;
  2513. r = 0;
  2514. break;
  2515. }
  2516. case KVM_SET_VCPU_EVENTS: {
  2517. struct kvm_vcpu_events events;
  2518. r = -EFAULT;
  2519. if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
  2520. break;
  2521. r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
  2522. break;
  2523. }
  2524. case KVM_GET_DEBUGREGS: {
  2525. struct kvm_debugregs dbgregs;
  2526. kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
  2527. r = -EFAULT;
  2528. if (copy_to_user(argp, &dbgregs,
  2529. sizeof(struct kvm_debugregs)))
  2530. break;
  2531. r = 0;
  2532. break;
  2533. }
  2534. case KVM_SET_DEBUGREGS: {
  2535. struct kvm_debugregs dbgregs;
  2536. r = -EFAULT;
  2537. if (copy_from_user(&dbgregs, argp,
  2538. sizeof(struct kvm_debugregs)))
  2539. break;
  2540. r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
  2541. break;
  2542. }
  2543. case KVM_GET_XSAVE: {
  2544. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2545. r = -ENOMEM;
  2546. if (!u.xsave)
  2547. break;
  2548. kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
  2549. r = -EFAULT;
  2550. if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
  2551. break;
  2552. r = 0;
  2553. break;
  2554. }
  2555. case KVM_SET_XSAVE: {
  2556. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2557. r = -ENOMEM;
  2558. if (!u.xsave)
  2559. break;
  2560. r = -EFAULT;
  2561. if (copy_from_user(u.xsave, argp, sizeof(struct kvm_xsave)))
  2562. break;
  2563. r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
  2564. break;
  2565. }
  2566. case KVM_GET_XCRS: {
  2567. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2568. r = -ENOMEM;
  2569. if (!u.xcrs)
  2570. break;
  2571. kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
  2572. r = -EFAULT;
  2573. if (copy_to_user(argp, u.xcrs,
  2574. sizeof(struct kvm_xcrs)))
  2575. break;
  2576. r = 0;
  2577. break;
  2578. }
  2579. case KVM_SET_XCRS: {
  2580. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2581. r = -ENOMEM;
  2582. if (!u.xcrs)
  2583. break;
  2584. r = -EFAULT;
  2585. if (copy_from_user(u.xcrs, argp,
  2586. sizeof(struct kvm_xcrs)))
  2587. break;
  2588. r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
  2589. break;
  2590. }
  2591. default:
  2592. r = -EINVAL;
  2593. }
  2594. out:
  2595. kfree(u.buffer);
  2596. return r;
  2597. }
  2598. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  2599. {
  2600. int ret;
  2601. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  2602. return -1;
  2603. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  2604. return ret;
  2605. }
  2606. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  2607. u64 ident_addr)
  2608. {
  2609. kvm->arch.ept_identity_map_addr = ident_addr;
  2610. return 0;
  2611. }
  2612. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  2613. u32 kvm_nr_mmu_pages)
  2614. {
  2615. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  2616. return -EINVAL;
  2617. mutex_lock(&kvm->slots_lock);
  2618. spin_lock(&kvm->mmu_lock);
  2619. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  2620. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  2621. spin_unlock(&kvm->mmu_lock);
  2622. mutex_unlock(&kvm->slots_lock);
  2623. return 0;
  2624. }
  2625. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  2626. {
  2627. return kvm->arch.n_max_mmu_pages;
  2628. }
  2629. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2630. {
  2631. int r;
  2632. r = 0;
  2633. switch (chip->chip_id) {
  2634. case KVM_IRQCHIP_PIC_MASTER:
  2635. memcpy(&chip->chip.pic,
  2636. &pic_irqchip(kvm)->pics[0],
  2637. sizeof(struct kvm_pic_state));
  2638. break;
  2639. case KVM_IRQCHIP_PIC_SLAVE:
  2640. memcpy(&chip->chip.pic,
  2641. &pic_irqchip(kvm)->pics[1],
  2642. sizeof(struct kvm_pic_state));
  2643. break;
  2644. case KVM_IRQCHIP_IOAPIC:
  2645. r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
  2646. break;
  2647. default:
  2648. r = -EINVAL;
  2649. break;
  2650. }
  2651. return r;
  2652. }
  2653. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2654. {
  2655. int r;
  2656. r = 0;
  2657. switch (chip->chip_id) {
  2658. case KVM_IRQCHIP_PIC_MASTER:
  2659. raw_spin_lock(&pic_irqchip(kvm)->lock);
  2660. memcpy(&pic_irqchip(kvm)->pics[0],
  2661. &chip->chip.pic,
  2662. sizeof(struct kvm_pic_state));
  2663. raw_spin_unlock(&pic_irqchip(kvm)->lock);
  2664. break;
  2665. case KVM_IRQCHIP_PIC_SLAVE:
  2666. raw_spin_lock(&pic_irqchip(kvm)->lock);
  2667. memcpy(&pic_irqchip(kvm)->pics[1],
  2668. &chip->chip.pic,
  2669. sizeof(struct kvm_pic_state));
  2670. raw_spin_unlock(&pic_irqchip(kvm)->lock);
  2671. break;
  2672. case KVM_IRQCHIP_IOAPIC:
  2673. r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
  2674. break;
  2675. default:
  2676. r = -EINVAL;
  2677. break;
  2678. }
  2679. kvm_pic_update_irq(pic_irqchip(kvm));
  2680. return r;
  2681. }
  2682. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2683. {
  2684. int r = 0;
  2685. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2686. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  2687. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2688. return r;
  2689. }
  2690. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2691. {
  2692. int r = 0;
  2693. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2694. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  2695. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  2696. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2697. return r;
  2698. }
  2699. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2700. {
  2701. int r = 0;
  2702. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2703. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  2704. sizeof(ps->channels));
  2705. ps->flags = kvm->arch.vpit->pit_state.flags;
  2706. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2707. return r;
  2708. }
  2709. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2710. {
  2711. int r = 0, start = 0;
  2712. u32 prev_legacy, cur_legacy;
  2713. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2714. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2715. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2716. if (!prev_legacy && cur_legacy)
  2717. start = 1;
  2718. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  2719. sizeof(kvm->arch.vpit->pit_state.channels));
  2720. kvm->arch.vpit->pit_state.flags = ps->flags;
  2721. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  2722. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2723. return r;
  2724. }
  2725. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  2726. struct kvm_reinject_control *control)
  2727. {
  2728. if (!kvm->arch.vpit)
  2729. return -ENXIO;
  2730. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2731. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  2732. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2733. return 0;
  2734. }
  2735. /*
  2736. * Get (and clear) the dirty memory log for a memory slot.
  2737. */
  2738. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  2739. struct kvm_dirty_log *log)
  2740. {
  2741. int r, i;
  2742. struct kvm_memory_slot *memslot;
  2743. unsigned long n;
  2744. unsigned long is_dirty = 0;
  2745. mutex_lock(&kvm->slots_lock);
  2746. r = -EINVAL;
  2747. if (log->slot >= KVM_MEMORY_SLOTS)
  2748. goto out;
  2749. memslot = &kvm->memslots->memslots[log->slot];
  2750. r = -ENOENT;
  2751. if (!memslot->dirty_bitmap)
  2752. goto out;
  2753. n = kvm_dirty_bitmap_bytes(memslot);
  2754. for (i = 0; !is_dirty && i < n/sizeof(long); i++)
  2755. is_dirty = memslot->dirty_bitmap[i];
  2756. /* If nothing is dirty, don't bother messing with page tables. */
  2757. if (is_dirty) {
  2758. struct kvm_memslots *slots, *old_slots;
  2759. unsigned long *dirty_bitmap;
  2760. spin_lock(&kvm->mmu_lock);
  2761. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  2762. spin_unlock(&kvm->mmu_lock);
  2763. r = -ENOMEM;
  2764. dirty_bitmap = vmalloc(n);
  2765. if (!dirty_bitmap)
  2766. goto out;
  2767. memset(dirty_bitmap, 0, n);
  2768. r = -ENOMEM;
  2769. slots = kzalloc(sizeof(struct kvm_memslots), GFP_KERNEL);
  2770. if (!slots) {
  2771. vfree(dirty_bitmap);
  2772. goto out;
  2773. }
  2774. memcpy(slots, kvm->memslots, sizeof(struct kvm_memslots));
  2775. slots->memslots[log->slot].dirty_bitmap = dirty_bitmap;
  2776. old_slots = kvm->memslots;
  2777. rcu_assign_pointer(kvm->memslots, slots);
  2778. synchronize_srcu_expedited(&kvm->srcu);
  2779. dirty_bitmap = old_slots->memslots[log->slot].dirty_bitmap;
  2780. kfree(old_slots);
  2781. r = -EFAULT;
  2782. if (copy_to_user(log->dirty_bitmap, dirty_bitmap, n)) {
  2783. vfree(dirty_bitmap);
  2784. goto out;
  2785. }
  2786. vfree(dirty_bitmap);
  2787. } else {
  2788. r = -EFAULT;
  2789. if (clear_user(log->dirty_bitmap, n))
  2790. goto out;
  2791. }
  2792. r = 0;
  2793. out:
  2794. mutex_unlock(&kvm->slots_lock);
  2795. return r;
  2796. }
  2797. long kvm_arch_vm_ioctl(struct file *filp,
  2798. unsigned int ioctl, unsigned long arg)
  2799. {
  2800. struct kvm *kvm = filp->private_data;
  2801. void __user *argp = (void __user *)arg;
  2802. int r = -ENOTTY;
  2803. /*
  2804. * This union makes it completely explicit to gcc-3.x
  2805. * that these two variables' stack usage should be
  2806. * combined, not added together.
  2807. */
  2808. union {
  2809. struct kvm_pit_state ps;
  2810. struct kvm_pit_state2 ps2;
  2811. struct kvm_pit_config pit_config;
  2812. } u;
  2813. switch (ioctl) {
  2814. case KVM_SET_TSS_ADDR:
  2815. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  2816. if (r < 0)
  2817. goto out;
  2818. break;
  2819. case KVM_SET_IDENTITY_MAP_ADDR: {
  2820. u64 ident_addr;
  2821. r = -EFAULT;
  2822. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  2823. goto out;
  2824. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  2825. if (r < 0)
  2826. goto out;
  2827. break;
  2828. }
  2829. case KVM_SET_NR_MMU_PAGES:
  2830. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  2831. if (r)
  2832. goto out;
  2833. break;
  2834. case KVM_GET_NR_MMU_PAGES:
  2835. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  2836. break;
  2837. case KVM_CREATE_IRQCHIP: {
  2838. struct kvm_pic *vpic;
  2839. mutex_lock(&kvm->lock);
  2840. r = -EEXIST;
  2841. if (kvm->arch.vpic)
  2842. goto create_irqchip_unlock;
  2843. r = -ENOMEM;
  2844. vpic = kvm_create_pic(kvm);
  2845. if (vpic) {
  2846. r = kvm_ioapic_init(kvm);
  2847. if (r) {
  2848. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  2849. &vpic->dev);
  2850. kfree(vpic);
  2851. goto create_irqchip_unlock;
  2852. }
  2853. } else
  2854. goto create_irqchip_unlock;
  2855. smp_wmb();
  2856. kvm->arch.vpic = vpic;
  2857. smp_wmb();
  2858. r = kvm_setup_default_irq_routing(kvm);
  2859. if (r) {
  2860. mutex_lock(&kvm->irq_lock);
  2861. kvm_ioapic_destroy(kvm);
  2862. kvm_destroy_pic(kvm);
  2863. mutex_unlock(&kvm->irq_lock);
  2864. }
  2865. create_irqchip_unlock:
  2866. mutex_unlock(&kvm->lock);
  2867. break;
  2868. }
  2869. case KVM_CREATE_PIT:
  2870. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  2871. goto create_pit;
  2872. case KVM_CREATE_PIT2:
  2873. r = -EFAULT;
  2874. if (copy_from_user(&u.pit_config, argp,
  2875. sizeof(struct kvm_pit_config)))
  2876. goto out;
  2877. create_pit:
  2878. mutex_lock(&kvm->slots_lock);
  2879. r = -EEXIST;
  2880. if (kvm->arch.vpit)
  2881. goto create_pit_unlock;
  2882. r = -ENOMEM;
  2883. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  2884. if (kvm->arch.vpit)
  2885. r = 0;
  2886. create_pit_unlock:
  2887. mutex_unlock(&kvm->slots_lock);
  2888. break;
  2889. case KVM_IRQ_LINE_STATUS:
  2890. case KVM_IRQ_LINE: {
  2891. struct kvm_irq_level irq_event;
  2892. r = -EFAULT;
  2893. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  2894. goto out;
  2895. r = -ENXIO;
  2896. if (irqchip_in_kernel(kvm)) {
  2897. __s32 status;
  2898. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  2899. irq_event.irq, irq_event.level);
  2900. if (ioctl == KVM_IRQ_LINE_STATUS) {
  2901. r = -EFAULT;
  2902. irq_event.status = status;
  2903. if (copy_to_user(argp, &irq_event,
  2904. sizeof irq_event))
  2905. goto out;
  2906. }
  2907. r = 0;
  2908. }
  2909. break;
  2910. }
  2911. case KVM_GET_IRQCHIP: {
  2912. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2913. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2914. r = -ENOMEM;
  2915. if (!chip)
  2916. goto out;
  2917. r = -EFAULT;
  2918. if (copy_from_user(chip, argp, sizeof *chip))
  2919. goto get_irqchip_out;
  2920. r = -ENXIO;
  2921. if (!irqchip_in_kernel(kvm))
  2922. goto get_irqchip_out;
  2923. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2924. if (r)
  2925. goto get_irqchip_out;
  2926. r = -EFAULT;
  2927. if (copy_to_user(argp, chip, sizeof *chip))
  2928. goto get_irqchip_out;
  2929. r = 0;
  2930. get_irqchip_out:
  2931. kfree(chip);
  2932. if (r)
  2933. goto out;
  2934. break;
  2935. }
  2936. case KVM_SET_IRQCHIP: {
  2937. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2938. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2939. r = -ENOMEM;
  2940. if (!chip)
  2941. goto out;
  2942. r = -EFAULT;
  2943. if (copy_from_user(chip, argp, sizeof *chip))
  2944. goto set_irqchip_out;
  2945. r = -ENXIO;
  2946. if (!irqchip_in_kernel(kvm))
  2947. goto set_irqchip_out;
  2948. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2949. if (r)
  2950. goto set_irqchip_out;
  2951. r = 0;
  2952. set_irqchip_out:
  2953. kfree(chip);
  2954. if (r)
  2955. goto out;
  2956. break;
  2957. }
  2958. case KVM_GET_PIT: {
  2959. r = -EFAULT;
  2960. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2961. goto out;
  2962. r = -ENXIO;
  2963. if (!kvm->arch.vpit)
  2964. goto out;
  2965. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2966. if (r)
  2967. goto out;
  2968. r = -EFAULT;
  2969. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2970. goto out;
  2971. r = 0;
  2972. break;
  2973. }
  2974. case KVM_SET_PIT: {
  2975. r = -EFAULT;
  2976. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2977. goto out;
  2978. r = -ENXIO;
  2979. if (!kvm->arch.vpit)
  2980. goto out;
  2981. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2982. if (r)
  2983. goto out;
  2984. r = 0;
  2985. break;
  2986. }
  2987. case KVM_GET_PIT2: {
  2988. r = -ENXIO;
  2989. if (!kvm->arch.vpit)
  2990. goto out;
  2991. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  2992. if (r)
  2993. goto out;
  2994. r = -EFAULT;
  2995. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  2996. goto out;
  2997. r = 0;
  2998. break;
  2999. }
  3000. case KVM_SET_PIT2: {
  3001. r = -EFAULT;
  3002. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  3003. goto out;
  3004. r = -ENXIO;
  3005. if (!kvm->arch.vpit)
  3006. goto out;
  3007. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  3008. if (r)
  3009. goto out;
  3010. r = 0;
  3011. break;
  3012. }
  3013. case KVM_REINJECT_CONTROL: {
  3014. struct kvm_reinject_control control;
  3015. r = -EFAULT;
  3016. if (copy_from_user(&control, argp, sizeof(control)))
  3017. goto out;
  3018. r = kvm_vm_ioctl_reinject(kvm, &control);
  3019. if (r)
  3020. goto out;
  3021. r = 0;
  3022. break;
  3023. }
  3024. case KVM_XEN_HVM_CONFIG: {
  3025. r = -EFAULT;
  3026. if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
  3027. sizeof(struct kvm_xen_hvm_config)))
  3028. goto out;
  3029. r = -EINVAL;
  3030. if (kvm->arch.xen_hvm_config.flags)
  3031. goto out;
  3032. r = 0;
  3033. break;
  3034. }
  3035. case KVM_SET_CLOCK: {
  3036. struct kvm_clock_data user_ns;
  3037. u64 now_ns;
  3038. s64 delta;
  3039. r = -EFAULT;
  3040. if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
  3041. goto out;
  3042. r = -EINVAL;
  3043. if (user_ns.flags)
  3044. goto out;
  3045. r = 0;
  3046. now_ns = get_kernel_ns();
  3047. delta = user_ns.clock - now_ns;
  3048. kvm->arch.kvmclock_offset = delta;
  3049. break;
  3050. }
  3051. case KVM_GET_CLOCK: {
  3052. struct kvm_clock_data user_ns;
  3053. u64 now_ns;
  3054. now_ns = get_kernel_ns();
  3055. user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
  3056. user_ns.flags = 0;
  3057. r = -EFAULT;
  3058. if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
  3059. goto out;
  3060. r = 0;
  3061. break;
  3062. }
  3063. default:
  3064. ;
  3065. }
  3066. out:
  3067. return r;
  3068. }
  3069. static void kvm_init_msr_list(void)
  3070. {
  3071. u32 dummy[2];
  3072. unsigned i, j;
  3073. /* skip the first msrs in the list. KVM-specific */
  3074. for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
  3075. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  3076. continue;
  3077. if (j < i)
  3078. msrs_to_save[j] = msrs_to_save[i];
  3079. j++;
  3080. }
  3081. num_msrs_to_save = j;
  3082. }
  3083. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  3084. const void *v)
  3085. {
  3086. if (vcpu->arch.apic &&
  3087. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
  3088. return 0;
  3089. return kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
  3090. }
  3091. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  3092. {
  3093. if (vcpu->arch.apic &&
  3094. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
  3095. return 0;
  3096. return kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
  3097. }
  3098. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3099. struct kvm_segment *var, int seg)
  3100. {
  3101. kvm_x86_ops->set_segment(vcpu, var, seg);
  3102. }
  3103. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3104. struct kvm_segment *var, int seg)
  3105. {
  3106. kvm_x86_ops->get_segment(vcpu, var, seg);
  3107. }
  3108. static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3109. {
  3110. return gpa;
  3111. }
  3112. static gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3113. {
  3114. gpa_t t_gpa;
  3115. u32 error;
  3116. BUG_ON(!mmu_is_nested(vcpu));
  3117. /* NPT walks are always user-walks */
  3118. access |= PFERR_USER_MASK;
  3119. t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, &error);
  3120. if (t_gpa == UNMAPPED_GVA)
  3121. vcpu->arch.fault.error_code |= PFERR_NESTED_MASK;
  3122. return t_gpa;
  3123. }
  3124. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3125. {
  3126. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3127. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3128. }
  3129. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3130. {
  3131. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3132. access |= PFERR_FETCH_MASK;
  3133. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3134. }
  3135. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3136. {
  3137. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3138. access |= PFERR_WRITE_MASK;
  3139. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3140. }
  3141. /* uses this to access any guest's mapped memory without checking CPL */
  3142. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3143. {
  3144. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, error);
  3145. }
  3146. static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
  3147. struct kvm_vcpu *vcpu, u32 access,
  3148. u32 *error)
  3149. {
  3150. void *data = val;
  3151. int r = X86EMUL_CONTINUE;
  3152. while (bytes) {
  3153. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
  3154. error);
  3155. unsigned offset = addr & (PAGE_SIZE-1);
  3156. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  3157. int ret;
  3158. if (gpa == UNMAPPED_GVA) {
  3159. r = X86EMUL_PROPAGATE_FAULT;
  3160. goto out;
  3161. }
  3162. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  3163. if (ret < 0) {
  3164. r = X86EMUL_IO_NEEDED;
  3165. goto out;
  3166. }
  3167. bytes -= toread;
  3168. data += toread;
  3169. addr += toread;
  3170. }
  3171. out:
  3172. return r;
  3173. }
  3174. /* used for instruction fetching */
  3175. static int kvm_fetch_guest_virt(gva_t addr, void *val, unsigned int bytes,
  3176. struct kvm_vcpu *vcpu, u32 *error)
  3177. {
  3178. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3179. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
  3180. access | PFERR_FETCH_MASK, error);
  3181. }
  3182. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  3183. struct kvm_vcpu *vcpu, u32 *error)
  3184. {
  3185. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3186. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
  3187. error);
  3188. }
  3189. static int kvm_read_guest_virt_system(gva_t addr, void *val, unsigned int bytes,
  3190. struct kvm_vcpu *vcpu, u32 *error)
  3191. {
  3192. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, error);
  3193. }
  3194. static int kvm_write_guest_virt_system(gva_t addr, void *val,
  3195. unsigned int bytes,
  3196. struct kvm_vcpu *vcpu,
  3197. u32 *error)
  3198. {
  3199. void *data = val;
  3200. int r = X86EMUL_CONTINUE;
  3201. while (bytes) {
  3202. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
  3203. PFERR_WRITE_MASK,
  3204. error);
  3205. unsigned offset = addr & (PAGE_SIZE-1);
  3206. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  3207. int ret;
  3208. if (gpa == UNMAPPED_GVA) {
  3209. r = X86EMUL_PROPAGATE_FAULT;
  3210. goto out;
  3211. }
  3212. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  3213. if (ret < 0) {
  3214. r = X86EMUL_IO_NEEDED;
  3215. goto out;
  3216. }
  3217. bytes -= towrite;
  3218. data += towrite;
  3219. addr += towrite;
  3220. }
  3221. out:
  3222. return r;
  3223. }
  3224. static int emulator_read_emulated(unsigned long addr,
  3225. void *val,
  3226. unsigned int bytes,
  3227. unsigned int *error_code,
  3228. struct kvm_vcpu *vcpu)
  3229. {
  3230. gpa_t gpa;
  3231. if (vcpu->mmio_read_completed) {
  3232. memcpy(val, vcpu->mmio_data, bytes);
  3233. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  3234. vcpu->mmio_phys_addr, *(u64 *)val);
  3235. vcpu->mmio_read_completed = 0;
  3236. return X86EMUL_CONTINUE;
  3237. }
  3238. gpa = kvm_mmu_gva_to_gpa_read(vcpu, addr, error_code);
  3239. if (gpa == UNMAPPED_GVA)
  3240. return X86EMUL_PROPAGATE_FAULT;
  3241. /* For APIC access vmexit */
  3242. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3243. goto mmio;
  3244. if (kvm_read_guest_virt(addr, val, bytes, vcpu, NULL)
  3245. == X86EMUL_CONTINUE)
  3246. return X86EMUL_CONTINUE;
  3247. mmio:
  3248. /*
  3249. * Is this MMIO handled locally?
  3250. */
  3251. if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
  3252. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
  3253. return X86EMUL_CONTINUE;
  3254. }
  3255. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  3256. vcpu->mmio_needed = 1;
  3257. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3258. vcpu->run->mmio.phys_addr = vcpu->mmio_phys_addr = gpa;
  3259. vcpu->run->mmio.len = vcpu->mmio_size = bytes;
  3260. vcpu->run->mmio.is_write = vcpu->mmio_is_write = 0;
  3261. return X86EMUL_IO_NEEDED;
  3262. }
  3263. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  3264. const void *val, int bytes)
  3265. {
  3266. int ret;
  3267. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  3268. if (ret < 0)
  3269. return 0;
  3270. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  3271. return 1;
  3272. }
  3273. static int emulator_write_emulated_onepage(unsigned long addr,
  3274. const void *val,
  3275. unsigned int bytes,
  3276. unsigned int *error_code,
  3277. struct kvm_vcpu *vcpu)
  3278. {
  3279. gpa_t gpa;
  3280. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, error_code);
  3281. if (gpa == UNMAPPED_GVA)
  3282. return X86EMUL_PROPAGATE_FAULT;
  3283. /* For APIC access vmexit */
  3284. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3285. goto mmio;
  3286. if (emulator_write_phys(vcpu, gpa, val, bytes))
  3287. return X86EMUL_CONTINUE;
  3288. mmio:
  3289. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  3290. /*
  3291. * Is this MMIO handled locally?
  3292. */
  3293. if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
  3294. return X86EMUL_CONTINUE;
  3295. vcpu->mmio_needed = 1;
  3296. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3297. vcpu->run->mmio.phys_addr = vcpu->mmio_phys_addr = gpa;
  3298. vcpu->run->mmio.len = vcpu->mmio_size = bytes;
  3299. vcpu->run->mmio.is_write = vcpu->mmio_is_write = 1;
  3300. memcpy(vcpu->run->mmio.data, val, bytes);
  3301. return X86EMUL_CONTINUE;
  3302. }
  3303. int emulator_write_emulated(unsigned long addr,
  3304. const void *val,
  3305. unsigned int bytes,
  3306. unsigned int *error_code,
  3307. struct kvm_vcpu *vcpu)
  3308. {
  3309. /* Crossing a page boundary? */
  3310. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  3311. int rc, now;
  3312. now = -addr & ~PAGE_MASK;
  3313. rc = emulator_write_emulated_onepage(addr, val, now, error_code,
  3314. vcpu);
  3315. if (rc != X86EMUL_CONTINUE)
  3316. return rc;
  3317. addr += now;
  3318. val += now;
  3319. bytes -= now;
  3320. }
  3321. return emulator_write_emulated_onepage(addr, val, bytes, error_code,
  3322. vcpu);
  3323. }
  3324. #define CMPXCHG_TYPE(t, ptr, old, new) \
  3325. (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
  3326. #ifdef CONFIG_X86_64
  3327. # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
  3328. #else
  3329. # define CMPXCHG64(ptr, old, new) \
  3330. (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
  3331. #endif
  3332. static int emulator_cmpxchg_emulated(unsigned long addr,
  3333. const void *old,
  3334. const void *new,
  3335. unsigned int bytes,
  3336. unsigned int *error_code,
  3337. struct kvm_vcpu *vcpu)
  3338. {
  3339. gpa_t gpa;
  3340. struct page *page;
  3341. char *kaddr;
  3342. bool exchanged;
  3343. /* guests cmpxchg8b have to be emulated atomically */
  3344. if (bytes > 8 || (bytes & (bytes - 1)))
  3345. goto emul_write;
  3346. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
  3347. if (gpa == UNMAPPED_GVA ||
  3348. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3349. goto emul_write;
  3350. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  3351. goto emul_write;
  3352. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3353. if (is_error_page(page)) {
  3354. kvm_release_page_clean(page);
  3355. goto emul_write;
  3356. }
  3357. kaddr = kmap_atomic(page, KM_USER0);
  3358. kaddr += offset_in_page(gpa);
  3359. switch (bytes) {
  3360. case 1:
  3361. exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
  3362. break;
  3363. case 2:
  3364. exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
  3365. break;
  3366. case 4:
  3367. exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
  3368. break;
  3369. case 8:
  3370. exchanged = CMPXCHG64(kaddr, old, new);
  3371. break;
  3372. default:
  3373. BUG();
  3374. }
  3375. kunmap_atomic(kaddr, KM_USER0);
  3376. kvm_release_page_dirty(page);
  3377. if (!exchanged)
  3378. return X86EMUL_CMPXCHG_FAILED;
  3379. kvm_mmu_pte_write(vcpu, gpa, new, bytes, 1);
  3380. return X86EMUL_CONTINUE;
  3381. emul_write:
  3382. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  3383. return emulator_write_emulated(addr, new, bytes, error_code, vcpu);
  3384. }
  3385. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  3386. {
  3387. /* TODO: String I/O for in kernel device */
  3388. int r;
  3389. if (vcpu->arch.pio.in)
  3390. r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
  3391. vcpu->arch.pio.size, pd);
  3392. else
  3393. r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
  3394. vcpu->arch.pio.port, vcpu->arch.pio.size,
  3395. pd);
  3396. return r;
  3397. }
  3398. static int emulator_pio_in_emulated(int size, unsigned short port, void *val,
  3399. unsigned int count, struct kvm_vcpu *vcpu)
  3400. {
  3401. if (vcpu->arch.pio.count)
  3402. goto data_avail;
  3403. trace_kvm_pio(0, port, size, 1);
  3404. vcpu->arch.pio.port = port;
  3405. vcpu->arch.pio.in = 1;
  3406. vcpu->arch.pio.count = count;
  3407. vcpu->arch.pio.size = size;
  3408. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3409. data_avail:
  3410. memcpy(val, vcpu->arch.pio_data, size * count);
  3411. vcpu->arch.pio.count = 0;
  3412. return 1;
  3413. }
  3414. vcpu->run->exit_reason = KVM_EXIT_IO;
  3415. vcpu->run->io.direction = KVM_EXIT_IO_IN;
  3416. vcpu->run->io.size = size;
  3417. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3418. vcpu->run->io.count = count;
  3419. vcpu->run->io.port = port;
  3420. return 0;
  3421. }
  3422. static int emulator_pio_out_emulated(int size, unsigned short port,
  3423. const void *val, unsigned int count,
  3424. struct kvm_vcpu *vcpu)
  3425. {
  3426. trace_kvm_pio(1, port, size, 1);
  3427. vcpu->arch.pio.port = port;
  3428. vcpu->arch.pio.in = 0;
  3429. vcpu->arch.pio.count = count;
  3430. vcpu->arch.pio.size = size;
  3431. memcpy(vcpu->arch.pio_data, val, size * count);
  3432. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3433. vcpu->arch.pio.count = 0;
  3434. return 1;
  3435. }
  3436. vcpu->run->exit_reason = KVM_EXIT_IO;
  3437. vcpu->run->io.direction = KVM_EXIT_IO_OUT;
  3438. vcpu->run->io.size = size;
  3439. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3440. vcpu->run->io.count = count;
  3441. vcpu->run->io.port = port;
  3442. return 0;
  3443. }
  3444. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3445. {
  3446. return kvm_x86_ops->get_segment_base(vcpu, seg);
  3447. }
  3448. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  3449. {
  3450. kvm_mmu_invlpg(vcpu, address);
  3451. return X86EMUL_CONTINUE;
  3452. }
  3453. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
  3454. {
  3455. if (!need_emulate_wbinvd(vcpu))
  3456. return X86EMUL_CONTINUE;
  3457. if (kvm_x86_ops->has_wbinvd_exit()) {
  3458. smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
  3459. wbinvd_ipi, NULL, 1);
  3460. cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
  3461. }
  3462. wbinvd();
  3463. return X86EMUL_CONTINUE;
  3464. }
  3465. EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
  3466. int emulate_clts(struct kvm_vcpu *vcpu)
  3467. {
  3468. kvm_x86_ops->set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  3469. kvm_x86_ops->fpu_activate(vcpu);
  3470. return X86EMUL_CONTINUE;
  3471. }
  3472. int emulator_get_dr(int dr, unsigned long *dest, struct kvm_vcpu *vcpu)
  3473. {
  3474. return _kvm_get_dr(vcpu, dr, dest);
  3475. }
  3476. int emulator_set_dr(int dr, unsigned long value, struct kvm_vcpu *vcpu)
  3477. {
  3478. return __kvm_set_dr(vcpu, dr, value);
  3479. }
  3480. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  3481. {
  3482. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  3483. }
  3484. static unsigned long emulator_get_cr(int cr, struct kvm_vcpu *vcpu)
  3485. {
  3486. unsigned long value;
  3487. switch (cr) {
  3488. case 0:
  3489. value = kvm_read_cr0(vcpu);
  3490. break;
  3491. case 2:
  3492. value = vcpu->arch.cr2;
  3493. break;
  3494. case 3:
  3495. value = vcpu->arch.cr3;
  3496. break;
  3497. case 4:
  3498. value = kvm_read_cr4(vcpu);
  3499. break;
  3500. case 8:
  3501. value = kvm_get_cr8(vcpu);
  3502. break;
  3503. default:
  3504. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3505. return 0;
  3506. }
  3507. return value;
  3508. }
  3509. static int emulator_set_cr(int cr, unsigned long val, struct kvm_vcpu *vcpu)
  3510. {
  3511. int res = 0;
  3512. switch (cr) {
  3513. case 0:
  3514. res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
  3515. break;
  3516. case 2:
  3517. vcpu->arch.cr2 = val;
  3518. break;
  3519. case 3:
  3520. res = kvm_set_cr3(vcpu, val);
  3521. break;
  3522. case 4:
  3523. res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
  3524. break;
  3525. case 8:
  3526. res = __kvm_set_cr8(vcpu, val & 0xfUL);
  3527. break;
  3528. default:
  3529. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3530. res = -1;
  3531. }
  3532. return res;
  3533. }
  3534. static int emulator_get_cpl(struct kvm_vcpu *vcpu)
  3535. {
  3536. return kvm_x86_ops->get_cpl(vcpu);
  3537. }
  3538. static void emulator_get_gdt(struct desc_ptr *dt, struct kvm_vcpu *vcpu)
  3539. {
  3540. kvm_x86_ops->get_gdt(vcpu, dt);
  3541. }
  3542. static void emulator_get_idt(struct desc_ptr *dt, struct kvm_vcpu *vcpu)
  3543. {
  3544. kvm_x86_ops->get_idt(vcpu, dt);
  3545. }
  3546. static unsigned long emulator_get_cached_segment_base(int seg,
  3547. struct kvm_vcpu *vcpu)
  3548. {
  3549. return get_segment_base(vcpu, seg);
  3550. }
  3551. static bool emulator_get_cached_descriptor(struct desc_struct *desc, int seg,
  3552. struct kvm_vcpu *vcpu)
  3553. {
  3554. struct kvm_segment var;
  3555. kvm_get_segment(vcpu, &var, seg);
  3556. if (var.unusable)
  3557. return false;
  3558. if (var.g)
  3559. var.limit >>= 12;
  3560. set_desc_limit(desc, var.limit);
  3561. set_desc_base(desc, (unsigned long)var.base);
  3562. desc->type = var.type;
  3563. desc->s = var.s;
  3564. desc->dpl = var.dpl;
  3565. desc->p = var.present;
  3566. desc->avl = var.avl;
  3567. desc->l = var.l;
  3568. desc->d = var.db;
  3569. desc->g = var.g;
  3570. return true;
  3571. }
  3572. static void emulator_set_cached_descriptor(struct desc_struct *desc, int seg,
  3573. struct kvm_vcpu *vcpu)
  3574. {
  3575. struct kvm_segment var;
  3576. /* needed to preserve selector */
  3577. kvm_get_segment(vcpu, &var, seg);
  3578. var.base = get_desc_base(desc);
  3579. var.limit = get_desc_limit(desc);
  3580. if (desc->g)
  3581. var.limit = (var.limit << 12) | 0xfff;
  3582. var.type = desc->type;
  3583. var.present = desc->p;
  3584. var.dpl = desc->dpl;
  3585. var.db = desc->d;
  3586. var.s = desc->s;
  3587. var.l = desc->l;
  3588. var.g = desc->g;
  3589. var.avl = desc->avl;
  3590. var.present = desc->p;
  3591. var.unusable = !var.present;
  3592. var.padding = 0;
  3593. kvm_set_segment(vcpu, &var, seg);
  3594. return;
  3595. }
  3596. static u16 emulator_get_segment_selector(int seg, struct kvm_vcpu *vcpu)
  3597. {
  3598. struct kvm_segment kvm_seg;
  3599. kvm_get_segment(vcpu, &kvm_seg, seg);
  3600. return kvm_seg.selector;
  3601. }
  3602. static void emulator_set_segment_selector(u16 sel, int seg,
  3603. struct kvm_vcpu *vcpu)
  3604. {
  3605. struct kvm_segment kvm_seg;
  3606. kvm_get_segment(vcpu, &kvm_seg, seg);
  3607. kvm_seg.selector = sel;
  3608. kvm_set_segment(vcpu, &kvm_seg, seg);
  3609. }
  3610. static struct x86_emulate_ops emulate_ops = {
  3611. .read_std = kvm_read_guest_virt_system,
  3612. .write_std = kvm_write_guest_virt_system,
  3613. .fetch = kvm_fetch_guest_virt,
  3614. .read_emulated = emulator_read_emulated,
  3615. .write_emulated = emulator_write_emulated,
  3616. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  3617. .pio_in_emulated = emulator_pio_in_emulated,
  3618. .pio_out_emulated = emulator_pio_out_emulated,
  3619. .get_cached_descriptor = emulator_get_cached_descriptor,
  3620. .set_cached_descriptor = emulator_set_cached_descriptor,
  3621. .get_segment_selector = emulator_get_segment_selector,
  3622. .set_segment_selector = emulator_set_segment_selector,
  3623. .get_cached_segment_base = emulator_get_cached_segment_base,
  3624. .get_gdt = emulator_get_gdt,
  3625. .get_idt = emulator_get_idt,
  3626. .get_cr = emulator_get_cr,
  3627. .set_cr = emulator_set_cr,
  3628. .cpl = emulator_get_cpl,
  3629. .get_dr = emulator_get_dr,
  3630. .set_dr = emulator_set_dr,
  3631. .set_msr = kvm_set_msr,
  3632. .get_msr = kvm_get_msr,
  3633. };
  3634. static void cache_all_regs(struct kvm_vcpu *vcpu)
  3635. {
  3636. kvm_register_read(vcpu, VCPU_REGS_RAX);
  3637. kvm_register_read(vcpu, VCPU_REGS_RSP);
  3638. kvm_register_read(vcpu, VCPU_REGS_RIP);
  3639. vcpu->arch.regs_dirty = ~0;
  3640. }
  3641. static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
  3642. {
  3643. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu, mask);
  3644. /*
  3645. * an sti; sti; sequence only disable interrupts for the first
  3646. * instruction. So, if the last instruction, be it emulated or
  3647. * not, left the system with the INT_STI flag enabled, it
  3648. * means that the last instruction is an sti. We should not
  3649. * leave the flag on in this case. The same goes for mov ss
  3650. */
  3651. if (!(int_shadow & mask))
  3652. kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
  3653. }
  3654. static void inject_emulated_exception(struct kvm_vcpu *vcpu)
  3655. {
  3656. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3657. if (ctxt->exception == PF_VECTOR)
  3658. kvm_propagate_fault(vcpu);
  3659. else if (ctxt->error_code_valid)
  3660. kvm_queue_exception_e(vcpu, ctxt->exception, ctxt->error_code);
  3661. else
  3662. kvm_queue_exception(vcpu, ctxt->exception);
  3663. }
  3664. static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
  3665. {
  3666. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  3667. int cs_db, cs_l;
  3668. cache_all_regs(vcpu);
  3669. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  3670. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  3671. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  3672. vcpu->arch.emulate_ctxt.eip = kvm_rip_read(vcpu);
  3673. vcpu->arch.emulate_ctxt.mode =
  3674. (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
  3675. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  3676. ? X86EMUL_MODE_VM86 : cs_l
  3677. ? X86EMUL_MODE_PROT64 : cs_db
  3678. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  3679. memset(c, 0, sizeof(struct decode_cache));
  3680. memcpy(c->regs, vcpu->arch.regs, sizeof c->regs);
  3681. }
  3682. static int handle_emulation_failure(struct kvm_vcpu *vcpu)
  3683. {
  3684. ++vcpu->stat.insn_emulation_fail;
  3685. trace_kvm_emulate_insn_failed(vcpu);
  3686. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3687. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  3688. vcpu->run->internal.ndata = 0;
  3689. kvm_queue_exception(vcpu, UD_VECTOR);
  3690. return EMULATE_FAIL;
  3691. }
  3692. static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t gva)
  3693. {
  3694. gpa_t gpa;
  3695. if (tdp_enabled)
  3696. return false;
  3697. /*
  3698. * if emulation was due to access to shadowed page table
  3699. * and it failed try to unshadow page and re-entetr the
  3700. * guest to let CPU execute the instruction.
  3701. */
  3702. if (kvm_mmu_unprotect_page_virt(vcpu, gva))
  3703. return true;
  3704. gpa = kvm_mmu_gva_to_gpa_system(vcpu, gva, NULL);
  3705. if (gpa == UNMAPPED_GVA)
  3706. return true; /* let cpu generate fault */
  3707. if (!kvm_is_error_hva(gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT)))
  3708. return true;
  3709. return false;
  3710. }
  3711. int emulate_instruction(struct kvm_vcpu *vcpu,
  3712. unsigned long cr2,
  3713. u16 error_code,
  3714. int emulation_type)
  3715. {
  3716. int r;
  3717. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  3718. kvm_clear_exception_queue(vcpu);
  3719. vcpu->arch.mmio_fault_cr2 = cr2;
  3720. /*
  3721. * TODO: fix emulate.c to use guest_read/write_register
  3722. * instead of direct ->regs accesses, can save hundred cycles
  3723. * on Intel for instructions that don't read/change RSP, for
  3724. * for example.
  3725. */
  3726. cache_all_regs(vcpu);
  3727. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  3728. init_emulate_ctxt(vcpu);
  3729. vcpu->arch.emulate_ctxt.interruptibility = 0;
  3730. vcpu->arch.emulate_ctxt.exception = -1;
  3731. vcpu->arch.emulate_ctxt.perm_ok = false;
  3732. r = x86_decode_insn(&vcpu->arch.emulate_ctxt);
  3733. if (r == X86EMUL_PROPAGATE_FAULT)
  3734. goto done;
  3735. trace_kvm_emulate_insn_start(vcpu);
  3736. /* Only allow emulation of specific instructions on #UD
  3737. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  3738. if (emulation_type & EMULTYPE_TRAP_UD) {
  3739. if (!c->twobyte)
  3740. return EMULATE_FAIL;
  3741. switch (c->b) {
  3742. case 0x01: /* VMMCALL */
  3743. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3744. return EMULATE_FAIL;
  3745. break;
  3746. case 0x34: /* sysenter */
  3747. case 0x35: /* sysexit */
  3748. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  3749. return EMULATE_FAIL;
  3750. break;
  3751. case 0x05: /* syscall */
  3752. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  3753. return EMULATE_FAIL;
  3754. break;
  3755. default:
  3756. return EMULATE_FAIL;
  3757. }
  3758. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  3759. return EMULATE_FAIL;
  3760. }
  3761. ++vcpu->stat.insn_emulation;
  3762. if (r) {
  3763. if (reexecute_instruction(vcpu, cr2))
  3764. return EMULATE_DONE;
  3765. if (emulation_type & EMULTYPE_SKIP)
  3766. return EMULATE_FAIL;
  3767. return handle_emulation_failure(vcpu);
  3768. }
  3769. }
  3770. if (emulation_type & EMULTYPE_SKIP) {
  3771. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  3772. return EMULATE_DONE;
  3773. }
  3774. /* this is needed for vmware backdor interface to work since it
  3775. changes registers values during IO operation */
  3776. memcpy(c->regs, vcpu->arch.regs, sizeof c->regs);
  3777. restart:
  3778. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt);
  3779. if (r == EMULATION_FAILED) {
  3780. if (reexecute_instruction(vcpu, cr2))
  3781. return EMULATE_DONE;
  3782. return handle_emulation_failure(vcpu);
  3783. }
  3784. done:
  3785. if (vcpu->arch.emulate_ctxt.exception >= 0) {
  3786. inject_emulated_exception(vcpu);
  3787. r = EMULATE_DONE;
  3788. } else if (vcpu->arch.pio.count) {
  3789. if (!vcpu->arch.pio.in)
  3790. vcpu->arch.pio.count = 0;
  3791. r = EMULATE_DO_MMIO;
  3792. } else if (vcpu->mmio_needed) {
  3793. if (vcpu->mmio_is_write)
  3794. vcpu->mmio_needed = 0;
  3795. r = EMULATE_DO_MMIO;
  3796. } else if (r == EMULATION_RESTART)
  3797. goto restart;
  3798. else
  3799. r = EMULATE_DONE;
  3800. toggle_interruptibility(vcpu, vcpu->arch.emulate_ctxt.interruptibility);
  3801. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  3802. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3803. memcpy(vcpu->arch.regs, c->regs, sizeof c->regs);
  3804. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.eip);
  3805. return r;
  3806. }
  3807. EXPORT_SYMBOL_GPL(emulate_instruction);
  3808. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
  3809. {
  3810. unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3811. int ret = emulator_pio_out_emulated(size, port, &val, 1, vcpu);
  3812. /* do not return to emulator after return from userspace */
  3813. vcpu->arch.pio.count = 0;
  3814. return ret;
  3815. }
  3816. EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
  3817. static void tsc_bad(void *info)
  3818. {
  3819. __get_cpu_var(cpu_tsc_khz) = 0;
  3820. }
  3821. static void tsc_khz_changed(void *data)
  3822. {
  3823. struct cpufreq_freqs *freq = data;
  3824. unsigned long khz = 0;
  3825. if (data)
  3826. khz = freq->new;
  3827. else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  3828. khz = cpufreq_quick_get(raw_smp_processor_id());
  3829. if (!khz)
  3830. khz = tsc_khz;
  3831. __get_cpu_var(cpu_tsc_khz) = khz;
  3832. }
  3833. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  3834. void *data)
  3835. {
  3836. struct cpufreq_freqs *freq = data;
  3837. struct kvm *kvm;
  3838. struct kvm_vcpu *vcpu;
  3839. int i, send_ipi = 0;
  3840. /*
  3841. * We allow guests to temporarily run on slowing clocks,
  3842. * provided we notify them after, or to run on accelerating
  3843. * clocks, provided we notify them before. Thus time never
  3844. * goes backwards.
  3845. *
  3846. * However, we have a problem. We can't atomically update
  3847. * the frequency of a given CPU from this function; it is
  3848. * merely a notifier, which can be called from any CPU.
  3849. * Changing the TSC frequency at arbitrary points in time
  3850. * requires a recomputation of local variables related to
  3851. * the TSC for each VCPU. We must flag these local variables
  3852. * to be updated and be sure the update takes place with the
  3853. * new frequency before any guests proceed.
  3854. *
  3855. * Unfortunately, the combination of hotplug CPU and frequency
  3856. * change creates an intractable locking scenario; the order
  3857. * of when these callouts happen is undefined with respect to
  3858. * CPU hotplug, and they can race with each other. As such,
  3859. * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
  3860. * undefined; you can actually have a CPU frequency change take
  3861. * place in between the computation of X and the setting of the
  3862. * variable. To protect against this problem, all updates of
  3863. * the per_cpu tsc_khz variable are done in an interrupt
  3864. * protected IPI, and all callers wishing to update the value
  3865. * must wait for a synchronous IPI to complete (which is trivial
  3866. * if the caller is on the CPU already). This establishes the
  3867. * necessary total order on variable updates.
  3868. *
  3869. * Note that because a guest time update may take place
  3870. * anytime after the setting of the VCPU's request bit, the
  3871. * correct TSC value must be set before the request. However,
  3872. * to ensure the update actually makes it to any guest which
  3873. * starts running in hardware virtualization between the set
  3874. * and the acquisition of the spinlock, we must also ping the
  3875. * CPU after setting the request bit.
  3876. *
  3877. */
  3878. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  3879. return 0;
  3880. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  3881. return 0;
  3882. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  3883. spin_lock(&kvm_lock);
  3884. list_for_each_entry(kvm, &vm_list, vm_list) {
  3885. kvm_for_each_vcpu(i, vcpu, kvm) {
  3886. if (vcpu->cpu != freq->cpu)
  3887. continue;
  3888. if (!kvm_request_guest_time_update(vcpu))
  3889. continue;
  3890. if (vcpu->cpu != smp_processor_id())
  3891. send_ipi = 1;
  3892. }
  3893. }
  3894. spin_unlock(&kvm_lock);
  3895. if (freq->old < freq->new && send_ipi) {
  3896. /*
  3897. * We upscale the frequency. Must make the guest
  3898. * doesn't see old kvmclock values while running with
  3899. * the new frequency, otherwise we risk the guest sees
  3900. * time go backwards.
  3901. *
  3902. * In case we update the frequency for another cpu
  3903. * (which might be in guest context) send an interrupt
  3904. * to kick the cpu out of guest context. Next time
  3905. * guest context is entered kvmclock will be updated,
  3906. * so the guest will not see stale values.
  3907. */
  3908. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  3909. }
  3910. return 0;
  3911. }
  3912. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  3913. .notifier_call = kvmclock_cpufreq_notifier
  3914. };
  3915. static int kvmclock_cpu_notifier(struct notifier_block *nfb,
  3916. unsigned long action, void *hcpu)
  3917. {
  3918. unsigned int cpu = (unsigned long)hcpu;
  3919. switch (action) {
  3920. case CPU_ONLINE:
  3921. case CPU_DOWN_FAILED:
  3922. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  3923. break;
  3924. case CPU_DOWN_PREPARE:
  3925. smp_call_function_single(cpu, tsc_bad, NULL, 1);
  3926. break;
  3927. }
  3928. return NOTIFY_OK;
  3929. }
  3930. static struct notifier_block kvmclock_cpu_notifier_block = {
  3931. .notifier_call = kvmclock_cpu_notifier,
  3932. .priority = -INT_MAX
  3933. };
  3934. static void kvm_timer_init(void)
  3935. {
  3936. int cpu;
  3937. register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  3938. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  3939. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  3940. CPUFREQ_TRANSITION_NOTIFIER);
  3941. }
  3942. for_each_online_cpu(cpu)
  3943. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  3944. }
  3945. static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
  3946. static int kvm_is_in_guest(void)
  3947. {
  3948. return percpu_read(current_vcpu) != NULL;
  3949. }
  3950. static int kvm_is_user_mode(void)
  3951. {
  3952. int user_mode = 3;
  3953. if (percpu_read(current_vcpu))
  3954. user_mode = kvm_x86_ops->get_cpl(percpu_read(current_vcpu));
  3955. return user_mode != 0;
  3956. }
  3957. static unsigned long kvm_get_guest_ip(void)
  3958. {
  3959. unsigned long ip = 0;
  3960. if (percpu_read(current_vcpu))
  3961. ip = kvm_rip_read(percpu_read(current_vcpu));
  3962. return ip;
  3963. }
  3964. static struct perf_guest_info_callbacks kvm_guest_cbs = {
  3965. .is_in_guest = kvm_is_in_guest,
  3966. .is_user_mode = kvm_is_user_mode,
  3967. .get_guest_ip = kvm_get_guest_ip,
  3968. };
  3969. void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
  3970. {
  3971. percpu_write(current_vcpu, vcpu);
  3972. }
  3973. EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
  3974. void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
  3975. {
  3976. percpu_write(current_vcpu, NULL);
  3977. }
  3978. EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
  3979. int kvm_arch_init(void *opaque)
  3980. {
  3981. int r;
  3982. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  3983. if (kvm_x86_ops) {
  3984. printk(KERN_ERR "kvm: already loaded the other module\n");
  3985. r = -EEXIST;
  3986. goto out;
  3987. }
  3988. if (!ops->cpu_has_kvm_support()) {
  3989. printk(KERN_ERR "kvm: no hardware support\n");
  3990. r = -EOPNOTSUPP;
  3991. goto out;
  3992. }
  3993. if (ops->disabled_by_bios()) {
  3994. printk(KERN_ERR "kvm: disabled by bios\n");
  3995. r = -EOPNOTSUPP;
  3996. goto out;
  3997. }
  3998. r = kvm_mmu_module_init();
  3999. if (r)
  4000. goto out;
  4001. kvm_init_msr_list();
  4002. kvm_x86_ops = ops;
  4003. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  4004. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  4005. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  4006. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  4007. kvm_timer_init();
  4008. perf_register_guest_info_callbacks(&kvm_guest_cbs);
  4009. if (cpu_has_xsave)
  4010. host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
  4011. return 0;
  4012. out:
  4013. return r;
  4014. }
  4015. void kvm_arch_exit(void)
  4016. {
  4017. perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
  4018. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4019. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  4020. CPUFREQ_TRANSITION_NOTIFIER);
  4021. unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4022. kvm_x86_ops = NULL;
  4023. kvm_mmu_module_exit();
  4024. }
  4025. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  4026. {
  4027. ++vcpu->stat.halt_exits;
  4028. if (irqchip_in_kernel(vcpu->kvm)) {
  4029. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  4030. return 1;
  4031. } else {
  4032. vcpu->run->exit_reason = KVM_EXIT_HLT;
  4033. return 0;
  4034. }
  4035. }
  4036. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  4037. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  4038. unsigned long a1)
  4039. {
  4040. if (is_long_mode(vcpu))
  4041. return a0;
  4042. else
  4043. return a0 | ((gpa_t)a1 << 32);
  4044. }
  4045. int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
  4046. {
  4047. u64 param, ingpa, outgpa, ret;
  4048. uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
  4049. bool fast, longmode;
  4050. int cs_db, cs_l;
  4051. /*
  4052. * hypercall generates UD from non zero cpl and real mode
  4053. * per HYPER-V spec
  4054. */
  4055. if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
  4056. kvm_queue_exception(vcpu, UD_VECTOR);
  4057. return 0;
  4058. }
  4059. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  4060. longmode = is_long_mode(vcpu) && cs_l == 1;
  4061. if (!longmode) {
  4062. param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
  4063. (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
  4064. ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
  4065. (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
  4066. outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
  4067. (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
  4068. }
  4069. #ifdef CONFIG_X86_64
  4070. else {
  4071. param = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4072. ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4073. outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
  4074. }
  4075. #endif
  4076. code = param & 0xffff;
  4077. fast = (param >> 16) & 0x1;
  4078. rep_cnt = (param >> 32) & 0xfff;
  4079. rep_idx = (param >> 48) & 0xfff;
  4080. trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
  4081. switch (code) {
  4082. case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
  4083. kvm_vcpu_on_spin(vcpu);
  4084. break;
  4085. default:
  4086. res = HV_STATUS_INVALID_HYPERCALL_CODE;
  4087. break;
  4088. }
  4089. ret = res | (((u64)rep_done & 0xfff) << 32);
  4090. if (longmode) {
  4091. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4092. } else {
  4093. kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
  4094. kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
  4095. }
  4096. return 1;
  4097. }
  4098. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  4099. {
  4100. unsigned long nr, a0, a1, a2, a3, ret;
  4101. int r = 1;
  4102. if (kvm_hv_hypercall_enabled(vcpu->kvm))
  4103. return kvm_hv_hypercall(vcpu);
  4104. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4105. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4106. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4107. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4108. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4109. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  4110. if (!is_long_mode(vcpu)) {
  4111. nr &= 0xFFFFFFFF;
  4112. a0 &= 0xFFFFFFFF;
  4113. a1 &= 0xFFFFFFFF;
  4114. a2 &= 0xFFFFFFFF;
  4115. a3 &= 0xFFFFFFFF;
  4116. }
  4117. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  4118. ret = -KVM_EPERM;
  4119. goto out;
  4120. }
  4121. switch (nr) {
  4122. case KVM_HC_VAPIC_POLL_IRQ:
  4123. ret = 0;
  4124. break;
  4125. case KVM_HC_MMU_OP:
  4126. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  4127. break;
  4128. default:
  4129. ret = -KVM_ENOSYS;
  4130. break;
  4131. }
  4132. out:
  4133. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4134. ++vcpu->stat.hypercalls;
  4135. return r;
  4136. }
  4137. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  4138. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  4139. {
  4140. char instruction[3];
  4141. unsigned long rip = kvm_rip_read(vcpu);
  4142. /*
  4143. * Blow out the MMU to ensure that no other VCPU has an active mapping
  4144. * to ensure that the updated hypercall appears atomically across all
  4145. * VCPUs.
  4146. */
  4147. kvm_mmu_zap_all(vcpu->kvm);
  4148. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  4149. return emulator_write_emulated(rip, instruction, 3, NULL, vcpu);
  4150. }
  4151. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  4152. {
  4153. struct desc_ptr dt = { limit, base };
  4154. kvm_x86_ops->set_gdt(vcpu, &dt);
  4155. }
  4156. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  4157. {
  4158. struct desc_ptr dt = { limit, base };
  4159. kvm_x86_ops->set_idt(vcpu, &dt);
  4160. }
  4161. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  4162. {
  4163. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  4164. int j, nent = vcpu->arch.cpuid_nent;
  4165. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  4166. /* when no next entry is found, the current entry[i] is reselected */
  4167. for (j = i + 1; ; j = (j + 1) % nent) {
  4168. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  4169. if (ej->function == e->function) {
  4170. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  4171. return j;
  4172. }
  4173. }
  4174. return 0; /* silence gcc, even though control never reaches here */
  4175. }
  4176. /* find an entry with matching function, matching index (if needed), and that
  4177. * should be read next (if it's stateful) */
  4178. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  4179. u32 function, u32 index)
  4180. {
  4181. if (e->function != function)
  4182. return 0;
  4183. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  4184. return 0;
  4185. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  4186. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  4187. return 0;
  4188. return 1;
  4189. }
  4190. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  4191. u32 function, u32 index)
  4192. {
  4193. int i;
  4194. struct kvm_cpuid_entry2 *best = NULL;
  4195. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  4196. struct kvm_cpuid_entry2 *e;
  4197. e = &vcpu->arch.cpuid_entries[i];
  4198. if (is_matching_cpuid_entry(e, function, index)) {
  4199. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  4200. move_to_next_stateful_cpuid_entry(vcpu, i);
  4201. best = e;
  4202. break;
  4203. }
  4204. /*
  4205. * Both basic or both extended?
  4206. */
  4207. if (((e->function ^ function) & 0x80000000) == 0)
  4208. if (!best || e->function > best->function)
  4209. best = e;
  4210. }
  4211. return best;
  4212. }
  4213. EXPORT_SYMBOL_GPL(kvm_find_cpuid_entry);
  4214. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  4215. {
  4216. struct kvm_cpuid_entry2 *best;
  4217. best = kvm_find_cpuid_entry(vcpu, 0x80000000, 0);
  4218. if (!best || best->eax < 0x80000008)
  4219. goto not_found;
  4220. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  4221. if (best)
  4222. return best->eax & 0xff;
  4223. not_found:
  4224. return 36;
  4225. }
  4226. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  4227. {
  4228. u32 function, index;
  4229. struct kvm_cpuid_entry2 *best;
  4230. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4231. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4232. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  4233. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  4234. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  4235. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  4236. best = kvm_find_cpuid_entry(vcpu, function, index);
  4237. if (best) {
  4238. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  4239. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  4240. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  4241. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  4242. }
  4243. kvm_x86_ops->skip_emulated_instruction(vcpu);
  4244. trace_kvm_cpuid(function,
  4245. kvm_register_read(vcpu, VCPU_REGS_RAX),
  4246. kvm_register_read(vcpu, VCPU_REGS_RBX),
  4247. kvm_register_read(vcpu, VCPU_REGS_RCX),
  4248. kvm_register_read(vcpu, VCPU_REGS_RDX));
  4249. }
  4250. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  4251. /*
  4252. * Check if userspace requested an interrupt window, and that the
  4253. * interrupt window is open.
  4254. *
  4255. * No need to exit to userspace if we already have an interrupt queued.
  4256. */
  4257. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
  4258. {
  4259. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  4260. vcpu->run->request_interrupt_window &&
  4261. kvm_arch_interrupt_allowed(vcpu));
  4262. }
  4263. static void post_kvm_run_save(struct kvm_vcpu *vcpu)
  4264. {
  4265. struct kvm_run *kvm_run = vcpu->run;
  4266. kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  4267. kvm_run->cr8 = kvm_get_cr8(vcpu);
  4268. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  4269. if (irqchip_in_kernel(vcpu->kvm))
  4270. kvm_run->ready_for_interrupt_injection = 1;
  4271. else
  4272. kvm_run->ready_for_interrupt_injection =
  4273. kvm_arch_interrupt_allowed(vcpu) &&
  4274. !kvm_cpu_has_interrupt(vcpu) &&
  4275. !kvm_event_needs_reinjection(vcpu);
  4276. }
  4277. static void vapic_enter(struct kvm_vcpu *vcpu)
  4278. {
  4279. struct kvm_lapic *apic = vcpu->arch.apic;
  4280. struct page *page;
  4281. if (!apic || !apic->vapic_addr)
  4282. return;
  4283. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4284. vcpu->arch.apic->vapic_page = page;
  4285. }
  4286. static void vapic_exit(struct kvm_vcpu *vcpu)
  4287. {
  4288. struct kvm_lapic *apic = vcpu->arch.apic;
  4289. int idx;
  4290. if (!apic || !apic->vapic_addr)
  4291. return;
  4292. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4293. kvm_release_page_dirty(apic->vapic_page);
  4294. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4295. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4296. }
  4297. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  4298. {
  4299. int max_irr, tpr;
  4300. if (!kvm_x86_ops->update_cr8_intercept)
  4301. return;
  4302. if (!vcpu->arch.apic)
  4303. return;
  4304. if (!vcpu->arch.apic->vapic_addr)
  4305. max_irr = kvm_lapic_find_highest_irr(vcpu);
  4306. else
  4307. max_irr = -1;
  4308. if (max_irr != -1)
  4309. max_irr >>= 4;
  4310. tpr = kvm_lapic_get_cr8(vcpu);
  4311. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  4312. }
  4313. static void inject_pending_event(struct kvm_vcpu *vcpu)
  4314. {
  4315. /* try to reinject previous events if any */
  4316. if (vcpu->arch.exception.pending) {
  4317. trace_kvm_inj_exception(vcpu->arch.exception.nr,
  4318. vcpu->arch.exception.has_error_code,
  4319. vcpu->arch.exception.error_code);
  4320. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  4321. vcpu->arch.exception.has_error_code,
  4322. vcpu->arch.exception.error_code,
  4323. vcpu->arch.exception.reinject);
  4324. return;
  4325. }
  4326. if (vcpu->arch.nmi_injected) {
  4327. kvm_x86_ops->set_nmi(vcpu);
  4328. return;
  4329. }
  4330. if (vcpu->arch.interrupt.pending) {
  4331. kvm_x86_ops->set_irq(vcpu);
  4332. return;
  4333. }
  4334. /* try to inject new event if pending */
  4335. if (vcpu->arch.nmi_pending) {
  4336. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  4337. vcpu->arch.nmi_pending = false;
  4338. vcpu->arch.nmi_injected = true;
  4339. kvm_x86_ops->set_nmi(vcpu);
  4340. }
  4341. } else if (kvm_cpu_has_interrupt(vcpu)) {
  4342. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  4343. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  4344. false);
  4345. kvm_x86_ops->set_irq(vcpu);
  4346. }
  4347. }
  4348. }
  4349. static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
  4350. {
  4351. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
  4352. !vcpu->guest_xcr0_loaded) {
  4353. /* kvm_set_xcr() also depends on this */
  4354. xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
  4355. vcpu->guest_xcr0_loaded = 1;
  4356. }
  4357. }
  4358. static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
  4359. {
  4360. if (vcpu->guest_xcr0_loaded) {
  4361. if (vcpu->arch.xcr0 != host_xcr0)
  4362. xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
  4363. vcpu->guest_xcr0_loaded = 0;
  4364. }
  4365. }
  4366. static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
  4367. {
  4368. int r;
  4369. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  4370. vcpu->run->request_interrupt_window;
  4371. bool req_event;
  4372. if (vcpu->requests) {
  4373. if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
  4374. kvm_mmu_unload(vcpu);
  4375. if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
  4376. __kvm_migrate_timers(vcpu);
  4377. if (kvm_check_request(KVM_REQ_KVMCLOCK_UPDATE, vcpu)) {
  4378. r = kvm_write_guest_time(vcpu);
  4379. if (unlikely(r))
  4380. goto out;
  4381. }
  4382. if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
  4383. kvm_mmu_sync_roots(vcpu);
  4384. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  4385. kvm_x86_ops->tlb_flush(vcpu);
  4386. if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
  4387. vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
  4388. r = 0;
  4389. goto out;
  4390. }
  4391. if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
  4392. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4393. r = 0;
  4394. goto out;
  4395. }
  4396. if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
  4397. vcpu->fpu_active = 0;
  4398. kvm_x86_ops->fpu_deactivate(vcpu);
  4399. }
  4400. }
  4401. r = kvm_mmu_reload(vcpu);
  4402. if (unlikely(r))
  4403. goto out;
  4404. preempt_disable();
  4405. kvm_x86_ops->prepare_guest_switch(vcpu);
  4406. if (vcpu->fpu_active)
  4407. kvm_load_guest_fpu(vcpu);
  4408. kvm_load_guest_xcr0(vcpu);
  4409. atomic_set(&vcpu->guest_mode, 1);
  4410. smp_wmb();
  4411. local_irq_disable();
  4412. req_event = kvm_check_request(KVM_REQ_EVENT, vcpu);
  4413. if (!atomic_read(&vcpu->guest_mode) || vcpu->requests
  4414. || need_resched() || signal_pending(current)) {
  4415. if (req_event)
  4416. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4417. atomic_set(&vcpu->guest_mode, 0);
  4418. smp_wmb();
  4419. local_irq_enable();
  4420. preempt_enable();
  4421. r = 1;
  4422. goto out;
  4423. }
  4424. if (req_event || req_int_win) {
  4425. inject_pending_event(vcpu);
  4426. /* enable NMI/IRQ window open exits if needed */
  4427. if (vcpu->arch.nmi_pending)
  4428. kvm_x86_ops->enable_nmi_window(vcpu);
  4429. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  4430. kvm_x86_ops->enable_irq_window(vcpu);
  4431. if (kvm_lapic_enabled(vcpu)) {
  4432. update_cr8_intercept(vcpu);
  4433. kvm_lapic_sync_to_vapic(vcpu);
  4434. }
  4435. }
  4436. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4437. kvm_guest_enter();
  4438. if (unlikely(vcpu->arch.switch_db_regs)) {
  4439. set_debugreg(0, 7);
  4440. set_debugreg(vcpu->arch.eff_db[0], 0);
  4441. set_debugreg(vcpu->arch.eff_db[1], 1);
  4442. set_debugreg(vcpu->arch.eff_db[2], 2);
  4443. set_debugreg(vcpu->arch.eff_db[3], 3);
  4444. }
  4445. trace_kvm_entry(vcpu->vcpu_id);
  4446. kvm_x86_ops->run(vcpu);
  4447. /*
  4448. * If the guest has used debug registers, at least dr7
  4449. * will be disabled while returning to the host.
  4450. * If we don't have active breakpoints in the host, we don't
  4451. * care about the messed up debug address registers. But if
  4452. * we have some of them active, restore the old state.
  4453. */
  4454. if (hw_breakpoint_active())
  4455. hw_breakpoint_restore();
  4456. kvm_get_msr(vcpu, MSR_IA32_TSC, &vcpu->arch.last_guest_tsc);
  4457. atomic_set(&vcpu->guest_mode, 0);
  4458. smp_wmb();
  4459. local_irq_enable();
  4460. ++vcpu->stat.exits;
  4461. /*
  4462. * We must have an instruction between local_irq_enable() and
  4463. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  4464. * the interrupt shadow. The stat.exits increment will do nicely.
  4465. * But we need to prevent reordering, hence this barrier():
  4466. */
  4467. barrier();
  4468. kvm_guest_exit();
  4469. preempt_enable();
  4470. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4471. /*
  4472. * Profile KVM exit RIPs:
  4473. */
  4474. if (unlikely(prof_on == KVM_PROFILING)) {
  4475. unsigned long rip = kvm_rip_read(vcpu);
  4476. profile_hit(KVM_PROFILING, (void *)rip);
  4477. }
  4478. kvm_lapic_sync_from_vapic(vcpu);
  4479. r = kvm_x86_ops->handle_exit(vcpu);
  4480. out:
  4481. return r;
  4482. }
  4483. static int __vcpu_run(struct kvm_vcpu *vcpu)
  4484. {
  4485. int r;
  4486. struct kvm *kvm = vcpu->kvm;
  4487. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  4488. pr_debug("vcpu %d received sipi with vector # %x\n",
  4489. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  4490. kvm_lapic_reset(vcpu);
  4491. r = kvm_arch_vcpu_reset(vcpu);
  4492. if (r)
  4493. return r;
  4494. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4495. }
  4496. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4497. vapic_enter(vcpu);
  4498. r = 1;
  4499. while (r > 0) {
  4500. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  4501. r = vcpu_enter_guest(vcpu);
  4502. else {
  4503. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4504. kvm_vcpu_block(vcpu);
  4505. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4506. if (kvm_check_request(KVM_REQ_UNHALT, vcpu))
  4507. {
  4508. switch(vcpu->arch.mp_state) {
  4509. case KVM_MP_STATE_HALTED:
  4510. vcpu->arch.mp_state =
  4511. KVM_MP_STATE_RUNNABLE;
  4512. case KVM_MP_STATE_RUNNABLE:
  4513. break;
  4514. case KVM_MP_STATE_SIPI_RECEIVED:
  4515. default:
  4516. r = -EINTR;
  4517. break;
  4518. }
  4519. }
  4520. }
  4521. if (r <= 0)
  4522. break;
  4523. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  4524. if (kvm_cpu_has_pending_timer(vcpu))
  4525. kvm_inject_pending_timer_irqs(vcpu);
  4526. if (dm_request_for_irq_injection(vcpu)) {
  4527. r = -EINTR;
  4528. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4529. ++vcpu->stat.request_irq_exits;
  4530. }
  4531. if (signal_pending(current)) {
  4532. r = -EINTR;
  4533. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4534. ++vcpu->stat.signal_exits;
  4535. }
  4536. if (need_resched()) {
  4537. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4538. kvm_resched(vcpu);
  4539. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4540. }
  4541. }
  4542. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4543. vapic_exit(vcpu);
  4544. return r;
  4545. }
  4546. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  4547. {
  4548. int r;
  4549. sigset_t sigsaved;
  4550. if (vcpu->sigset_active)
  4551. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  4552. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  4553. kvm_vcpu_block(vcpu);
  4554. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  4555. r = -EAGAIN;
  4556. goto out;
  4557. }
  4558. /* re-sync apic's tpr */
  4559. if (!irqchip_in_kernel(vcpu->kvm))
  4560. kvm_set_cr8(vcpu, kvm_run->cr8);
  4561. if (vcpu->arch.pio.count || vcpu->mmio_needed) {
  4562. if (vcpu->mmio_needed) {
  4563. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  4564. vcpu->mmio_read_completed = 1;
  4565. vcpu->mmio_needed = 0;
  4566. }
  4567. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4568. r = emulate_instruction(vcpu, 0, 0, EMULTYPE_NO_DECODE);
  4569. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4570. if (r != EMULATE_DONE) {
  4571. r = 0;
  4572. goto out;
  4573. }
  4574. }
  4575. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  4576. kvm_register_write(vcpu, VCPU_REGS_RAX,
  4577. kvm_run->hypercall.ret);
  4578. r = __vcpu_run(vcpu);
  4579. out:
  4580. post_kvm_run_save(vcpu);
  4581. if (vcpu->sigset_active)
  4582. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  4583. return r;
  4584. }
  4585. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4586. {
  4587. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4588. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4589. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4590. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4591. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4592. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  4593. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  4594. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  4595. #ifdef CONFIG_X86_64
  4596. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  4597. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  4598. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  4599. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  4600. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  4601. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  4602. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  4603. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  4604. #endif
  4605. regs->rip = kvm_rip_read(vcpu);
  4606. regs->rflags = kvm_get_rflags(vcpu);
  4607. return 0;
  4608. }
  4609. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4610. {
  4611. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  4612. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  4613. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  4614. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  4615. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  4616. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  4617. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  4618. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  4619. #ifdef CONFIG_X86_64
  4620. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  4621. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  4622. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  4623. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  4624. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  4625. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  4626. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  4627. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  4628. #endif
  4629. kvm_rip_write(vcpu, regs->rip);
  4630. kvm_set_rflags(vcpu, regs->rflags);
  4631. vcpu->arch.exception.pending = false;
  4632. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4633. return 0;
  4634. }
  4635. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  4636. {
  4637. struct kvm_segment cs;
  4638. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4639. *db = cs.db;
  4640. *l = cs.l;
  4641. }
  4642. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  4643. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  4644. struct kvm_sregs *sregs)
  4645. {
  4646. struct desc_ptr dt;
  4647. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4648. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4649. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4650. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4651. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4652. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4653. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4654. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4655. kvm_x86_ops->get_idt(vcpu, &dt);
  4656. sregs->idt.limit = dt.size;
  4657. sregs->idt.base = dt.address;
  4658. kvm_x86_ops->get_gdt(vcpu, &dt);
  4659. sregs->gdt.limit = dt.size;
  4660. sregs->gdt.base = dt.address;
  4661. sregs->cr0 = kvm_read_cr0(vcpu);
  4662. sregs->cr2 = vcpu->arch.cr2;
  4663. sregs->cr3 = vcpu->arch.cr3;
  4664. sregs->cr4 = kvm_read_cr4(vcpu);
  4665. sregs->cr8 = kvm_get_cr8(vcpu);
  4666. sregs->efer = vcpu->arch.efer;
  4667. sregs->apic_base = kvm_get_apic_base(vcpu);
  4668. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  4669. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  4670. set_bit(vcpu->arch.interrupt.nr,
  4671. (unsigned long *)sregs->interrupt_bitmap);
  4672. return 0;
  4673. }
  4674. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  4675. struct kvm_mp_state *mp_state)
  4676. {
  4677. mp_state->mp_state = vcpu->arch.mp_state;
  4678. return 0;
  4679. }
  4680. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  4681. struct kvm_mp_state *mp_state)
  4682. {
  4683. vcpu->arch.mp_state = mp_state->mp_state;
  4684. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4685. return 0;
  4686. }
  4687. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason,
  4688. bool has_error_code, u32 error_code)
  4689. {
  4690. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  4691. int ret;
  4692. init_emulate_ctxt(vcpu);
  4693. ret = emulator_task_switch(&vcpu->arch.emulate_ctxt,
  4694. tss_selector, reason, has_error_code,
  4695. error_code);
  4696. if (ret)
  4697. return EMULATE_FAIL;
  4698. memcpy(vcpu->arch.regs, c->regs, sizeof c->regs);
  4699. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.eip);
  4700. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  4701. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4702. return EMULATE_DONE;
  4703. }
  4704. EXPORT_SYMBOL_GPL(kvm_task_switch);
  4705. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  4706. struct kvm_sregs *sregs)
  4707. {
  4708. int mmu_reset_needed = 0;
  4709. int pending_vec, max_bits;
  4710. struct desc_ptr dt;
  4711. dt.size = sregs->idt.limit;
  4712. dt.address = sregs->idt.base;
  4713. kvm_x86_ops->set_idt(vcpu, &dt);
  4714. dt.size = sregs->gdt.limit;
  4715. dt.address = sregs->gdt.base;
  4716. kvm_x86_ops->set_gdt(vcpu, &dt);
  4717. vcpu->arch.cr2 = sregs->cr2;
  4718. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  4719. vcpu->arch.cr3 = sregs->cr3;
  4720. kvm_set_cr8(vcpu, sregs->cr8);
  4721. mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
  4722. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  4723. kvm_set_apic_base(vcpu, sregs->apic_base);
  4724. mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
  4725. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  4726. vcpu->arch.cr0 = sregs->cr0;
  4727. mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
  4728. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  4729. if (!is_long_mode(vcpu) && is_pae(vcpu)) {
  4730. load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
  4731. mmu_reset_needed = 1;
  4732. }
  4733. if (mmu_reset_needed)
  4734. kvm_mmu_reset_context(vcpu);
  4735. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  4736. pending_vec = find_first_bit(
  4737. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  4738. if (pending_vec < max_bits) {
  4739. kvm_queue_interrupt(vcpu, pending_vec, false);
  4740. pr_debug("Set back pending irq %d\n", pending_vec);
  4741. if (irqchip_in_kernel(vcpu->kvm))
  4742. kvm_pic_clear_isr_ack(vcpu->kvm);
  4743. }
  4744. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4745. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4746. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4747. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4748. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4749. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4750. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4751. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4752. update_cr8_intercept(vcpu);
  4753. /* Older userspace won't unhalt the vcpu on reset. */
  4754. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  4755. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  4756. !is_protmode(vcpu))
  4757. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4758. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4759. return 0;
  4760. }
  4761. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  4762. struct kvm_guest_debug *dbg)
  4763. {
  4764. unsigned long rflags;
  4765. int i, r;
  4766. if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
  4767. r = -EBUSY;
  4768. if (vcpu->arch.exception.pending)
  4769. goto out;
  4770. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  4771. kvm_queue_exception(vcpu, DB_VECTOR);
  4772. else
  4773. kvm_queue_exception(vcpu, BP_VECTOR);
  4774. }
  4775. /*
  4776. * Read rflags as long as potentially injected trace flags are still
  4777. * filtered out.
  4778. */
  4779. rflags = kvm_get_rflags(vcpu);
  4780. vcpu->guest_debug = dbg->control;
  4781. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  4782. vcpu->guest_debug = 0;
  4783. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4784. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  4785. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  4786. vcpu->arch.switch_db_regs =
  4787. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  4788. } else {
  4789. for (i = 0; i < KVM_NR_DB_REGS; i++)
  4790. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  4791. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  4792. }
  4793. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  4794. vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
  4795. get_segment_base(vcpu, VCPU_SREG_CS);
  4796. /*
  4797. * Trigger an rflags update that will inject or remove the trace
  4798. * flags.
  4799. */
  4800. kvm_set_rflags(vcpu, rflags);
  4801. kvm_x86_ops->set_guest_debug(vcpu, dbg);
  4802. r = 0;
  4803. out:
  4804. return r;
  4805. }
  4806. /*
  4807. * Translate a guest virtual address to a guest physical address.
  4808. */
  4809. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  4810. struct kvm_translation *tr)
  4811. {
  4812. unsigned long vaddr = tr->linear_address;
  4813. gpa_t gpa;
  4814. int idx;
  4815. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4816. gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
  4817. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4818. tr->physical_address = gpa;
  4819. tr->valid = gpa != UNMAPPED_GVA;
  4820. tr->writeable = 1;
  4821. tr->usermode = 0;
  4822. return 0;
  4823. }
  4824. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4825. {
  4826. struct i387_fxsave_struct *fxsave =
  4827. &vcpu->arch.guest_fpu.state->fxsave;
  4828. memcpy(fpu->fpr, fxsave->st_space, 128);
  4829. fpu->fcw = fxsave->cwd;
  4830. fpu->fsw = fxsave->swd;
  4831. fpu->ftwx = fxsave->twd;
  4832. fpu->last_opcode = fxsave->fop;
  4833. fpu->last_ip = fxsave->rip;
  4834. fpu->last_dp = fxsave->rdp;
  4835. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  4836. return 0;
  4837. }
  4838. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4839. {
  4840. struct i387_fxsave_struct *fxsave =
  4841. &vcpu->arch.guest_fpu.state->fxsave;
  4842. memcpy(fxsave->st_space, fpu->fpr, 128);
  4843. fxsave->cwd = fpu->fcw;
  4844. fxsave->swd = fpu->fsw;
  4845. fxsave->twd = fpu->ftwx;
  4846. fxsave->fop = fpu->last_opcode;
  4847. fxsave->rip = fpu->last_ip;
  4848. fxsave->rdp = fpu->last_dp;
  4849. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  4850. return 0;
  4851. }
  4852. int fx_init(struct kvm_vcpu *vcpu)
  4853. {
  4854. int err;
  4855. err = fpu_alloc(&vcpu->arch.guest_fpu);
  4856. if (err)
  4857. return err;
  4858. fpu_finit(&vcpu->arch.guest_fpu);
  4859. /*
  4860. * Ensure guest xcr0 is valid for loading
  4861. */
  4862. vcpu->arch.xcr0 = XSTATE_FP;
  4863. vcpu->arch.cr0 |= X86_CR0_ET;
  4864. return 0;
  4865. }
  4866. EXPORT_SYMBOL_GPL(fx_init);
  4867. static void fx_free(struct kvm_vcpu *vcpu)
  4868. {
  4869. fpu_free(&vcpu->arch.guest_fpu);
  4870. }
  4871. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  4872. {
  4873. if (vcpu->guest_fpu_loaded)
  4874. return;
  4875. /*
  4876. * Restore all possible states in the guest,
  4877. * and assume host would use all available bits.
  4878. * Guest xcr0 would be loaded later.
  4879. */
  4880. kvm_put_guest_xcr0(vcpu);
  4881. vcpu->guest_fpu_loaded = 1;
  4882. unlazy_fpu(current);
  4883. fpu_restore_checking(&vcpu->arch.guest_fpu);
  4884. trace_kvm_fpu(1);
  4885. }
  4886. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  4887. {
  4888. kvm_put_guest_xcr0(vcpu);
  4889. if (!vcpu->guest_fpu_loaded)
  4890. return;
  4891. vcpu->guest_fpu_loaded = 0;
  4892. fpu_save_init(&vcpu->arch.guest_fpu);
  4893. ++vcpu->stat.fpu_reload;
  4894. kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
  4895. trace_kvm_fpu(0);
  4896. }
  4897. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  4898. {
  4899. if (vcpu->arch.time_page) {
  4900. kvm_release_page_dirty(vcpu->arch.time_page);
  4901. vcpu->arch.time_page = NULL;
  4902. }
  4903. free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
  4904. fx_free(vcpu);
  4905. kvm_x86_ops->vcpu_free(vcpu);
  4906. }
  4907. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  4908. unsigned int id)
  4909. {
  4910. if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
  4911. printk_once(KERN_WARNING
  4912. "kvm: SMP vm created on host with unstable TSC; "
  4913. "guest TSC will not be reliable\n");
  4914. return kvm_x86_ops->vcpu_create(kvm, id);
  4915. }
  4916. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  4917. {
  4918. int r;
  4919. vcpu->arch.mtrr_state.have_fixed = 1;
  4920. vcpu_load(vcpu);
  4921. r = kvm_arch_vcpu_reset(vcpu);
  4922. if (r == 0)
  4923. r = kvm_mmu_setup(vcpu);
  4924. vcpu_put(vcpu);
  4925. if (r < 0)
  4926. goto free_vcpu;
  4927. return 0;
  4928. free_vcpu:
  4929. kvm_x86_ops->vcpu_free(vcpu);
  4930. return r;
  4931. }
  4932. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  4933. {
  4934. vcpu_load(vcpu);
  4935. kvm_mmu_unload(vcpu);
  4936. vcpu_put(vcpu);
  4937. fx_free(vcpu);
  4938. kvm_x86_ops->vcpu_free(vcpu);
  4939. }
  4940. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  4941. {
  4942. vcpu->arch.nmi_pending = false;
  4943. vcpu->arch.nmi_injected = false;
  4944. vcpu->arch.switch_db_regs = 0;
  4945. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  4946. vcpu->arch.dr6 = DR6_FIXED_1;
  4947. vcpu->arch.dr7 = DR7_FIXED_1;
  4948. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4949. return kvm_x86_ops->vcpu_reset(vcpu);
  4950. }
  4951. int kvm_arch_hardware_enable(void *garbage)
  4952. {
  4953. struct kvm *kvm;
  4954. struct kvm_vcpu *vcpu;
  4955. int i;
  4956. kvm_shared_msr_cpu_online();
  4957. list_for_each_entry(kvm, &vm_list, vm_list)
  4958. kvm_for_each_vcpu(i, vcpu, kvm)
  4959. if (vcpu->cpu == smp_processor_id())
  4960. kvm_request_guest_time_update(vcpu);
  4961. return kvm_x86_ops->hardware_enable(garbage);
  4962. }
  4963. void kvm_arch_hardware_disable(void *garbage)
  4964. {
  4965. kvm_x86_ops->hardware_disable(garbage);
  4966. drop_user_return_notifiers(garbage);
  4967. }
  4968. int kvm_arch_hardware_setup(void)
  4969. {
  4970. return kvm_x86_ops->hardware_setup();
  4971. }
  4972. void kvm_arch_hardware_unsetup(void)
  4973. {
  4974. kvm_x86_ops->hardware_unsetup();
  4975. }
  4976. void kvm_arch_check_processor_compat(void *rtn)
  4977. {
  4978. kvm_x86_ops->check_processor_compatibility(rtn);
  4979. }
  4980. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  4981. {
  4982. struct page *page;
  4983. struct kvm *kvm;
  4984. int r;
  4985. BUG_ON(vcpu->kvm == NULL);
  4986. kvm = vcpu->kvm;
  4987. vcpu->arch.emulate_ctxt.ops = &emulate_ops;
  4988. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  4989. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  4990. vcpu->arch.mmu.translate_gpa = translate_gpa;
  4991. vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
  4992. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  4993. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4994. else
  4995. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  4996. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  4997. if (!page) {
  4998. r = -ENOMEM;
  4999. goto fail;
  5000. }
  5001. vcpu->arch.pio_data = page_address(page);
  5002. r = kvm_mmu_create(vcpu);
  5003. if (r < 0)
  5004. goto fail_free_pio_data;
  5005. if (irqchip_in_kernel(kvm)) {
  5006. r = kvm_create_lapic(vcpu);
  5007. if (r < 0)
  5008. goto fail_mmu_destroy;
  5009. }
  5010. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  5011. GFP_KERNEL);
  5012. if (!vcpu->arch.mce_banks) {
  5013. r = -ENOMEM;
  5014. goto fail_free_lapic;
  5015. }
  5016. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  5017. if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL))
  5018. goto fail_free_mce_banks;
  5019. return 0;
  5020. fail_free_mce_banks:
  5021. kfree(vcpu->arch.mce_banks);
  5022. fail_free_lapic:
  5023. kvm_free_lapic(vcpu);
  5024. fail_mmu_destroy:
  5025. kvm_mmu_destroy(vcpu);
  5026. fail_free_pio_data:
  5027. free_page((unsigned long)vcpu->arch.pio_data);
  5028. fail:
  5029. return r;
  5030. }
  5031. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  5032. {
  5033. int idx;
  5034. kfree(vcpu->arch.mce_banks);
  5035. kvm_free_lapic(vcpu);
  5036. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5037. kvm_mmu_destroy(vcpu);
  5038. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5039. free_page((unsigned long)vcpu->arch.pio_data);
  5040. }
  5041. struct kvm *kvm_arch_create_vm(void)
  5042. {
  5043. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  5044. if (!kvm)
  5045. return ERR_PTR(-ENOMEM);
  5046. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  5047. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  5048. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  5049. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  5050. spin_lock_init(&kvm->arch.tsc_write_lock);
  5051. return kvm;
  5052. }
  5053. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  5054. {
  5055. vcpu_load(vcpu);
  5056. kvm_mmu_unload(vcpu);
  5057. vcpu_put(vcpu);
  5058. }
  5059. static void kvm_free_vcpus(struct kvm *kvm)
  5060. {
  5061. unsigned int i;
  5062. struct kvm_vcpu *vcpu;
  5063. /*
  5064. * Unpin any mmu pages first.
  5065. */
  5066. kvm_for_each_vcpu(i, vcpu, kvm)
  5067. kvm_unload_vcpu_mmu(vcpu);
  5068. kvm_for_each_vcpu(i, vcpu, kvm)
  5069. kvm_arch_vcpu_free(vcpu);
  5070. mutex_lock(&kvm->lock);
  5071. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  5072. kvm->vcpus[i] = NULL;
  5073. atomic_set(&kvm->online_vcpus, 0);
  5074. mutex_unlock(&kvm->lock);
  5075. }
  5076. void kvm_arch_sync_events(struct kvm *kvm)
  5077. {
  5078. kvm_free_all_assigned_devices(kvm);
  5079. kvm_free_pit(kvm);
  5080. }
  5081. void kvm_arch_destroy_vm(struct kvm *kvm)
  5082. {
  5083. kvm_iommu_unmap_guest(kvm);
  5084. kfree(kvm->arch.vpic);
  5085. kfree(kvm->arch.vioapic);
  5086. kvm_free_vcpus(kvm);
  5087. kvm_free_physmem(kvm);
  5088. if (kvm->arch.apic_access_page)
  5089. put_page(kvm->arch.apic_access_page);
  5090. if (kvm->arch.ept_identity_pagetable)
  5091. put_page(kvm->arch.ept_identity_pagetable);
  5092. cleanup_srcu_struct(&kvm->srcu);
  5093. kfree(kvm);
  5094. }
  5095. int kvm_arch_prepare_memory_region(struct kvm *kvm,
  5096. struct kvm_memory_slot *memslot,
  5097. struct kvm_memory_slot old,
  5098. struct kvm_userspace_memory_region *mem,
  5099. int user_alloc)
  5100. {
  5101. int npages = memslot->npages;
  5102. int map_flags = MAP_PRIVATE | MAP_ANONYMOUS;
  5103. /* Prevent internal slot pages from being moved by fork()/COW. */
  5104. if (memslot->id >= KVM_MEMORY_SLOTS)
  5105. map_flags = MAP_SHARED | MAP_ANONYMOUS;
  5106. /*To keep backward compatibility with older userspace,
  5107. *x86 needs to hanlde !user_alloc case.
  5108. */
  5109. if (!user_alloc) {
  5110. if (npages && !old.rmap) {
  5111. unsigned long userspace_addr;
  5112. down_write(&current->mm->mmap_sem);
  5113. userspace_addr = do_mmap(NULL, 0,
  5114. npages * PAGE_SIZE,
  5115. PROT_READ | PROT_WRITE,
  5116. map_flags,
  5117. 0);
  5118. up_write(&current->mm->mmap_sem);
  5119. if (IS_ERR((void *)userspace_addr))
  5120. return PTR_ERR((void *)userspace_addr);
  5121. memslot->userspace_addr = userspace_addr;
  5122. }
  5123. }
  5124. return 0;
  5125. }
  5126. void kvm_arch_commit_memory_region(struct kvm *kvm,
  5127. struct kvm_userspace_memory_region *mem,
  5128. struct kvm_memory_slot old,
  5129. int user_alloc)
  5130. {
  5131. int npages = mem->memory_size >> PAGE_SHIFT;
  5132. if (!user_alloc && !old.user_alloc && old.rmap && !npages) {
  5133. int ret;
  5134. down_write(&current->mm->mmap_sem);
  5135. ret = do_munmap(current->mm, old.userspace_addr,
  5136. old.npages * PAGE_SIZE);
  5137. up_write(&current->mm->mmap_sem);
  5138. if (ret < 0)
  5139. printk(KERN_WARNING
  5140. "kvm_vm_ioctl_set_memory_region: "
  5141. "failed to munmap memory\n");
  5142. }
  5143. spin_lock(&kvm->mmu_lock);
  5144. if (!kvm->arch.n_requested_mmu_pages) {
  5145. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  5146. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  5147. }
  5148. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  5149. spin_unlock(&kvm->mmu_lock);
  5150. }
  5151. void kvm_arch_flush_shadow(struct kvm *kvm)
  5152. {
  5153. kvm_mmu_zap_all(kvm);
  5154. kvm_reload_remote_mmus(kvm);
  5155. }
  5156. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  5157. {
  5158. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  5159. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  5160. || vcpu->arch.nmi_pending ||
  5161. (kvm_arch_interrupt_allowed(vcpu) &&
  5162. kvm_cpu_has_interrupt(vcpu));
  5163. }
  5164. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  5165. {
  5166. int me;
  5167. int cpu = vcpu->cpu;
  5168. if (waitqueue_active(&vcpu->wq)) {
  5169. wake_up_interruptible(&vcpu->wq);
  5170. ++vcpu->stat.halt_wakeup;
  5171. }
  5172. me = get_cpu();
  5173. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  5174. if (atomic_xchg(&vcpu->guest_mode, 0))
  5175. smp_send_reschedule(cpu);
  5176. put_cpu();
  5177. }
  5178. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  5179. {
  5180. return kvm_x86_ops->interrupt_allowed(vcpu);
  5181. }
  5182. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
  5183. {
  5184. unsigned long current_rip = kvm_rip_read(vcpu) +
  5185. get_segment_base(vcpu, VCPU_SREG_CS);
  5186. return current_rip == linear_rip;
  5187. }
  5188. EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
  5189. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
  5190. {
  5191. unsigned long rflags;
  5192. rflags = kvm_x86_ops->get_rflags(vcpu);
  5193. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5194. rflags &= ~X86_EFLAGS_TF;
  5195. return rflags;
  5196. }
  5197. EXPORT_SYMBOL_GPL(kvm_get_rflags);
  5198. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  5199. {
  5200. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
  5201. kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
  5202. rflags |= X86_EFLAGS_TF;
  5203. kvm_x86_ops->set_rflags(vcpu, rflags);
  5204. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5205. }
  5206. EXPORT_SYMBOL_GPL(kvm_set_rflags);
  5207. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  5208. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  5209. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  5210. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  5211. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
  5212. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
  5213. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
  5214. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
  5215. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
  5216. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
  5217. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
  5218. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);