exception-64s.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. /* PACA save area offsets (exgen, exmc, etc) */
  39. #define EX_R9 0
  40. #define EX_R10 8
  41. #define EX_R11 16
  42. #define EX_R12 24
  43. #define EX_R13 32
  44. #define EX_DAR 40
  45. #define EX_DSISR 48
  46. #define EX_CCR 52
  47. #define EX_R3 56
  48. #define EX_LR 64
  49. #define EX_CFAR 72
  50. #define EX_PPR 80 /* SMT thread status register (priority) */
  51. #define EX_CTR 88
  52. #define EX_SIZE 12 /* size in u64 units */
  53. #ifdef CONFIG_RELOCATABLE
  54. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  55. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  56. LOAD_HANDLER(r12,label); \
  57. mtctr r12; \
  58. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  59. li r10,MSR_RI; \
  60. mtmsrd r10,1; /* Set RI (EE=0) */ \
  61. bctr;
  62. #else
  63. /* If not relocatable, we can jump directly -- and save messing with LR */
  64. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  65. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  66. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  67. li r10,MSR_RI; \
  68. mtmsrd r10,1; /* Set RI (EE=0) */ \
  69. b label;
  70. #endif
  71. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  72. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  73. /*
  74. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  75. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  76. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  77. */
  78. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  79. EXCEPTION_PROLOG_0(area); \
  80. EXCEPTION_PROLOG_1(area, extra, vec); \
  81. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  82. /*
  83. * We're short on space and time in the exception prolog, so we can't
  84. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  85. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  86. * part of label. This requires that the label be within 64KB of kernelbase, and
  87. * that kernelbase be 64K aligned.
  88. */
  89. #define LOAD_HANDLER(reg, label) \
  90. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  91. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  92. #define __LOAD_HANDLER(reg, label) \
  93. ld reg,PACAKBASE(r13); \
  94. ori reg,reg,(ABS_ADDR(label))@l;
  95. /*
  96. * Branches from unrelocated code (e.g., interrupts) to labels outside
  97. * head-y require >64K offsets.
  98. */
  99. #define __LOAD_FAR_HANDLER(reg, label) \
  100. ld reg,PACAKBASE(r13); \
  101. ori reg,reg,(ABS_ADDR(label))@l; \
  102. addis reg,reg,(ABS_ADDR(label))@h;
  103. /* Exception register prefixes */
  104. #define EXC_HV H
  105. #define EXC_STD
  106. #if defined(CONFIG_RELOCATABLE)
  107. /*
  108. * If we support interrupts with relocation on AND we're a relocatable kernel,
  109. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  110. * when required.
  111. */
  112. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  113. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  114. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  115. #else
  116. /* ...else CTR is unused and in register. */
  117. #define SAVE_CTR(reg, area)
  118. #define GET_CTR(reg, area) mfctr reg
  119. #define RESTORE_CTR(reg, area)
  120. #endif
  121. /*
  122. * PPR save/restore macros used in exceptions_64s.S
  123. * Used for P7 or later processors
  124. */
  125. #define SAVE_PPR(area, ra, rb) \
  126. BEGIN_FTR_SECTION_NESTED(940) \
  127. ld ra,PACACURRENT(r13); \
  128. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  129. std rb,TASKTHREADPPR(ra); \
  130. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  131. #define RESTORE_PPR_PACA(area, ra) \
  132. BEGIN_FTR_SECTION_NESTED(941) \
  133. ld ra,area+EX_PPR(r13); \
  134. mtspr SPRN_PPR,ra; \
  135. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  136. /*
  137. * Get an SPR into a register if the CPU has the given feature
  138. */
  139. #define OPT_GET_SPR(ra, spr, ftr) \
  140. BEGIN_FTR_SECTION_NESTED(943) \
  141. mfspr ra,spr; \
  142. END_FTR_SECTION_NESTED(ftr,ftr,943)
  143. /*
  144. * Set an SPR from a register if the CPU has the given feature
  145. */
  146. #define OPT_SET_SPR(ra, spr, ftr) \
  147. BEGIN_FTR_SECTION_NESTED(943) \
  148. mtspr spr,ra; \
  149. END_FTR_SECTION_NESTED(ftr,ftr,943)
  150. /*
  151. * Save a register to the PACA if the CPU has the given feature
  152. */
  153. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  154. BEGIN_FTR_SECTION_NESTED(943) \
  155. std ra,offset(r13); \
  156. END_FTR_SECTION_NESTED(ftr,ftr,943)
  157. #define EXCEPTION_PROLOG_0(area) \
  158. GET_PACA(r13); \
  159. std r9,area+EX_R9(r13); /* save r9 */ \
  160. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  161. HMT_MEDIUM; \
  162. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  163. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  164. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  165. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  166. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  167. SAVE_CTR(r10, area); \
  168. mfcr r9; \
  169. extra(vec); \
  170. std r11,area+EX_R11(r13); \
  171. std r12,area+EX_R12(r13); \
  172. GET_SCRATCH0(r10); \
  173. std r10,area+EX_R13(r13)
  174. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  175. __EXCEPTION_PROLOG_1(area, extra, vec)
  176. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  177. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  178. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  179. LOAD_HANDLER(r12,label) \
  180. mtspr SPRN_##h##SRR0,r12; \
  181. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  182. mtspr SPRN_##h##SRR1,r10; \
  183. h##rfid; \
  184. b . /* prevent speculative execution */
  185. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  186. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  187. /* _NORI variant keeps MSR_RI clear */
  188. #define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  189. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  190. xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
  191. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  192. LOAD_HANDLER(r12,label) \
  193. mtspr SPRN_##h##SRR0,r12; \
  194. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  195. mtspr SPRN_##h##SRR1,r10; \
  196. h##rfid; \
  197. b . /* prevent speculative execution */
  198. #define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  199. __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
  200. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  201. EXCEPTION_PROLOG_0(area); \
  202. EXCEPTION_PROLOG_1(area, extra, vec); \
  203. EXCEPTION_PROLOG_PSERIES_1(label, h);
  204. #define __KVMTEST(h, n) \
  205. lbz r10,HSTATE_IN_GUEST(r13); \
  206. cmpwi r10,0; \
  207. bne do_kvm_##h##n
  208. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  209. /*
  210. * If hv is possible, interrupts come into to the hv version
  211. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  212. * kvmppc_interrupt_pr, if the guest is a PR guest.
  213. */
  214. #define kvmppc_interrupt kvmppc_interrupt_hv
  215. #else
  216. #define kvmppc_interrupt kvmppc_interrupt_pr
  217. #endif
  218. /*
  219. * Branch to label using its 0xC000 address. This results in instruction
  220. * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
  221. * on using mtmsr rather than rfid.
  222. *
  223. * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
  224. * load KBASE for a slight optimisation.
  225. */
  226. #define BRANCH_TO_C000(reg, label) \
  227. __LOAD_HANDLER(reg, label); \
  228. mtctr reg; \
  229. bctr
  230. #ifdef CONFIG_RELOCATABLE
  231. #define BRANCH_TO_COMMON(reg, label) \
  232. __LOAD_HANDLER(reg, label); \
  233. mtctr reg; \
  234. bctr
  235. #define BRANCH_LINK_TO_FAR(label) \
  236. __LOAD_FAR_HANDLER(r12, label); \
  237. mtctr r12; \
  238. bctrl
  239. /*
  240. * KVM requires __LOAD_FAR_HANDLER.
  241. *
  242. * __BRANCH_TO_KVM_EXIT branches are also a special case because they
  243. * explicitly use r9 then reload it from PACA before branching. Hence
  244. * the double-underscore.
  245. */
  246. #define __BRANCH_TO_KVM_EXIT(area, label) \
  247. mfctr r9; \
  248. std r9,HSTATE_SCRATCH1(r13); \
  249. __LOAD_FAR_HANDLER(r9, label); \
  250. mtctr r9; \
  251. ld r9,area+EX_R9(r13); \
  252. bctr
  253. #else
  254. #define BRANCH_TO_COMMON(reg, label) \
  255. b label
  256. #define BRANCH_LINK_TO_FAR(label) \
  257. bl label
  258. #define __BRANCH_TO_KVM_EXIT(area, label) \
  259. ld r9,area+EX_R9(r13); \
  260. b label
  261. #endif
  262. /* Do not enable RI */
  263. #define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
  264. EXCEPTION_PROLOG_0(area); \
  265. EXCEPTION_PROLOG_1(area, extra, vec); \
  266. EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
  267. #define __KVM_HANDLER(area, h, n) \
  268. BEGIN_FTR_SECTION_NESTED(947) \
  269. ld r10,area+EX_CFAR(r13); \
  270. std r10,HSTATE_CFAR(r13); \
  271. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  272. BEGIN_FTR_SECTION_NESTED(948) \
  273. ld r10,area+EX_PPR(r13); \
  274. std r10,HSTATE_PPR(r13); \
  275. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  276. ld r10,area+EX_R10(r13); \
  277. std r12,HSTATE_SCRATCH0(r13); \
  278. sldi r12,r9,32; \
  279. ori r12,r12,(n); \
  280. /* This reloads r9 before branching to kvmppc_interrupt */ \
  281. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
  282. #define __KVM_HANDLER_SKIP(area, h, n) \
  283. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  284. beq 89f; \
  285. BEGIN_FTR_SECTION_NESTED(948) \
  286. ld r10,area+EX_PPR(r13); \
  287. std r10,HSTATE_PPR(r13); \
  288. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  289. ld r10,area+EX_R10(r13); \
  290. std r12,HSTATE_SCRATCH0(r13); \
  291. sldi r12,r9,32; \
  292. ori r12,r12,(n); \
  293. /* This reloads r9 before branching to kvmppc_interrupt */ \
  294. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
  295. 89: mtocrf 0x80,r9; \
  296. ld r9,area+EX_R9(r13); \
  297. ld r10,area+EX_R10(r13); \
  298. b kvmppc_skip_##h##interrupt
  299. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  300. #define KVMTEST(h, n) __KVMTEST(h, n)
  301. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  302. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  303. #else
  304. #define KVMTEST(h, n)
  305. #define KVM_HANDLER(area, h, n)
  306. #define KVM_HANDLER_SKIP(area, h, n)
  307. #endif
  308. #define NOTEST(n)
  309. #define EXCEPTION_PROLOG_COMMON_1() \
  310. std r9,_CCR(r1); /* save CR in stackframe */ \
  311. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  312. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  313. std r10,0(r1); /* make stack chain pointer */ \
  314. std r0,GPR0(r1); /* save r0 in stackframe */ \
  315. std r10,GPR1(r1); /* save r1 in stackframe */ \
  316. /*
  317. * The common exception prolog is used for all except a few exceptions
  318. * such as a segment miss on a kernel address. We have to be prepared
  319. * to take another exception from the point where we first touch the
  320. * kernel stack onwards.
  321. *
  322. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  323. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  324. * SRR1, and relocation is on.
  325. */
  326. #define EXCEPTION_PROLOG_COMMON(n, area) \
  327. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  328. mr r10,r1; /* Save r1 */ \
  329. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  330. beq- 1f; \
  331. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  332. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  333. blt+ cr1,3f; /* abort if it is */ \
  334. li r1,(n); /* will be reloaded later */ \
  335. sth r1,PACA_TRAP_SAVE(r13); \
  336. std r3,area+EX_R3(r13); \
  337. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  338. RESTORE_CTR(r1, area); \
  339. b bad_stack; \
  340. 3: EXCEPTION_PROLOG_COMMON_1(); \
  341. beq 4f; /* if from kernel mode */ \
  342. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  343. SAVE_PPR(area, r9, r10); \
  344. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  345. EXCEPTION_PROLOG_COMMON_3(n) \
  346. ACCOUNT_STOLEN_TIME
  347. /* Save original regs values from save area to stack frame. */
  348. #define EXCEPTION_PROLOG_COMMON_2(area) \
  349. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  350. ld r10,area+EX_R10(r13); \
  351. std r9,GPR9(r1); \
  352. std r10,GPR10(r1); \
  353. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  354. ld r10,area+EX_R12(r13); \
  355. ld r11,area+EX_R13(r13); \
  356. std r9,GPR11(r1); \
  357. std r10,GPR12(r1); \
  358. std r11,GPR13(r1); \
  359. BEGIN_FTR_SECTION_NESTED(66); \
  360. ld r10,area+EX_CFAR(r13); \
  361. std r10,ORIG_GPR3(r1); \
  362. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  363. GET_CTR(r10, area); \
  364. std r10,_CTR(r1);
  365. #define EXCEPTION_PROLOG_COMMON_3(n) \
  366. std r2,GPR2(r1); /* save r2 in stackframe */ \
  367. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  368. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  369. mflr r9; /* Get LR, later save to stack */ \
  370. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  371. std r9,_LINK(r1); \
  372. lbz r10,PACASOFTIRQEN(r13); \
  373. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  374. std r10,SOFTE(r1); \
  375. std r11,_XER(r1); \
  376. li r9,(n)+1; \
  377. std r9,_TRAP(r1); /* set trap number */ \
  378. li r10,0; \
  379. ld r11,exception_marker@toc(r2); \
  380. std r10,RESULT(r1); /* clear regs->result */ \
  381. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  382. /*
  383. * Exception vectors.
  384. */
  385. #define STD_EXCEPTION_PSERIES(vec, label) \
  386. SET_SCRATCH0(r13); /* save r13 */ \
  387. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  388. EXC_STD, KVMTEST_PR, vec); \
  389. /* Version of above for when we have to branch out-of-line */
  390. #define __OOL_EXCEPTION(vec, label, hdlr) \
  391. SET_SCRATCH0(r13) \
  392. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  393. b hdlr;
  394. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  395. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  396. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  397. #define STD_EXCEPTION_HV(loc, vec, label) \
  398. SET_SCRATCH0(r13); /* save r13 */ \
  399. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  400. EXC_HV, KVMTEST_HV, vec);
  401. #define STD_EXCEPTION_HV_OOL(vec, label) \
  402. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  403. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  404. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  405. /* No guest interrupts come through here */ \
  406. SET_SCRATCH0(r13); /* save r13 */ \
  407. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  408. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  409. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  410. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  411. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  412. SET_SCRATCH0(r13); /* save r13 */ \
  413. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
  414. EXC_HV, KVMTEST_HV, vec);
  415. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  416. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  417. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  418. /* This associate vector numbers with bits in paca->irq_happened */
  419. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  420. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  421. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  422. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  423. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  424. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  425. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  426. #define __SOFTEN_TEST(h, vec) \
  427. lbz r10,PACASOFTIRQEN(r13); \
  428. cmpwi r10,0; \
  429. li r10,SOFTEN_VALUE_##vec; \
  430. beq masked_##h##interrupt
  431. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  432. #define SOFTEN_TEST_PR(vec) \
  433. KVMTEST(EXC_STD, vec); \
  434. _SOFTEN_TEST(EXC_STD, vec)
  435. #define SOFTEN_TEST_HV(vec) \
  436. KVMTEST(EXC_HV, vec); \
  437. _SOFTEN_TEST(EXC_HV, vec)
  438. #define KVMTEST_PR(vec) \
  439. KVMTEST(EXC_STD, vec)
  440. #define KVMTEST_HV(vec) \
  441. KVMTEST(EXC_HV, vec)
  442. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  443. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  444. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  445. SET_SCRATCH0(r13); /* save r13 */ \
  446. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  447. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  448. EXCEPTION_PROLOG_PSERIES_1(label, h);
  449. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  450. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  451. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  452. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  453. EXC_STD, SOFTEN_TEST_PR)
  454. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
  455. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
  456. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  457. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  458. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  459. EXC_HV, SOFTEN_TEST_HV)
  460. #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
  461. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  462. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  463. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  464. SET_SCRATCH0(r13); /* save r13 */ \
  465. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  466. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  467. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  468. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  469. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  470. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  471. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  472. EXC_STD, SOFTEN_NOTEST_PR)
  473. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  474. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  475. EXC_HV, SOFTEN_TEST_HV)
  476. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
  477. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  478. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  479. /*
  480. * Our exception common code can be passed various "additions"
  481. * to specify the behaviour of interrupts, whether to kick the
  482. * runlatch, etc...
  483. */
  484. /*
  485. * This addition reconciles our actual IRQ state with the various software
  486. * flags that track it. This may call C code.
  487. */
  488. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  489. #define ADD_NVGPRS \
  490. bl save_nvgprs
  491. #define RUNLATCH_ON \
  492. BEGIN_FTR_SECTION \
  493. CURRENT_THREAD_INFO(r3, r1); \
  494. ld r4,TI_LOCAL_FLAGS(r3); \
  495. andi. r0,r4,_TLF_RUNLATCH; \
  496. beql ppc64_runlatch_on_trampoline; \
  497. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  498. #define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
  499. EXCEPTION_PROLOG_COMMON(trap, area); \
  500. /* Volatile regs are potentially clobbered here */ \
  501. additions; \
  502. addi r3,r1,STACK_FRAME_OVERHEAD; \
  503. bl hdlr; \
  504. b ret
  505. /*
  506. * Exception where stack is already set in r1, r1 is saved in r10, and it
  507. * continues rather than returns.
  508. */
  509. #define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
  510. EXCEPTION_PROLOG_COMMON_1(); \
  511. EXCEPTION_PROLOG_COMMON_2(area); \
  512. EXCEPTION_PROLOG_COMMON_3(trap); \
  513. /* Volatile regs are potentially clobbered here */ \
  514. additions; \
  515. addi r3,r1,STACK_FRAME_OVERHEAD; \
  516. bl hdlr
  517. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  518. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  519. ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
  520. /*
  521. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  522. * in the idle task and therefore need the special idle handling
  523. * (finish nap and runlatch)
  524. */
  525. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  526. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  527. ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  528. /*
  529. * When the idle code in power4_idle puts the CPU into NAP mode,
  530. * it has to do so in a loop, and relies on the external interrupt
  531. * and decrementer interrupt entry code to get it out of the loop.
  532. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  533. * to signal that it is in the loop and needs help to get out.
  534. */
  535. #ifdef CONFIG_PPC_970_NAP
  536. #define FINISH_NAP \
  537. BEGIN_FTR_SECTION \
  538. CURRENT_THREAD_INFO(r11, r1); \
  539. ld r9,TI_LOCAL_FLAGS(r11); \
  540. andi. r10,r9,_TLF_NAPPING; \
  541. bnel power4_fixup_nap; \
  542. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  543. #else
  544. #define FINISH_NAP
  545. #endif
  546. #endif /* _ASM_POWERPC_EXCEPTION_H */