amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. retry:
  56. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  57. flags, NULL, NULL, 0, &robj);
  58. if (r) {
  59. if (r != -ERESTARTSYS) {
  60. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  61. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  62. goto retry;
  63. }
  64. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  65. size, initial_domain, alignment, r);
  66. }
  67. return r;
  68. }
  69. *obj = &robj->gem_base;
  70. return 0;
  71. }
  72. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  73. {
  74. struct drm_device *ddev = adev->ddev;
  75. struct drm_file *file;
  76. mutex_lock(&ddev->filelist_mutex);
  77. list_for_each_entry(file, &ddev->filelist, lhead) {
  78. struct drm_gem_object *gobj;
  79. int handle;
  80. WARN_ONCE(1, "Still active user space clients!\n");
  81. spin_lock(&file->table_lock);
  82. idr_for_each_entry(&file->object_idr, gobj, handle) {
  83. WARN_ONCE(1, "And also active allocations!\n");
  84. drm_gem_object_put_unlocked(gobj);
  85. }
  86. idr_destroy(&file->object_idr);
  87. spin_unlock(&file->table_lock);
  88. }
  89. mutex_unlock(&ddev->filelist_mutex);
  90. }
  91. /*
  92. * Call from drm_gem_handle_create which appear in both new and open ioctl
  93. * case.
  94. */
  95. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  96. struct drm_file *file_priv)
  97. {
  98. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  99. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  100. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  101. struct amdgpu_vm *vm = &fpriv->vm;
  102. struct amdgpu_bo_va *bo_va;
  103. int r;
  104. r = amdgpu_bo_reserve(abo, false);
  105. if (r)
  106. return r;
  107. bo_va = amdgpu_vm_bo_find(vm, abo);
  108. if (!bo_va) {
  109. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  110. } else {
  111. ++bo_va->ref_count;
  112. }
  113. amdgpu_bo_unreserve(abo);
  114. return 0;
  115. }
  116. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  117. struct drm_file *file_priv)
  118. {
  119. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  120. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  121. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  122. struct amdgpu_vm *vm = &fpriv->vm;
  123. struct amdgpu_bo_list_entry vm_pd;
  124. struct list_head list;
  125. struct ttm_validate_buffer tv;
  126. struct ww_acquire_ctx ticket;
  127. struct amdgpu_bo_va *bo_va;
  128. int r;
  129. INIT_LIST_HEAD(&list);
  130. tv.bo = &bo->tbo;
  131. tv.shared = true;
  132. list_add(&tv.head, &list);
  133. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  134. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  135. if (r) {
  136. dev_err(adev->dev, "leaking bo va because "
  137. "we fail to reserve bo (%d)\n", r);
  138. return;
  139. }
  140. bo_va = amdgpu_vm_bo_find(vm, bo);
  141. if (bo_va && --bo_va->ref_count == 0) {
  142. amdgpu_vm_bo_rmv(adev, bo_va);
  143. if (amdgpu_vm_ready(adev, vm)) {
  144. struct dma_fence *fence = NULL;
  145. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  146. if (unlikely(r)) {
  147. dev_err(adev->dev, "failed to clear page "
  148. "tables on GEM object close (%d)\n", r);
  149. }
  150. if (fence) {
  151. amdgpu_bo_fence(bo, fence, true);
  152. dma_fence_put(fence);
  153. }
  154. }
  155. }
  156. ttm_eu_backoff_reservation(&ticket, &list);
  157. }
  158. /*
  159. * GEM ioctls.
  160. */
  161. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  162. struct drm_file *filp)
  163. {
  164. struct amdgpu_device *adev = dev->dev_private;
  165. union drm_amdgpu_gem_create *args = data;
  166. uint64_t size = args->in.bo_size;
  167. struct drm_gem_object *gobj;
  168. uint32_t handle;
  169. bool kernel = false;
  170. int r;
  171. /* reject invalid gem flags */
  172. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  173. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  174. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  175. AMDGPU_GEM_CREATE_VRAM_CLEARED))
  176. return -EINVAL;
  177. /* reject invalid gem domains */
  178. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  179. AMDGPU_GEM_DOMAIN_GTT |
  180. AMDGPU_GEM_DOMAIN_VRAM |
  181. AMDGPU_GEM_DOMAIN_GDS |
  182. AMDGPU_GEM_DOMAIN_GWS |
  183. AMDGPU_GEM_DOMAIN_OA))
  184. return -EINVAL;
  185. /* create a gem object to contain this object in */
  186. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  187. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  188. kernel = true;
  189. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  190. size = size << AMDGPU_GDS_SHIFT;
  191. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  192. size = size << AMDGPU_GWS_SHIFT;
  193. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  194. size = size << AMDGPU_OA_SHIFT;
  195. else
  196. return -EINVAL;
  197. }
  198. size = roundup(size, PAGE_SIZE);
  199. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  200. (u32)(0xffffffff & args->in.domains),
  201. args->in.domain_flags,
  202. kernel, &gobj);
  203. if (r)
  204. return r;
  205. r = drm_gem_handle_create(filp, gobj, &handle);
  206. /* drop reference from allocate - handle holds it now */
  207. drm_gem_object_put_unlocked(gobj);
  208. if (r)
  209. return r;
  210. memset(args, 0, sizeof(*args));
  211. args->out.handle = handle;
  212. return 0;
  213. }
  214. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  215. struct drm_file *filp)
  216. {
  217. struct amdgpu_device *adev = dev->dev_private;
  218. struct drm_amdgpu_gem_userptr *args = data;
  219. struct drm_gem_object *gobj;
  220. struct amdgpu_bo *bo;
  221. uint32_t handle;
  222. int r;
  223. if (offset_in_page(args->addr | args->size))
  224. return -EINVAL;
  225. /* reject unknown flag values */
  226. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  227. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  228. AMDGPU_GEM_USERPTR_REGISTER))
  229. return -EINVAL;
  230. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  231. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  232. /* if we want to write to it we must install a MMU notifier */
  233. return -EACCES;
  234. }
  235. /* create a gem object to contain this object in */
  236. r = amdgpu_gem_object_create(adev, args->size, 0,
  237. AMDGPU_GEM_DOMAIN_CPU, 0,
  238. 0, &gobj);
  239. if (r)
  240. return r;
  241. bo = gem_to_amdgpu_bo(gobj);
  242. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  243. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  244. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  245. if (r)
  246. goto release_object;
  247. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  248. r = amdgpu_mn_register(bo, args->addr);
  249. if (r)
  250. goto release_object;
  251. }
  252. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  253. down_read(&current->mm->mmap_sem);
  254. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  255. bo->tbo.ttm->pages);
  256. if (r)
  257. goto unlock_mmap_sem;
  258. r = amdgpu_bo_reserve(bo, true);
  259. if (r)
  260. goto free_pages;
  261. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  262. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  263. amdgpu_bo_unreserve(bo);
  264. if (r)
  265. goto free_pages;
  266. up_read(&current->mm->mmap_sem);
  267. }
  268. r = drm_gem_handle_create(filp, gobj, &handle);
  269. /* drop reference from allocate - handle holds it now */
  270. drm_gem_object_put_unlocked(gobj);
  271. if (r)
  272. return r;
  273. args->handle = handle;
  274. return 0;
  275. free_pages:
  276. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  277. unlock_mmap_sem:
  278. up_read(&current->mm->mmap_sem);
  279. release_object:
  280. drm_gem_object_put_unlocked(gobj);
  281. return r;
  282. }
  283. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  284. struct drm_device *dev,
  285. uint32_t handle, uint64_t *offset_p)
  286. {
  287. struct drm_gem_object *gobj;
  288. struct amdgpu_bo *robj;
  289. gobj = drm_gem_object_lookup(filp, handle);
  290. if (gobj == NULL) {
  291. return -ENOENT;
  292. }
  293. robj = gem_to_amdgpu_bo(gobj);
  294. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  295. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  296. drm_gem_object_put_unlocked(gobj);
  297. return -EPERM;
  298. }
  299. *offset_p = amdgpu_bo_mmap_offset(robj);
  300. drm_gem_object_put_unlocked(gobj);
  301. return 0;
  302. }
  303. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  304. struct drm_file *filp)
  305. {
  306. union drm_amdgpu_gem_mmap *args = data;
  307. uint32_t handle = args->in.handle;
  308. memset(args, 0, sizeof(*args));
  309. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  310. }
  311. /**
  312. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  313. *
  314. * @timeout_ns: timeout in ns
  315. *
  316. * Calculate the timeout in jiffies from an absolute timeout in ns.
  317. */
  318. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  319. {
  320. unsigned long timeout_jiffies;
  321. ktime_t timeout;
  322. /* clamp timeout if it's to large */
  323. if (((int64_t)timeout_ns) < 0)
  324. return MAX_SCHEDULE_TIMEOUT;
  325. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  326. if (ktime_to_ns(timeout) < 0)
  327. return 0;
  328. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  329. /* clamp timeout to avoid unsigned-> signed overflow */
  330. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  331. return MAX_SCHEDULE_TIMEOUT - 1;
  332. return timeout_jiffies;
  333. }
  334. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  335. struct drm_file *filp)
  336. {
  337. union drm_amdgpu_gem_wait_idle *args = data;
  338. struct drm_gem_object *gobj;
  339. struct amdgpu_bo *robj;
  340. uint32_t handle = args->in.handle;
  341. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  342. int r = 0;
  343. long ret;
  344. gobj = drm_gem_object_lookup(filp, handle);
  345. if (gobj == NULL) {
  346. return -ENOENT;
  347. }
  348. robj = gem_to_amdgpu_bo(gobj);
  349. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  350. timeout);
  351. /* ret == 0 means not signaled,
  352. * ret > 0 means signaled
  353. * ret < 0 means interrupted before timeout
  354. */
  355. if (ret >= 0) {
  356. memset(args, 0, sizeof(*args));
  357. args->out.status = (ret == 0);
  358. } else
  359. r = ret;
  360. drm_gem_object_put_unlocked(gobj);
  361. return r;
  362. }
  363. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  364. struct drm_file *filp)
  365. {
  366. struct drm_amdgpu_gem_metadata *args = data;
  367. struct drm_gem_object *gobj;
  368. struct amdgpu_bo *robj;
  369. int r = -1;
  370. DRM_DEBUG("%d \n", args->handle);
  371. gobj = drm_gem_object_lookup(filp, args->handle);
  372. if (gobj == NULL)
  373. return -ENOENT;
  374. robj = gem_to_amdgpu_bo(gobj);
  375. r = amdgpu_bo_reserve(robj, false);
  376. if (unlikely(r != 0))
  377. goto out;
  378. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  379. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  380. r = amdgpu_bo_get_metadata(robj, args->data.data,
  381. sizeof(args->data.data),
  382. &args->data.data_size_bytes,
  383. &args->data.flags);
  384. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  385. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  386. r = -EINVAL;
  387. goto unreserve;
  388. }
  389. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  390. if (!r)
  391. r = amdgpu_bo_set_metadata(robj, args->data.data,
  392. args->data.data_size_bytes,
  393. args->data.flags);
  394. }
  395. unreserve:
  396. amdgpu_bo_unreserve(robj);
  397. out:
  398. drm_gem_object_put_unlocked(gobj);
  399. return r;
  400. }
  401. /**
  402. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  403. *
  404. * @adev: amdgpu_device pointer
  405. * @vm: vm to update
  406. * @bo_va: bo_va to update
  407. * @list: validation list
  408. * @operation: map, unmap or clear
  409. *
  410. * Update the bo_va directly after setting its address. Errors are not
  411. * vital here, so they are not reported back to userspace.
  412. */
  413. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  414. struct amdgpu_vm *vm,
  415. struct amdgpu_bo_va *bo_va,
  416. struct list_head *list,
  417. uint32_t operation)
  418. {
  419. int r = -ERESTARTSYS;
  420. if (!amdgpu_vm_ready(adev, vm))
  421. goto error;
  422. r = amdgpu_vm_update_directories(adev, vm);
  423. if (r)
  424. goto error;
  425. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  426. if (r)
  427. goto error;
  428. if (operation == AMDGPU_VA_OP_MAP ||
  429. operation == AMDGPU_VA_OP_REPLACE)
  430. r = amdgpu_vm_bo_update(adev, bo_va, false);
  431. error:
  432. if (r && r != -ERESTARTSYS)
  433. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  434. }
  435. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *filp)
  437. {
  438. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  439. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  440. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  441. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  442. AMDGPU_VM_PAGE_PRT;
  443. struct drm_amdgpu_gem_va *args = data;
  444. struct drm_gem_object *gobj;
  445. struct amdgpu_device *adev = dev->dev_private;
  446. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  447. struct amdgpu_bo *abo;
  448. struct amdgpu_bo_va *bo_va;
  449. struct amdgpu_bo_list_entry vm_pd;
  450. struct ttm_validate_buffer tv;
  451. struct ww_acquire_ctx ticket;
  452. struct list_head list;
  453. uint64_t va_flags;
  454. int r = 0;
  455. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  456. dev_err(&dev->pdev->dev,
  457. "va_address 0x%lX is in reserved area 0x%X\n",
  458. (unsigned long)args->va_address,
  459. AMDGPU_VA_RESERVED_SIZE);
  460. return -EINVAL;
  461. }
  462. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  463. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  464. args->flags);
  465. return -EINVAL;
  466. }
  467. switch (args->operation) {
  468. case AMDGPU_VA_OP_MAP:
  469. case AMDGPU_VA_OP_UNMAP:
  470. case AMDGPU_VA_OP_CLEAR:
  471. case AMDGPU_VA_OP_REPLACE:
  472. break;
  473. default:
  474. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  475. args->operation);
  476. return -EINVAL;
  477. }
  478. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  479. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  480. if (amdgpu_kms_vram_lost(adev, fpriv))
  481. return -ENODEV;
  482. }
  483. INIT_LIST_HEAD(&list);
  484. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  485. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  486. gobj = drm_gem_object_lookup(filp, args->handle);
  487. if (gobj == NULL)
  488. return -ENOENT;
  489. abo = gem_to_amdgpu_bo(gobj);
  490. tv.bo = &abo->tbo;
  491. tv.shared = false;
  492. list_add(&tv.head, &list);
  493. } else {
  494. gobj = NULL;
  495. abo = NULL;
  496. }
  497. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  498. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  499. if (r)
  500. goto error_unref;
  501. if (abo) {
  502. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  503. if (!bo_va) {
  504. r = -ENOENT;
  505. goto error_backoff;
  506. }
  507. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  508. bo_va = fpriv->prt_va;
  509. } else {
  510. bo_va = NULL;
  511. }
  512. switch (args->operation) {
  513. case AMDGPU_VA_OP_MAP:
  514. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  515. args->map_size);
  516. if (r)
  517. goto error_backoff;
  518. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  519. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  520. args->offset_in_bo, args->map_size,
  521. va_flags);
  522. break;
  523. case AMDGPU_VA_OP_UNMAP:
  524. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  525. break;
  526. case AMDGPU_VA_OP_CLEAR:
  527. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  528. args->va_address,
  529. args->map_size);
  530. break;
  531. case AMDGPU_VA_OP_REPLACE:
  532. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  533. args->map_size);
  534. if (r)
  535. goto error_backoff;
  536. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  537. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  538. args->offset_in_bo, args->map_size,
  539. va_flags);
  540. break;
  541. default:
  542. break;
  543. }
  544. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  545. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  546. args->operation);
  547. error_backoff:
  548. ttm_eu_backoff_reservation(&ticket, &list);
  549. error_unref:
  550. drm_gem_object_put_unlocked(gobj);
  551. return r;
  552. }
  553. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  554. struct drm_file *filp)
  555. {
  556. struct drm_amdgpu_gem_op *args = data;
  557. struct drm_gem_object *gobj;
  558. struct amdgpu_bo *robj;
  559. int r;
  560. gobj = drm_gem_object_lookup(filp, args->handle);
  561. if (gobj == NULL) {
  562. return -ENOENT;
  563. }
  564. robj = gem_to_amdgpu_bo(gobj);
  565. r = amdgpu_bo_reserve(robj, false);
  566. if (unlikely(r))
  567. goto out;
  568. switch (args->op) {
  569. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  570. struct drm_amdgpu_gem_create_in info;
  571. void __user *out = u64_to_user_ptr(args->value);
  572. info.bo_size = robj->gem_base.size;
  573. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  574. info.domains = robj->preferred_domains;
  575. info.domain_flags = robj->flags;
  576. amdgpu_bo_unreserve(robj);
  577. if (copy_to_user(out, &info, sizeof(info)))
  578. r = -EFAULT;
  579. break;
  580. }
  581. case AMDGPU_GEM_OP_SET_PLACEMENT:
  582. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  583. r = -EINVAL;
  584. amdgpu_bo_unreserve(robj);
  585. break;
  586. }
  587. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  588. r = -EPERM;
  589. amdgpu_bo_unreserve(robj);
  590. break;
  591. }
  592. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  593. AMDGPU_GEM_DOMAIN_GTT |
  594. AMDGPU_GEM_DOMAIN_CPU);
  595. robj->allowed_domains = robj->preferred_domains;
  596. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  597. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  598. amdgpu_bo_unreserve(robj);
  599. break;
  600. default:
  601. amdgpu_bo_unreserve(robj);
  602. r = -EINVAL;
  603. }
  604. out:
  605. drm_gem_object_put_unlocked(gobj);
  606. return r;
  607. }
  608. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  609. struct drm_device *dev,
  610. struct drm_mode_create_dumb *args)
  611. {
  612. struct amdgpu_device *adev = dev->dev_private;
  613. struct drm_gem_object *gobj;
  614. uint32_t handle;
  615. int r;
  616. args->pitch = amdgpu_align_pitch(adev, args->width,
  617. DIV_ROUND_UP(args->bpp, 8), 0);
  618. args->size = (u64)args->pitch * args->height;
  619. args->size = ALIGN(args->size, PAGE_SIZE);
  620. r = amdgpu_gem_object_create(adev, args->size, 0,
  621. AMDGPU_GEM_DOMAIN_VRAM,
  622. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  623. ttm_bo_type_device,
  624. &gobj);
  625. if (r)
  626. return -ENOMEM;
  627. r = drm_gem_handle_create(file_priv, gobj, &handle);
  628. /* drop reference from allocate - handle holds it now */
  629. drm_gem_object_put_unlocked(gobj);
  630. if (r) {
  631. return r;
  632. }
  633. args->handle = handle;
  634. return 0;
  635. }
  636. #if defined(CONFIG_DEBUG_FS)
  637. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  638. {
  639. struct drm_gem_object *gobj = ptr;
  640. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  641. struct seq_file *m = data;
  642. unsigned domain;
  643. const char *placement;
  644. unsigned pin_count;
  645. uint64_t offset;
  646. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  647. switch (domain) {
  648. case AMDGPU_GEM_DOMAIN_VRAM:
  649. placement = "VRAM";
  650. break;
  651. case AMDGPU_GEM_DOMAIN_GTT:
  652. placement = " GTT";
  653. break;
  654. case AMDGPU_GEM_DOMAIN_CPU:
  655. default:
  656. placement = " CPU";
  657. break;
  658. }
  659. seq_printf(m, "\t0x%08x: %12ld byte %s",
  660. id, amdgpu_bo_size(bo), placement);
  661. offset = ACCESS_ONCE(bo->tbo.mem.start);
  662. if (offset != AMDGPU_BO_INVALID_OFFSET)
  663. seq_printf(m, " @ 0x%010Lx", offset);
  664. pin_count = ACCESS_ONCE(bo->pin_count);
  665. if (pin_count)
  666. seq_printf(m, " pin count %d", pin_count);
  667. seq_printf(m, "\n");
  668. return 0;
  669. }
  670. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  671. {
  672. struct drm_info_node *node = (struct drm_info_node *)m->private;
  673. struct drm_device *dev = node->minor->dev;
  674. struct drm_file *file;
  675. int r;
  676. r = mutex_lock_interruptible(&dev->filelist_mutex);
  677. if (r)
  678. return r;
  679. list_for_each_entry(file, &dev->filelist, lhead) {
  680. struct task_struct *task;
  681. /*
  682. * Although we have a valid reference on file->pid, that does
  683. * not guarantee that the task_struct who called get_pid() is
  684. * still alive (e.g. get_pid(current) => fork() => exit()).
  685. * Therefore, we need to protect this ->comm access using RCU.
  686. */
  687. rcu_read_lock();
  688. task = pid_task(file->pid, PIDTYPE_PID);
  689. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  690. task ? task->comm : "<unknown>");
  691. rcu_read_unlock();
  692. spin_lock(&file->table_lock);
  693. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  694. spin_unlock(&file->table_lock);
  695. }
  696. mutex_unlock(&dev->filelist_mutex);
  697. return 0;
  698. }
  699. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  700. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  701. };
  702. #endif
  703. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  704. {
  705. #if defined(CONFIG_DEBUG_FS)
  706. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  707. #endif
  708. return 0;
  709. }