emulate.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  83. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  84. #define Undefined (1<<25) /* No Such Instruction */
  85. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  86. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  87. #define No64 (1<<28)
  88. /* Source 2 operand type */
  89. #define Src2None (0<<29)
  90. #define Src2CL (1<<29)
  91. #define Src2ImmByte (2<<29)
  92. #define Src2One (3<<29)
  93. #define Src2Mask (7<<29)
  94. #define X2(x...) x, x
  95. #define X3(x...) X2(x), x
  96. #define X4(x...) X2(x), X2(x)
  97. #define X5(x...) X4(x), x
  98. #define X6(x...) X4(x), X2(x)
  99. #define X7(x...) X4(x), X3(x)
  100. #define X8(x...) X4(x), X4(x)
  101. #define X16(x...) X8(x), X8(x)
  102. struct opcode {
  103. u32 flags;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. } u;
  109. };
  110. struct group_dual {
  111. struct opcode mod012[8];
  112. struct opcode mod3[8];
  113. };
  114. /* EFLAGS bit definitions. */
  115. #define EFLG_ID (1<<21)
  116. #define EFLG_VIP (1<<20)
  117. #define EFLG_VIF (1<<19)
  118. #define EFLG_AC (1<<18)
  119. #define EFLG_VM (1<<17)
  120. #define EFLG_RF (1<<16)
  121. #define EFLG_IOPL (3<<12)
  122. #define EFLG_NT (1<<14)
  123. #define EFLG_OF (1<<11)
  124. #define EFLG_DF (1<<10)
  125. #define EFLG_IF (1<<9)
  126. #define EFLG_TF (1<<8)
  127. #define EFLG_SF (1<<7)
  128. #define EFLG_ZF (1<<6)
  129. #define EFLG_AF (1<<4)
  130. #define EFLG_PF (1<<2)
  131. #define EFLG_CF (1<<0)
  132. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  133. #define EFLG_RESERVED_ONE_MASK 2
  134. /*
  135. * Instruction emulation:
  136. * Most instructions are emulated directly via a fragment of inline assembly
  137. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  138. * any modified flags.
  139. */
  140. #if defined(CONFIG_X86_64)
  141. #define _LO32 "k" /* force 32-bit operand */
  142. #define _STK "%%rsp" /* stack pointer */
  143. #elif defined(__i386__)
  144. #define _LO32 "" /* force 32-bit operand */
  145. #define _STK "%%esp" /* stack pointer */
  146. #endif
  147. /*
  148. * These EFLAGS bits are restored from saved value during emulation, and
  149. * any changes are written back to the saved value after emulation.
  150. */
  151. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  152. /* Before executing instruction: restore necessary bits in EFLAGS. */
  153. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  154. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  155. "movl %"_sav",%"_LO32 _tmp"; " \
  156. "push %"_tmp"; " \
  157. "push %"_tmp"; " \
  158. "movl %"_msk",%"_LO32 _tmp"; " \
  159. "andl %"_LO32 _tmp",("_STK"); " \
  160. "pushf; " \
  161. "notl %"_LO32 _tmp"; " \
  162. "andl %"_LO32 _tmp",("_STK"); " \
  163. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  164. "pop %"_tmp"; " \
  165. "orl %"_LO32 _tmp",("_STK"); " \
  166. "popf; " \
  167. "pop %"_sav"; "
  168. /* After executing instruction: write-back necessary bits in EFLAGS. */
  169. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  170. /* _sav |= EFLAGS & _msk; */ \
  171. "pushf; " \
  172. "pop %"_tmp"; " \
  173. "andl %"_msk",%"_LO32 _tmp"; " \
  174. "orl %"_LO32 _tmp",%"_sav"; "
  175. #ifdef CONFIG_X86_64
  176. #define ON64(x) x
  177. #else
  178. #define ON64(x)
  179. #endif
  180. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  181. do { \
  182. __asm__ __volatile__ ( \
  183. _PRE_EFLAGS("0", "4", "2") \
  184. _op _suffix " %"_x"3,%1; " \
  185. _POST_EFLAGS("0", "4", "2") \
  186. : "=m" (_eflags), "=m" ((_dst).val), \
  187. "=&r" (_tmp) \
  188. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  189. } while (0)
  190. /* Raw emulation: instruction has two explicit operands. */
  191. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  192. do { \
  193. unsigned long _tmp; \
  194. \
  195. switch ((_dst).bytes) { \
  196. case 2: \
  197. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  198. break; \
  199. case 4: \
  200. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  201. break; \
  202. case 8: \
  203. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  204. break; \
  205. } \
  206. } while (0)
  207. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  208. do { \
  209. unsigned long _tmp; \
  210. switch ((_dst).bytes) { \
  211. case 1: \
  212. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  213. break; \
  214. default: \
  215. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  216. _wx, _wy, _lx, _ly, _qx, _qy); \
  217. break; \
  218. } \
  219. } while (0)
  220. /* Source operand is byte-sized and may be restricted to just %cl. */
  221. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  222. __emulate_2op(_op, _src, _dst, _eflags, \
  223. "b", "c", "b", "c", "b", "c", "b", "c")
  224. /* Source operand is byte, word, long or quad sized. */
  225. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  226. __emulate_2op(_op, _src, _dst, _eflags, \
  227. "b", "q", "w", "r", _LO32, "r", "", "r")
  228. /* Source operand is word, long or quad sized. */
  229. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  230. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  231. "w", "r", _LO32, "r", "", "r")
  232. /* Instruction has three operands and one operand is stored in ECX register */
  233. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  234. do { \
  235. unsigned long _tmp; \
  236. _type _clv = (_cl).val; \
  237. _type _srcv = (_src).val; \
  238. _type _dstv = (_dst).val; \
  239. \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "5", "2") \
  242. _op _suffix " %4,%1 \n" \
  243. _POST_EFLAGS("0", "5", "2") \
  244. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  245. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  246. ); \
  247. \
  248. (_cl).val = (unsigned long) _clv; \
  249. (_src).val = (unsigned long) _srcv; \
  250. (_dst).val = (unsigned long) _dstv; \
  251. } while (0)
  252. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  253. do { \
  254. switch ((_dst).bytes) { \
  255. case 2: \
  256. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  257. "w", unsigned short); \
  258. break; \
  259. case 4: \
  260. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  261. "l", unsigned int); \
  262. break; \
  263. case 8: \
  264. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "q", unsigned long)); \
  266. break; \
  267. } \
  268. } while (0)
  269. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  270. do { \
  271. unsigned long _tmp; \
  272. \
  273. __asm__ __volatile__ ( \
  274. _PRE_EFLAGS("0", "3", "2") \
  275. _op _suffix " %1; " \
  276. _POST_EFLAGS("0", "3", "2") \
  277. : "=m" (_eflags), "+m" ((_dst).val), \
  278. "=&r" (_tmp) \
  279. : "i" (EFLAGS_MASK)); \
  280. } while (0)
  281. /* Instruction has only one explicit operand (no source operand). */
  282. #define emulate_1op(_op, _dst, _eflags) \
  283. do { \
  284. switch ((_dst).bytes) { \
  285. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  286. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  287. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  288. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  289. } \
  290. } while (0)
  291. /* Fetch next part of the instruction being emulated. */
  292. #define insn_fetch(_type, _size, _eip) \
  293. ({ unsigned long _x; \
  294. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  295. if (rc != X86EMUL_CONTINUE) \
  296. goto done; \
  297. (_eip) += (_size); \
  298. (_type)_x; \
  299. })
  300. #define insn_fetch_arr(_arr, _size, _eip) \
  301. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  302. if (rc != X86EMUL_CONTINUE) \
  303. goto done; \
  304. (_eip) += (_size); \
  305. })
  306. static inline unsigned long ad_mask(struct decode_cache *c)
  307. {
  308. return (1UL << (c->ad_bytes << 3)) - 1;
  309. }
  310. /* Access/update address held in a register, based on addressing mode. */
  311. static inline unsigned long
  312. address_mask(struct decode_cache *c, unsigned long reg)
  313. {
  314. if (c->ad_bytes == sizeof(unsigned long))
  315. return reg;
  316. else
  317. return reg & ad_mask(c);
  318. }
  319. static inline unsigned long
  320. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  321. {
  322. return base + address_mask(c, reg);
  323. }
  324. static inline void
  325. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  326. {
  327. if (c->ad_bytes == sizeof(unsigned long))
  328. *reg += inc;
  329. else
  330. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  331. }
  332. static inline void jmp_rel(struct decode_cache *c, int rel)
  333. {
  334. register_address_increment(c, &c->eip, rel);
  335. }
  336. static void set_seg_override(struct decode_cache *c, int seg)
  337. {
  338. c->has_seg_override = true;
  339. c->seg_override = seg;
  340. }
  341. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  342. struct x86_emulate_ops *ops, int seg)
  343. {
  344. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  345. return 0;
  346. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  347. }
  348. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  349. struct x86_emulate_ops *ops,
  350. struct decode_cache *c)
  351. {
  352. if (!c->has_seg_override)
  353. return 0;
  354. return seg_base(ctxt, ops, c->seg_override);
  355. }
  356. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  357. struct x86_emulate_ops *ops)
  358. {
  359. return seg_base(ctxt, ops, VCPU_SREG_ES);
  360. }
  361. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  362. struct x86_emulate_ops *ops)
  363. {
  364. return seg_base(ctxt, ops, VCPU_SREG_SS);
  365. }
  366. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  367. u32 error, bool valid)
  368. {
  369. ctxt->exception = vec;
  370. ctxt->error_code = error;
  371. ctxt->error_code_valid = valid;
  372. ctxt->restart = false;
  373. }
  374. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  375. {
  376. emulate_exception(ctxt, GP_VECTOR, err, true);
  377. }
  378. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  379. int err)
  380. {
  381. ctxt->cr2 = addr;
  382. emulate_exception(ctxt, PF_VECTOR, err, true);
  383. }
  384. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  385. {
  386. emulate_exception(ctxt, UD_VECTOR, 0, false);
  387. }
  388. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  389. {
  390. emulate_exception(ctxt, TS_VECTOR, err, true);
  391. }
  392. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  393. struct x86_emulate_ops *ops,
  394. unsigned long eip, u8 *dest)
  395. {
  396. struct fetch_cache *fc = &ctxt->decode.fetch;
  397. int rc;
  398. int size, cur_size;
  399. if (eip == fc->end) {
  400. cur_size = fc->end - fc->start;
  401. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  402. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  403. size, ctxt->vcpu, NULL);
  404. if (rc != X86EMUL_CONTINUE)
  405. return rc;
  406. fc->end += size;
  407. }
  408. *dest = fc->data[eip - fc->start];
  409. return X86EMUL_CONTINUE;
  410. }
  411. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  412. struct x86_emulate_ops *ops,
  413. unsigned long eip, void *dest, unsigned size)
  414. {
  415. int rc;
  416. /* x86 instructions are limited to 15 bytes. */
  417. if (eip + size - ctxt->eip > 15)
  418. return X86EMUL_UNHANDLEABLE;
  419. while (size--) {
  420. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  421. if (rc != X86EMUL_CONTINUE)
  422. return rc;
  423. }
  424. return X86EMUL_CONTINUE;
  425. }
  426. /*
  427. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  428. * pointer into the block that addresses the relevant register.
  429. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  430. */
  431. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  432. int highbyte_regs)
  433. {
  434. void *p;
  435. p = &regs[modrm_reg];
  436. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  437. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  438. return p;
  439. }
  440. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  441. struct x86_emulate_ops *ops,
  442. ulong addr,
  443. u16 *size, unsigned long *address, int op_bytes)
  444. {
  445. int rc;
  446. if (op_bytes == 2)
  447. op_bytes = 3;
  448. *address = 0;
  449. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  450. if (rc != X86EMUL_CONTINUE)
  451. return rc;
  452. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  453. return rc;
  454. }
  455. static int test_cc(unsigned int condition, unsigned int flags)
  456. {
  457. int rc = 0;
  458. switch ((condition & 15) >> 1) {
  459. case 0: /* o */
  460. rc |= (flags & EFLG_OF);
  461. break;
  462. case 1: /* b/c/nae */
  463. rc |= (flags & EFLG_CF);
  464. break;
  465. case 2: /* z/e */
  466. rc |= (flags & EFLG_ZF);
  467. break;
  468. case 3: /* be/na */
  469. rc |= (flags & (EFLG_CF|EFLG_ZF));
  470. break;
  471. case 4: /* s */
  472. rc |= (flags & EFLG_SF);
  473. break;
  474. case 5: /* p/pe */
  475. rc |= (flags & EFLG_PF);
  476. break;
  477. case 7: /* le/ng */
  478. rc |= (flags & EFLG_ZF);
  479. /* fall through */
  480. case 6: /* l/nge */
  481. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  482. break;
  483. }
  484. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  485. return (!!rc ^ (condition & 1));
  486. }
  487. static void fetch_register_operand(struct operand *op)
  488. {
  489. switch (op->bytes) {
  490. case 1:
  491. op->val = *(u8 *)op->addr.reg;
  492. break;
  493. case 2:
  494. op->val = *(u16 *)op->addr.reg;
  495. break;
  496. case 4:
  497. op->val = *(u32 *)op->addr.reg;
  498. break;
  499. case 8:
  500. op->val = *(u64 *)op->addr.reg;
  501. break;
  502. }
  503. }
  504. static void decode_register_operand(struct operand *op,
  505. struct decode_cache *c,
  506. int inhibit_bytereg)
  507. {
  508. unsigned reg = c->modrm_reg;
  509. int highbyte_regs = c->rex_prefix == 0;
  510. if (!(c->d & ModRM))
  511. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  512. op->type = OP_REG;
  513. if ((c->d & ByteOp) && !inhibit_bytereg) {
  514. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  515. op->bytes = 1;
  516. } else {
  517. op->addr.reg = decode_register(reg, c->regs, 0);
  518. op->bytes = c->op_bytes;
  519. }
  520. fetch_register_operand(op);
  521. op->orig_val = op->val;
  522. }
  523. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  524. struct x86_emulate_ops *ops,
  525. struct operand *op)
  526. {
  527. struct decode_cache *c = &ctxt->decode;
  528. u8 sib;
  529. int index_reg = 0, base_reg = 0, scale;
  530. int rc = X86EMUL_CONTINUE;
  531. ulong modrm_ea = 0;
  532. if (c->rex_prefix) {
  533. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  534. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  535. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  536. }
  537. c->modrm = insn_fetch(u8, 1, c->eip);
  538. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  539. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  540. c->modrm_rm |= (c->modrm & 0x07);
  541. c->modrm_seg = VCPU_SREG_DS;
  542. if (c->modrm_mod == 3) {
  543. op->type = OP_REG;
  544. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  545. op->addr.reg = decode_register(c->modrm_rm,
  546. c->regs, c->d & ByteOp);
  547. fetch_register_operand(op);
  548. return rc;
  549. }
  550. op->type = OP_MEM;
  551. if (c->ad_bytes == 2) {
  552. unsigned bx = c->regs[VCPU_REGS_RBX];
  553. unsigned bp = c->regs[VCPU_REGS_RBP];
  554. unsigned si = c->regs[VCPU_REGS_RSI];
  555. unsigned di = c->regs[VCPU_REGS_RDI];
  556. /* 16-bit ModR/M decode. */
  557. switch (c->modrm_mod) {
  558. case 0:
  559. if (c->modrm_rm == 6)
  560. modrm_ea += insn_fetch(u16, 2, c->eip);
  561. break;
  562. case 1:
  563. modrm_ea += insn_fetch(s8, 1, c->eip);
  564. break;
  565. case 2:
  566. modrm_ea += insn_fetch(u16, 2, c->eip);
  567. break;
  568. }
  569. switch (c->modrm_rm) {
  570. case 0:
  571. modrm_ea += bx + si;
  572. break;
  573. case 1:
  574. modrm_ea += bx + di;
  575. break;
  576. case 2:
  577. modrm_ea += bp + si;
  578. break;
  579. case 3:
  580. modrm_ea += bp + di;
  581. break;
  582. case 4:
  583. modrm_ea += si;
  584. break;
  585. case 5:
  586. modrm_ea += di;
  587. break;
  588. case 6:
  589. if (c->modrm_mod != 0)
  590. modrm_ea += bp;
  591. break;
  592. case 7:
  593. modrm_ea += bx;
  594. break;
  595. }
  596. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  597. (c->modrm_rm == 6 && c->modrm_mod != 0))
  598. c->modrm_seg = VCPU_SREG_SS;
  599. modrm_ea = (u16)modrm_ea;
  600. } else {
  601. /* 32/64-bit ModR/M decode. */
  602. if ((c->modrm_rm & 7) == 4) {
  603. sib = insn_fetch(u8, 1, c->eip);
  604. index_reg |= (sib >> 3) & 7;
  605. base_reg |= sib & 7;
  606. scale = sib >> 6;
  607. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  608. modrm_ea += insn_fetch(s32, 4, c->eip);
  609. else
  610. modrm_ea += c->regs[base_reg];
  611. if (index_reg != 4)
  612. modrm_ea += c->regs[index_reg] << scale;
  613. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  614. if (ctxt->mode == X86EMUL_MODE_PROT64)
  615. c->rip_relative = 1;
  616. } else
  617. modrm_ea += c->regs[c->modrm_rm];
  618. switch (c->modrm_mod) {
  619. case 0:
  620. if (c->modrm_rm == 5)
  621. modrm_ea += insn_fetch(s32, 4, c->eip);
  622. break;
  623. case 1:
  624. modrm_ea += insn_fetch(s8, 1, c->eip);
  625. break;
  626. case 2:
  627. modrm_ea += insn_fetch(s32, 4, c->eip);
  628. break;
  629. }
  630. }
  631. op->addr.mem = modrm_ea;
  632. done:
  633. return rc;
  634. }
  635. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  636. struct x86_emulate_ops *ops,
  637. struct operand *op)
  638. {
  639. struct decode_cache *c = &ctxt->decode;
  640. int rc = X86EMUL_CONTINUE;
  641. op->type = OP_MEM;
  642. switch (c->ad_bytes) {
  643. case 2:
  644. op->addr.mem = insn_fetch(u16, 2, c->eip);
  645. break;
  646. case 4:
  647. op->addr.mem = insn_fetch(u32, 4, c->eip);
  648. break;
  649. case 8:
  650. op->addr.mem = insn_fetch(u64, 8, c->eip);
  651. break;
  652. }
  653. done:
  654. return rc;
  655. }
  656. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  657. struct x86_emulate_ops *ops,
  658. unsigned long addr, void *dest, unsigned size)
  659. {
  660. int rc;
  661. struct read_cache *mc = &ctxt->decode.mem_read;
  662. u32 err;
  663. while (size) {
  664. int n = min(size, 8u);
  665. size -= n;
  666. if (mc->pos < mc->end)
  667. goto read_cached;
  668. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  669. ctxt->vcpu);
  670. if (rc == X86EMUL_PROPAGATE_FAULT)
  671. emulate_pf(ctxt, addr, err);
  672. if (rc != X86EMUL_CONTINUE)
  673. return rc;
  674. mc->end += n;
  675. read_cached:
  676. memcpy(dest, mc->data + mc->pos, n);
  677. mc->pos += n;
  678. dest += n;
  679. addr += n;
  680. }
  681. return X86EMUL_CONTINUE;
  682. }
  683. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  684. struct x86_emulate_ops *ops,
  685. unsigned int size, unsigned short port,
  686. void *dest)
  687. {
  688. struct read_cache *rc = &ctxt->decode.io_read;
  689. if (rc->pos == rc->end) { /* refill pio read ahead */
  690. struct decode_cache *c = &ctxt->decode;
  691. unsigned int in_page, n;
  692. unsigned int count = c->rep_prefix ?
  693. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  694. in_page = (ctxt->eflags & EFLG_DF) ?
  695. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  696. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  697. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  698. count);
  699. if (n == 0)
  700. n = 1;
  701. rc->pos = rc->end = 0;
  702. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  703. return 0;
  704. rc->end = n * size;
  705. }
  706. memcpy(dest, rc->data + rc->pos, size);
  707. rc->pos += size;
  708. return 1;
  709. }
  710. static u32 desc_limit_scaled(struct desc_struct *desc)
  711. {
  712. u32 limit = get_desc_limit(desc);
  713. return desc->g ? (limit << 12) | 0xfff : limit;
  714. }
  715. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  716. struct x86_emulate_ops *ops,
  717. u16 selector, struct desc_ptr *dt)
  718. {
  719. if (selector & 1 << 2) {
  720. struct desc_struct desc;
  721. memset (dt, 0, sizeof *dt);
  722. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  723. return;
  724. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  725. dt->address = get_desc_base(&desc);
  726. } else
  727. ops->get_gdt(dt, ctxt->vcpu);
  728. }
  729. /* allowed just for 8 bytes segments */
  730. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  731. struct x86_emulate_ops *ops,
  732. u16 selector, struct desc_struct *desc)
  733. {
  734. struct desc_ptr dt;
  735. u16 index = selector >> 3;
  736. int ret;
  737. u32 err;
  738. ulong addr;
  739. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  740. if (dt.size < index * 8 + 7) {
  741. emulate_gp(ctxt, selector & 0xfffc);
  742. return X86EMUL_PROPAGATE_FAULT;
  743. }
  744. addr = dt.address + index * 8;
  745. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  746. if (ret == X86EMUL_PROPAGATE_FAULT)
  747. emulate_pf(ctxt, addr, err);
  748. return ret;
  749. }
  750. /* allowed just for 8 bytes segments */
  751. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  752. struct x86_emulate_ops *ops,
  753. u16 selector, struct desc_struct *desc)
  754. {
  755. struct desc_ptr dt;
  756. u16 index = selector >> 3;
  757. u32 err;
  758. ulong addr;
  759. int ret;
  760. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  761. if (dt.size < index * 8 + 7) {
  762. emulate_gp(ctxt, selector & 0xfffc);
  763. return X86EMUL_PROPAGATE_FAULT;
  764. }
  765. addr = dt.address + index * 8;
  766. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  767. if (ret == X86EMUL_PROPAGATE_FAULT)
  768. emulate_pf(ctxt, addr, err);
  769. return ret;
  770. }
  771. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  772. struct x86_emulate_ops *ops,
  773. u16 selector, int seg)
  774. {
  775. struct desc_struct seg_desc;
  776. u8 dpl, rpl, cpl;
  777. unsigned err_vec = GP_VECTOR;
  778. u32 err_code = 0;
  779. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  780. int ret;
  781. memset(&seg_desc, 0, sizeof seg_desc);
  782. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  783. || ctxt->mode == X86EMUL_MODE_REAL) {
  784. /* set real mode segment descriptor */
  785. set_desc_base(&seg_desc, selector << 4);
  786. set_desc_limit(&seg_desc, 0xffff);
  787. seg_desc.type = 3;
  788. seg_desc.p = 1;
  789. seg_desc.s = 1;
  790. goto load;
  791. }
  792. /* NULL selector is not valid for TR, CS and SS */
  793. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  794. && null_selector)
  795. goto exception;
  796. /* TR should be in GDT only */
  797. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  798. goto exception;
  799. if (null_selector) /* for NULL selector skip all following checks */
  800. goto load;
  801. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  802. if (ret != X86EMUL_CONTINUE)
  803. return ret;
  804. err_code = selector & 0xfffc;
  805. err_vec = GP_VECTOR;
  806. /* can't load system descriptor into segment selecor */
  807. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  808. goto exception;
  809. if (!seg_desc.p) {
  810. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  811. goto exception;
  812. }
  813. rpl = selector & 3;
  814. dpl = seg_desc.dpl;
  815. cpl = ops->cpl(ctxt->vcpu);
  816. switch (seg) {
  817. case VCPU_SREG_SS:
  818. /*
  819. * segment is not a writable data segment or segment
  820. * selector's RPL != CPL or segment selector's RPL != CPL
  821. */
  822. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  823. goto exception;
  824. break;
  825. case VCPU_SREG_CS:
  826. if (!(seg_desc.type & 8))
  827. goto exception;
  828. if (seg_desc.type & 4) {
  829. /* conforming */
  830. if (dpl > cpl)
  831. goto exception;
  832. } else {
  833. /* nonconforming */
  834. if (rpl > cpl || dpl != cpl)
  835. goto exception;
  836. }
  837. /* CS(RPL) <- CPL */
  838. selector = (selector & 0xfffc) | cpl;
  839. break;
  840. case VCPU_SREG_TR:
  841. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  842. goto exception;
  843. break;
  844. case VCPU_SREG_LDTR:
  845. if (seg_desc.s || seg_desc.type != 2)
  846. goto exception;
  847. break;
  848. default: /* DS, ES, FS, or GS */
  849. /*
  850. * segment is not a data or readable code segment or
  851. * ((segment is a data or nonconforming code segment)
  852. * and (both RPL and CPL > DPL))
  853. */
  854. if ((seg_desc.type & 0xa) == 0x8 ||
  855. (((seg_desc.type & 0xc) != 0xc) &&
  856. (rpl > dpl && cpl > dpl)))
  857. goto exception;
  858. break;
  859. }
  860. if (seg_desc.s) {
  861. /* mark segment as accessed */
  862. seg_desc.type |= 1;
  863. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  864. if (ret != X86EMUL_CONTINUE)
  865. return ret;
  866. }
  867. load:
  868. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  869. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  870. return X86EMUL_CONTINUE;
  871. exception:
  872. emulate_exception(ctxt, err_vec, err_code, true);
  873. return X86EMUL_PROPAGATE_FAULT;
  874. }
  875. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  876. struct x86_emulate_ops *ops)
  877. {
  878. int rc;
  879. struct decode_cache *c = &ctxt->decode;
  880. u32 err;
  881. switch (c->dst.type) {
  882. case OP_REG:
  883. /* The 4-byte case *is* correct:
  884. * in 64-bit mode we zero-extend.
  885. */
  886. switch (c->dst.bytes) {
  887. case 1:
  888. *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
  889. break;
  890. case 2:
  891. *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
  892. break;
  893. case 4:
  894. *c->dst.addr.reg = (u32)c->dst.val;
  895. break; /* 64b: zero-ext */
  896. case 8:
  897. *c->dst.addr.reg = c->dst.val;
  898. break;
  899. }
  900. break;
  901. case OP_MEM:
  902. if (c->lock_prefix)
  903. rc = ops->cmpxchg_emulated(
  904. c->dst.addr.mem,
  905. &c->dst.orig_val,
  906. &c->dst.val,
  907. c->dst.bytes,
  908. &err,
  909. ctxt->vcpu);
  910. else
  911. rc = ops->write_emulated(
  912. c->dst.addr.mem,
  913. &c->dst.val,
  914. c->dst.bytes,
  915. &err,
  916. ctxt->vcpu);
  917. if (rc == X86EMUL_PROPAGATE_FAULT)
  918. emulate_pf(ctxt, c->dst.addr.mem, err);
  919. if (rc != X86EMUL_CONTINUE)
  920. return rc;
  921. break;
  922. case OP_NONE:
  923. /* no writeback */
  924. break;
  925. default:
  926. break;
  927. }
  928. return X86EMUL_CONTINUE;
  929. }
  930. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  931. struct x86_emulate_ops *ops)
  932. {
  933. struct decode_cache *c = &ctxt->decode;
  934. c->dst.type = OP_MEM;
  935. c->dst.bytes = c->op_bytes;
  936. c->dst.val = c->src.val;
  937. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  938. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  939. c->regs[VCPU_REGS_RSP]);
  940. }
  941. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. void *dest, int len)
  944. {
  945. struct decode_cache *c = &ctxt->decode;
  946. int rc;
  947. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  948. c->regs[VCPU_REGS_RSP]),
  949. dest, len);
  950. if (rc != X86EMUL_CONTINUE)
  951. return rc;
  952. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  953. return rc;
  954. }
  955. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  956. struct x86_emulate_ops *ops,
  957. void *dest, int len)
  958. {
  959. int rc;
  960. unsigned long val, change_mask;
  961. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  962. int cpl = ops->cpl(ctxt->vcpu);
  963. rc = emulate_pop(ctxt, ops, &val, len);
  964. if (rc != X86EMUL_CONTINUE)
  965. return rc;
  966. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  967. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  968. switch(ctxt->mode) {
  969. case X86EMUL_MODE_PROT64:
  970. case X86EMUL_MODE_PROT32:
  971. case X86EMUL_MODE_PROT16:
  972. if (cpl == 0)
  973. change_mask |= EFLG_IOPL;
  974. if (cpl <= iopl)
  975. change_mask |= EFLG_IF;
  976. break;
  977. case X86EMUL_MODE_VM86:
  978. if (iopl < 3) {
  979. emulate_gp(ctxt, 0);
  980. return X86EMUL_PROPAGATE_FAULT;
  981. }
  982. change_mask |= EFLG_IF;
  983. break;
  984. default: /* real mode */
  985. change_mask |= (EFLG_IOPL | EFLG_IF);
  986. break;
  987. }
  988. *(unsigned long *)dest =
  989. (ctxt->eflags & ~change_mask) | (val & change_mask);
  990. return rc;
  991. }
  992. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  993. struct x86_emulate_ops *ops, int seg)
  994. {
  995. struct decode_cache *c = &ctxt->decode;
  996. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  997. emulate_push(ctxt, ops);
  998. }
  999. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1000. struct x86_emulate_ops *ops, int seg)
  1001. {
  1002. struct decode_cache *c = &ctxt->decode;
  1003. unsigned long selector;
  1004. int rc;
  1005. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1006. if (rc != X86EMUL_CONTINUE)
  1007. return rc;
  1008. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1009. return rc;
  1010. }
  1011. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1012. struct x86_emulate_ops *ops)
  1013. {
  1014. struct decode_cache *c = &ctxt->decode;
  1015. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1016. int rc = X86EMUL_CONTINUE;
  1017. int reg = VCPU_REGS_RAX;
  1018. while (reg <= VCPU_REGS_RDI) {
  1019. (reg == VCPU_REGS_RSP) ?
  1020. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1021. emulate_push(ctxt, ops);
  1022. rc = writeback(ctxt, ops);
  1023. if (rc != X86EMUL_CONTINUE)
  1024. return rc;
  1025. ++reg;
  1026. }
  1027. /* Disable writeback. */
  1028. c->dst.type = OP_NONE;
  1029. return rc;
  1030. }
  1031. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1032. struct x86_emulate_ops *ops)
  1033. {
  1034. struct decode_cache *c = &ctxt->decode;
  1035. int rc = X86EMUL_CONTINUE;
  1036. int reg = VCPU_REGS_RDI;
  1037. while (reg >= VCPU_REGS_RAX) {
  1038. if (reg == VCPU_REGS_RSP) {
  1039. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1040. c->op_bytes);
  1041. --reg;
  1042. }
  1043. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1044. if (rc != X86EMUL_CONTINUE)
  1045. break;
  1046. --reg;
  1047. }
  1048. return rc;
  1049. }
  1050. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1051. struct x86_emulate_ops *ops)
  1052. {
  1053. struct decode_cache *c = &ctxt->decode;
  1054. int rc = X86EMUL_CONTINUE;
  1055. unsigned long temp_eip = 0;
  1056. unsigned long temp_eflags = 0;
  1057. unsigned long cs = 0;
  1058. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1059. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1060. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1061. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1062. /* TODO: Add stack limit check */
  1063. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1064. if (rc != X86EMUL_CONTINUE)
  1065. return rc;
  1066. if (temp_eip & ~0xffff) {
  1067. emulate_gp(ctxt, 0);
  1068. return X86EMUL_PROPAGATE_FAULT;
  1069. }
  1070. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1071. if (rc != X86EMUL_CONTINUE)
  1072. return rc;
  1073. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1074. if (rc != X86EMUL_CONTINUE)
  1075. return rc;
  1076. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1077. if (rc != X86EMUL_CONTINUE)
  1078. return rc;
  1079. c->eip = temp_eip;
  1080. if (c->op_bytes == 4)
  1081. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1082. else if (c->op_bytes == 2) {
  1083. ctxt->eflags &= ~0xffff;
  1084. ctxt->eflags |= temp_eflags;
  1085. }
  1086. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1087. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1088. return rc;
  1089. }
  1090. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops* ops)
  1092. {
  1093. switch(ctxt->mode) {
  1094. case X86EMUL_MODE_REAL:
  1095. return emulate_iret_real(ctxt, ops);
  1096. case X86EMUL_MODE_VM86:
  1097. case X86EMUL_MODE_PROT16:
  1098. case X86EMUL_MODE_PROT32:
  1099. case X86EMUL_MODE_PROT64:
  1100. default:
  1101. /* iret from protected mode unimplemented yet */
  1102. return X86EMUL_UNHANDLEABLE;
  1103. }
  1104. }
  1105. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1106. struct x86_emulate_ops *ops)
  1107. {
  1108. struct decode_cache *c = &ctxt->decode;
  1109. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1110. }
  1111. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1112. {
  1113. struct decode_cache *c = &ctxt->decode;
  1114. switch (c->modrm_reg) {
  1115. case 0: /* rol */
  1116. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1117. break;
  1118. case 1: /* ror */
  1119. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1120. break;
  1121. case 2: /* rcl */
  1122. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1123. break;
  1124. case 3: /* rcr */
  1125. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1126. break;
  1127. case 4: /* sal/shl */
  1128. case 6: /* sal/shl */
  1129. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1130. break;
  1131. case 5: /* shr */
  1132. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1133. break;
  1134. case 7: /* sar */
  1135. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1136. break;
  1137. }
  1138. }
  1139. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1140. struct x86_emulate_ops *ops)
  1141. {
  1142. struct decode_cache *c = &ctxt->decode;
  1143. switch (c->modrm_reg) {
  1144. case 0 ... 1: /* test */
  1145. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1146. break;
  1147. case 2: /* not */
  1148. c->dst.val = ~c->dst.val;
  1149. break;
  1150. case 3: /* neg */
  1151. emulate_1op("neg", c->dst, ctxt->eflags);
  1152. break;
  1153. default:
  1154. return 0;
  1155. }
  1156. return 1;
  1157. }
  1158. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1159. struct x86_emulate_ops *ops)
  1160. {
  1161. struct decode_cache *c = &ctxt->decode;
  1162. switch (c->modrm_reg) {
  1163. case 0: /* inc */
  1164. emulate_1op("inc", c->dst, ctxt->eflags);
  1165. break;
  1166. case 1: /* dec */
  1167. emulate_1op("dec", c->dst, ctxt->eflags);
  1168. break;
  1169. case 2: /* call near abs */ {
  1170. long int old_eip;
  1171. old_eip = c->eip;
  1172. c->eip = c->src.val;
  1173. c->src.val = old_eip;
  1174. emulate_push(ctxt, ops);
  1175. break;
  1176. }
  1177. case 4: /* jmp abs */
  1178. c->eip = c->src.val;
  1179. break;
  1180. case 6: /* push */
  1181. emulate_push(ctxt, ops);
  1182. break;
  1183. }
  1184. return X86EMUL_CONTINUE;
  1185. }
  1186. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1187. struct x86_emulate_ops *ops)
  1188. {
  1189. struct decode_cache *c = &ctxt->decode;
  1190. u64 old = c->dst.orig_val64;
  1191. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1192. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1193. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1194. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1195. ctxt->eflags &= ~EFLG_ZF;
  1196. } else {
  1197. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1198. (u32) c->regs[VCPU_REGS_RBX];
  1199. ctxt->eflags |= EFLG_ZF;
  1200. }
  1201. return X86EMUL_CONTINUE;
  1202. }
  1203. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. int rc;
  1208. unsigned long cs;
  1209. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1210. if (rc != X86EMUL_CONTINUE)
  1211. return rc;
  1212. if (c->op_bytes == 4)
  1213. c->eip = (u32)c->eip;
  1214. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1215. if (rc != X86EMUL_CONTINUE)
  1216. return rc;
  1217. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1218. return rc;
  1219. }
  1220. static inline void
  1221. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1222. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1223. struct desc_struct *ss)
  1224. {
  1225. memset(cs, 0, sizeof(struct desc_struct));
  1226. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1227. memset(ss, 0, sizeof(struct desc_struct));
  1228. cs->l = 0; /* will be adjusted later */
  1229. set_desc_base(cs, 0); /* flat segment */
  1230. cs->g = 1; /* 4kb granularity */
  1231. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1232. cs->type = 0x0b; /* Read, Execute, Accessed */
  1233. cs->s = 1;
  1234. cs->dpl = 0; /* will be adjusted later */
  1235. cs->p = 1;
  1236. cs->d = 1;
  1237. set_desc_base(ss, 0); /* flat segment */
  1238. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1239. ss->g = 1; /* 4kb granularity */
  1240. ss->s = 1;
  1241. ss->type = 0x03; /* Read/Write, Accessed */
  1242. ss->d = 1; /* 32bit stack segment */
  1243. ss->dpl = 0;
  1244. ss->p = 1;
  1245. }
  1246. static int
  1247. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1248. {
  1249. struct decode_cache *c = &ctxt->decode;
  1250. struct desc_struct cs, ss;
  1251. u64 msr_data;
  1252. u16 cs_sel, ss_sel;
  1253. /* syscall is not available in real mode */
  1254. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1255. ctxt->mode == X86EMUL_MODE_VM86) {
  1256. emulate_ud(ctxt);
  1257. return X86EMUL_PROPAGATE_FAULT;
  1258. }
  1259. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1260. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1261. msr_data >>= 32;
  1262. cs_sel = (u16)(msr_data & 0xfffc);
  1263. ss_sel = (u16)(msr_data + 8);
  1264. if (is_long_mode(ctxt->vcpu)) {
  1265. cs.d = 0;
  1266. cs.l = 1;
  1267. }
  1268. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1269. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1270. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1271. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1272. c->regs[VCPU_REGS_RCX] = c->eip;
  1273. if (is_long_mode(ctxt->vcpu)) {
  1274. #ifdef CONFIG_X86_64
  1275. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1276. ops->get_msr(ctxt->vcpu,
  1277. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1278. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1279. c->eip = msr_data;
  1280. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1281. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1282. #endif
  1283. } else {
  1284. /* legacy mode */
  1285. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1286. c->eip = (u32)msr_data;
  1287. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1288. }
  1289. return X86EMUL_CONTINUE;
  1290. }
  1291. static int
  1292. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1293. {
  1294. struct decode_cache *c = &ctxt->decode;
  1295. struct desc_struct cs, ss;
  1296. u64 msr_data;
  1297. u16 cs_sel, ss_sel;
  1298. /* inject #GP if in real mode */
  1299. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1300. emulate_gp(ctxt, 0);
  1301. return X86EMUL_PROPAGATE_FAULT;
  1302. }
  1303. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1304. * Therefore, we inject an #UD.
  1305. */
  1306. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1307. emulate_ud(ctxt);
  1308. return X86EMUL_PROPAGATE_FAULT;
  1309. }
  1310. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1311. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1312. switch (ctxt->mode) {
  1313. case X86EMUL_MODE_PROT32:
  1314. if ((msr_data & 0xfffc) == 0x0) {
  1315. emulate_gp(ctxt, 0);
  1316. return X86EMUL_PROPAGATE_FAULT;
  1317. }
  1318. break;
  1319. case X86EMUL_MODE_PROT64:
  1320. if (msr_data == 0x0) {
  1321. emulate_gp(ctxt, 0);
  1322. return X86EMUL_PROPAGATE_FAULT;
  1323. }
  1324. break;
  1325. }
  1326. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1327. cs_sel = (u16)msr_data;
  1328. cs_sel &= ~SELECTOR_RPL_MASK;
  1329. ss_sel = cs_sel + 8;
  1330. ss_sel &= ~SELECTOR_RPL_MASK;
  1331. if (ctxt->mode == X86EMUL_MODE_PROT64
  1332. || is_long_mode(ctxt->vcpu)) {
  1333. cs.d = 0;
  1334. cs.l = 1;
  1335. }
  1336. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1337. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1338. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1339. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1340. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1341. c->eip = msr_data;
  1342. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1343. c->regs[VCPU_REGS_RSP] = msr_data;
  1344. return X86EMUL_CONTINUE;
  1345. }
  1346. static int
  1347. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1348. {
  1349. struct decode_cache *c = &ctxt->decode;
  1350. struct desc_struct cs, ss;
  1351. u64 msr_data;
  1352. int usermode;
  1353. u16 cs_sel, ss_sel;
  1354. /* inject #GP if in real mode or Virtual 8086 mode */
  1355. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1356. ctxt->mode == X86EMUL_MODE_VM86) {
  1357. emulate_gp(ctxt, 0);
  1358. return X86EMUL_PROPAGATE_FAULT;
  1359. }
  1360. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1361. if ((c->rex_prefix & 0x8) != 0x0)
  1362. usermode = X86EMUL_MODE_PROT64;
  1363. else
  1364. usermode = X86EMUL_MODE_PROT32;
  1365. cs.dpl = 3;
  1366. ss.dpl = 3;
  1367. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1368. switch (usermode) {
  1369. case X86EMUL_MODE_PROT32:
  1370. cs_sel = (u16)(msr_data + 16);
  1371. if ((msr_data & 0xfffc) == 0x0) {
  1372. emulate_gp(ctxt, 0);
  1373. return X86EMUL_PROPAGATE_FAULT;
  1374. }
  1375. ss_sel = (u16)(msr_data + 24);
  1376. break;
  1377. case X86EMUL_MODE_PROT64:
  1378. cs_sel = (u16)(msr_data + 32);
  1379. if (msr_data == 0x0) {
  1380. emulate_gp(ctxt, 0);
  1381. return X86EMUL_PROPAGATE_FAULT;
  1382. }
  1383. ss_sel = cs_sel + 8;
  1384. cs.d = 0;
  1385. cs.l = 1;
  1386. break;
  1387. }
  1388. cs_sel |= SELECTOR_RPL_MASK;
  1389. ss_sel |= SELECTOR_RPL_MASK;
  1390. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1391. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1392. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1393. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1394. c->eip = c->regs[VCPU_REGS_RDX];
  1395. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1396. return X86EMUL_CONTINUE;
  1397. }
  1398. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1399. struct x86_emulate_ops *ops)
  1400. {
  1401. int iopl;
  1402. if (ctxt->mode == X86EMUL_MODE_REAL)
  1403. return false;
  1404. if (ctxt->mode == X86EMUL_MODE_VM86)
  1405. return true;
  1406. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1407. return ops->cpl(ctxt->vcpu) > iopl;
  1408. }
  1409. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1410. struct x86_emulate_ops *ops,
  1411. u16 port, u16 len)
  1412. {
  1413. struct desc_struct tr_seg;
  1414. int r;
  1415. u16 io_bitmap_ptr;
  1416. u8 perm, bit_idx = port & 0x7;
  1417. unsigned mask = (1 << len) - 1;
  1418. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1419. if (!tr_seg.p)
  1420. return false;
  1421. if (desc_limit_scaled(&tr_seg) < 103)
  1422. return false;
  1423. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1424. ctxt->vcpu, NULL);
  1425. if (r != X86EMUL_CONTINUE)
  1426. return false;
  1427. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1428. return false;
  1429. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1430. &perm, 1, ctxt->vcpu, NULL);
  1431. if (r != X86EMUL_CONTINUE)
  1432. return false;
  1433. if ((perm >> bit_idx) & mask)
  1434. return false;
  1435. return true;
  1436. }
  1437. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1438. struct x86_emulate_ops *ops,
  1439. u16 port, u16 len)
  1440. {
  1441. if (ctxt->perm_ok)
  1442. return true;
  1443. if (emulator_bad_iopl(ctxt, ops))
  1444. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1445. return false;
  1446. ctxt->perm_ok = true;
  1447. return true;
  1448. }
  1449. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1450. struct x86_emulate_ops *ops,
  1451. struct tss_segment_16 *tss)
  1452. {
  1453. struct decode_cache *c = &ctxt->decode;
  1454. tss->ip = c->eip;
  1455. tss->flag = ctxt->eflags;
  1456. tss->ax = c->regs[VCPU_REGS_RAX];
  1457. tss->cx = c->regs[VCPU_REGS_RCX];
  1458. tss->dx = c->regs[VCPU_REGS_RDX];
  1459. tss->bx = c->regs[VCPU_REGS_RBX];
  1460. tss->sp = c->regs[VCPU_REGS_RSP];
  1461. tss->bp = c->regs[VCPU_REGS_RBP];
  1462. tss->si = c->regs[VCPU_REGS_RSI];
  1463. tss->di = c->regs[VCPU_REGS_RDI];
  1464. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1465. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1466. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1467. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1468. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1469. }
  1470. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1471. struct x86_emulate_ops *ops,
  1472. struct tss_segment_16 *tss)
  1473. {
  1474. struct decode_cache *c = &ctxt->decode;
  1475. int ret;
  1476. c->eip = tss->ip;
  1477. ctxt->eflags = tss->flag | 2;
  1478. c->regs[VCPU_REGS_RAX] = tss->ax;
  1479. c->regs[VCPU_REGS_RCX] = tss->cx;
  1480. c->regs[VCPU_REGS_RDX] = tss->dx;
  1481. c->regs[VCPU_REGS_RBX] = tss->bx;
  1482. c->regs[VCPU_REGS_RSP] = tss->sp;
  1483. c->regs[VCPU_REGS_RBP] = tss->bp;
  1484. c->regs[VCPU_REGS_RSI] = tss->si;
  1485. c->regs[VCPU_REGS_RDI] = tss->di;
  1486. /*
  1487. * SDM says that segment selectors are loaded before segment
  1488. * descriptors
  1489. */
  1490. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1491. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1492. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1493. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1494. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1495. /*
  1496. * Now load segment descriptors. If fault happenes at this stage
  1497. * it is handled in a context of new task
  1498. */
  1499. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1500. if (ret != X86EMUL_CONTINUE)
  1501. return ret;
  1502. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1503. if (ret != X86EMUL_CONTINUE)
  1504. return ret;
  1505. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1506. if (ret != X86EMUL_CONTINUE)
  1507. return ret;
  1508. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1509. if (ret != X86EMUL_CONTINUE)
  1510. return ret;
  1511. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1512. if (ret != X86EMUL_CONTINUE)
  1513. return ret;
  1514. return X86EMUL_CONTINUE;
  1515. }
  1516. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1517. struct x86_emulate_ops *ops,
  1518. u16 tss_selector, u16 old_tss_sel,
  1519. ulong old_tss_base, struct desc_struct *new_desc)
  1520. {
  1521. struct tss_segment_16 tss_seg;
  1522. int ret;
  1523. u32 err, new_tss_base = get_desc_base(new_desc);
  1524. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1525. &err);
  1526. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1527. /* FIXME: need to provide precise fault address */
  1528. emulate_pf(ctxt, old_tss_base, err);
  1529. return ret;
  1530. }
  1531. save_state_to_tss16(ctxt, ops, &tss_seg);
  1532. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1533. &err);
  1534. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1535. /* FIXME: need to provide precise fault address */
  1536. emulate_pf(ctxt, old_tss_base, err);
  1537. return ret;
  1538. }
  1539. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1540. &err);
  1541. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1542. /* FIXME: need to provide precise fault address */
  1543. emulate_pf(ctxt, new_tss_base, err);
  1544. return ret;
  1545. }
  1546. if (old_tss_sel != 0xffff) {
  1547. tss_seg.prev_task_link = old_tss_sel;
  1548. ret = ops->write_std(new_tss_base,
  1549. &tss_seg.prev_task_link,
  1550. sizeof tss_seg.prev_task_link,
  1551. ctxt->vcpu, &err);
  1552. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1553. /* FIXME: need to provide precise fault address */
  1554. emulate_pf(ctxt, new_tss_base, err);
  1555. return ret;
  1556. }
  1557. }
  1558. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1559. }
  1560. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1561. struct x86_emulate_ops *ops,
  1562. struct tss_segment_32 *tss)
  1563. {
  1564. struct decode_cache *c = &ctxt->decode;
  1565. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1566. tss->eip = c->eip;
  1567. tss->eflags = ctxt->eflags;
  1568. tss->eax = c->regs[VCPU_REGS_RAX];
  1569. tss->ecx = c->regs[VCPU_REGS_RCX];
  1570. tss->edx = c->regs[VCPU_REGS_RDX];
  1571. tss->ebx = c->regs[VCPU_REGS_RBX];
  1572. tss->esp = c->regs[VCPU_REGS_RSP];
  1573. tss->ebp = c->regs[VCPU_REGS_RBP];
  1574. tss->esi = c->regs[VCPU_REGS_RSI];
  1575. tss->edi = c->regs[VCPU_REGS_RDI];
  1576. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1577. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1578. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1579. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1580. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1581. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1582. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1583. }
  1584. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1585. struct x86_emulate_ops *ops,
  1586. struct tss_segment_32 *tss)
  1587. {
  1588. struct decode_cache *c = &ctxt->decode;
  1589. int ret;
  1590. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1591. emulate_gp(ctxt, 0);
  1592. return X86EMUL_PROPAGATE_FAULT;
  1593. }
  1594. c->eip = tss->eip;
  1595. ctxt->eflags = tss->eflags | 2;
  1596. c->regs[VCPU_REGS_RAX] = tss->eax;
  1597. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1598. c->regs[VCPU_REGS_RDX] = tss->edx;
  1599. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1600. c->regs[VCPU_REGS_RSP] = tss->esp;
  1601. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1602. c->regs[VCPU_REGS_RSI] = tss->esi;
  1603. c->regs[VCPU_REGS_RDI] = tss->edi;
  1604. /*
  1605. * SDM says that segment selectors are loaded before segment
  1606. * descriptors
  1607. */
  1608. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1609. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1610. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1611. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1612. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1613. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1614. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1615. /*
  1616. * Now load segment descriptors. If fault happenes at this stage
  1617. * it is handled in a context of new task
  1618. */
  1619. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1620. if (ret != X86EMUL_CONTINUE)
  1621. return ret;
  1622. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1623. if (ret != X86EMUL_CONTINUE)
  1624. return ret;
  1625. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1626. if (ret != X86EMUL_CONTINUE)
  1627. return ret;
  1628. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1629. if (ret != X86EMUL_CONTINUE)
  1630. return ret;
  1631. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1632. if (ret != X86EMUL_CONTINUE)
  1633. return ret;
  1634. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1635. if (ret != X86EMUL_CONTINUE)
  1636. return ret;
  1637. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1638. if (ret != X86EMUL_CONTINUE)
  1639. return ret;
  1640. return X86EMUL_CONTINUE;
  1641. }
  1642. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1643. struct x86_emulate_ops *ops,
  1644. u16 tss_selector, u16 old_tss_sel,
  1645. ulong old_tss_base, struct desc_struct *new_desc)
  1646. {
  1647. struct tss_segment_32 tss_seg;
  1648. int ret;
  1649. u32 err, new_tss_base = get_desc_base(new_desc);
  1650. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1651. &err);
  1652. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1653. /* FIXME: need to provide precise fault address */
  1654. emulate_pf(ctxt, old_tss_base, err);
  1655. return ret;
  1656. }
  1657. save_state_to_tss32(ctxt, ops, &tss_seg);
  1658. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1659. &err);
  1660. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1661. /* FIXME: need to provide precise fault address */
  1662. emulate_pf(ctxt, old_tss_base, err);
  1663. return ret;
  1664. }
  1665. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1666. &err);
  1667. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1668. /* FIXME: need to provide precise fault address */
  1669. emulate_pf(ctxt, new_tss_base, err);
  1670. return ret;
  1671. }
  1672. if (old_tss_sel != 0xffff) {
  1673. tss_seg.prev_task_link = old_tss_sel;
  1674. ret = ops->write_std(new_tss_base,
  1675. &tss_seg.prev_task_link,
  1676. sizeof tss_seg.prev_task_link,
  1677. ctxt->vcpu, &err);
  1678. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1679. /* FIXME: need to provide precise fault address */
  1680. emulate_pf(ctxt, new_tss_base, err);
  1681. return ret;
  1682. }
  1683. }
  1684. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1685. }
  1686. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1687. struct x86_emulate_ops *ops,
  1688. u16 tss_selector, int reason,
  1689. bool has_error_code, u32 error_code)
  1690. {
  1691. struct desc_struct curr_tss_desc, next_tss_desc;
  1692. int ret;
  1693. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1694. ulong old_tss_base =
  1695. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1696. u32 desc_limit;
  1697. /* FIXME: old_tss_base == ~0 ? */
  1698. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1699. if (ret != X86EMUL_CONTINUE)
  1700. return ret;
  1701. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1702. if (ret != X86EMUL_CONTINUE)
  1703. return ret;
  1704. /* FIXME: check that next_tss_desc is tss */
  1705. if (reason != TASK_SWITCH_IRET) {
  1706. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1707. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1708. emulate_gp(ctxt, 0);
  1709. return X86EMUL_PROPAGATE_FAULT;
  1710. }
  1711. }
  1712. desc_limit = desc_limit_scaled(&next_tss_desc);
  1713. if (!next_tss_desc.p ||
  1714. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1715. desc_limit < 0x2b)) {
  1716. emulate_ts(ctxt, tss_selector & 0xfffc);
  1717. return X86EMUL_PROPAGATE_FAULT;
  1718. }
  1719. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1720. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1721. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1722. &curr_tss_desc);
  1723. }
  1724. if (reason == TASK_SWITCH_IRET)
  1725. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1726. /* set back link to prev task only if NT bit is set in eflags
  1727. note that old_tss_sel is not used afetr this point */
  1728. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1729. old_tss_sel = 0xffff;
  1730. if (next_tss_desc.type & 8)
  1731. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1732. old_tss_base, &next_tss_desc);
  1733. else
  1734. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1735. old_tss_base, &next_tss_desc);
  1736. if (ret != X86EMUL_CONTINUE)
  1737. return ret;
  1738. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1739. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1740. if (reason != TASK_SWITCH_IRET) {
  1741. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1742. write_segment_descriptor(ctxt, ops, tss_selector,
  1743. &next_tss_desc);
  1744. }
  1745. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1746. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1747. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1748. if (has_error_code) {
  1749. struct decode_cache *c = &ctxt->decode;
  1750. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1751. c->lock_prefix = 0;
  1752. c->src.val = (unsigned long) error_code;
  1753. emulate_push(ctxt, ops);
  1754. }
  1755. return ret;
  1756. }
  1757. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1758. u16 tss_selector, int reason,
  1759. bool has_error_code, u32 error_code)
  1760. {
  1761. struct x86_emulate_ops *ops = ctxt->ops;
  1762. struct decode_cache *c = &ctxt->decode;
  1763. int rc;
  1764. c->eip = ctxt->eip;
  1765. c->dst.type = OP_NONE;
  1766. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1767. has_error_code, error_code);
  1768. if (rc == X86EMUL_CONTINUE) {
  1769. rc = writeback(ctxt, ops);
  1770. if (rc == X86EMUL_CONTINUE)
  1771. ctxt->eip = c->eip;
  1772. }
  1773. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1774. }
  1775. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1776. int reg, struct operand *op)
  1777. {
  1778. struct decode_cache *c = &ctxt->decode;
  1779. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1780. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1781. op->addr.mem = register_address(c, base, c->regs[reg]);
  1782. }
  1783. static int em_push(struct x86_emulate_ctxt *ctxt)
  1784. {
  1785. emulate_push(ctxt, ctxt->ops);
  1786. return X86EMUL_CONTINUE;
  1787. }
  1788. #define D(_y) { .flags = (_y) }
  1789. #define N D(0)
  1790. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1791. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1792. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1793. static struct opcode group1[] = {
  1794. X7(D(Lock)), N
  1795. };
  1796. static struct opcode group1A[] = {
  1797. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1798. };
  1799. static struct opcode group3[] = {
  1800. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1801. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1802. X4(D(Undefined)),
  1803. };
  1804. static struct opcode group4[] = {
  1805. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1806. N, N, N, N, N, N,
  1807. };
  1808. static struct opcode group5[] = {
  1809. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1810. D(SrcMem | ModRM | Stack), N,
  1811. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1812. D(SrcMem | ModRM | Stack), N,
  1813. };
  1814. static struct group_dual group7 = { {
  1815. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1816. D(SrcNone | ModRM | DstMem | Mov), N,
  1817. D(SrcMem16 | ModRM | Mov | Priv),
  1818. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  1819. }, {
  1820. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1821. D(SrcNone | ModRM | DstMem | Mov), N,
  1822. D(SrcMem16 | ModRM | Mov | Priv), N,
  1823. } };
  1824. static struct opcode group8[] = {
  1825. N, N, N, N,
  1826. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1827. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1828. };
  1829. static struct group_dual group9 = { {
  1830. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1831. }, {
  1832. N, N, N, N, N, N, N, N,
  1833. } };
  1834. static struct opcode opcode_table[256] = {
  1835. /* 0x00 - 0x07 */
  1836. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1837. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1838. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1839. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1840. /* 0x08 - 0x0F */
  1841. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1842. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1843. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1844. D(ImplicitOps | Stack | No64), N,
  1845. /* 0x10 - 0x17 */
  1846. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1847. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1848. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1849. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1850. /* 0x18 - 0x1F */
  1851. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1852. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1853. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1854. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1855. /* 0x20 - 0x27 */
  1856. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1857. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1858. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1859. /* 0x28 - 0x2F */
  1860. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1861. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1862. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1863. /* 0x30 - 0x37 */
  1864. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1865. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1866. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1867. /* 0x38 - 0x3F */
  1868. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1869. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1870. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1871. N, N,
  1872. /* 0x40 - 0x4F */
  1873. X16(D(DstReg)),
  1874. /* 0x50 - 0x57 */
  1875. X8(I(SrcReg | Stack, em_push)),
  1876. /* 0x58 - 0x5F */
  1877. X8(D(DstReg | Stack)),
  1878. /* 0x60 - 0x67 */
  1879. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1880. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1881. N, N, N, N,
  1882. /* 0x68 - 0x6F */
  1883. I(SrcImm | Mov | Stack, em_push), N,
  1884. I(SrcImmByte | Mov | Stack, em_push), N,
  1885. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1886. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1887. /* 0x70 - 0x7F */
  1888. X16(D(SrcImmByte)),
  1889. /* 0x80 - 0x87 */
  1890. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1891. G(DstMem | SrcImm | ModRM | Group, group1),
  1892. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1893. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1894. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1895. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1896. /* 0x88 - 0x8F */
  1897. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1898. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1899. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  1900. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1901. /* 0x90 - 0x97 */
  1902. X8(D(SrcAcc | DstReg)),
  1903. /* 0x98 - 0x9F */
  1904. N, N, D(SrcImmFAddr | No64), N,
  1905. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1906. /* 0xA0 - 0xA7 */
  1907. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1908. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1909. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1910. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1911. /* 0xA8 - 0xAF */
  1912. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1913. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1914. D(ByteOp | DstDI | String), D(DstDI | String),
  1915. /* 0xB0 - 0xB7 */
  1916. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1917. /* 0xB8 - 0xBF */
  1918. X8(D(DstReg | SrcImm | Mov)),
  1919. /* 0xC0 - 0xC7 */
  1920. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1921. N, D(ImplicitOps | Stack), N, N,
  1922. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1923. /* 0xC8 - 0xCF */
  1924. N, N, N, D(ImplicitOps | Stack),
  1925. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1926. /* 0xD0 - 0xD7 */
  1927. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1928. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1929. N, N, N, N,
  1930. /* 0xD8 - 0xDF */
  1931. N, N, N, N, N, N, N, N,
  1932. /* 0xE0 - 0xE7 */
  1933. N, N, N, N,
  1934. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1935. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1936. /* 0xE8 - 0xEF */
  1937. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1938. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1939. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1940. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1941. /* 0xF0 - 0xF7 */
  1942. N, N, N, N,
  1943. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1944. /* 0xF8 - 0xFF */
  1945. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1946. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1947. };
  1948. static struct opcode twobyte_table[256] = {
  1949. /* 0x00 - 0x0F */
  1950. N, GD(0, &group7), N, N,
  1951. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1952. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1953. N, D(ImplicitOps | ModRM), N, N,
  1954. /* 0x10 - 0x1F */
  1955. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1956. /* 0x20 - 0x2F */
  1957. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  1958. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  1959. N, N, N, N,
  1960. N, N, N, N, N, N, N, N,
  1961. /* 0x30 - 0x3F */
  1962. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1963. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1964. N, N, N, N, N, N, N, N,
  1965. /* 0x40 - 0x4F */
  1966. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1967. /* 0x50 - 0x5F */
  1968. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1969. /* 0x60 - 0x6F */
  1970. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1971. /* 0x70 - 0x7F */
  1972. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1973. /* 0x80 - 0x8F */
  1974. X16(D(SrcImm)),
  1975. /* 0x90 - 0x9F */
  1976. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1977. /* 0xA0 - 0xA7 */
  1978. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1979. N, D(DstMem | SrcReg | ModRM | BitOp),
  1980. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1981. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1982. /* 0xA8 - 0xAF */
  1983. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1984. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1985. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1986. D(DstMem | SrcReg | Src2CL | ModRM),
  1987. D(ModRM), N,
  1988. /* 0xB0 - 0xB7 */
  1989. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1990. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1991. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1992. D(DstReg | SrcMem16 | ModRM | Mov),
  1993. /* 0xB8 - 0xBF */
  1994. N, N,
  1995. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1996. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1997. D(DstReg | SrcMem16 | ModRM | Mov),
  1998. /* 0xC0 - 0xCF */
  1999. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  2000. N, N, N, GD(0, &group9),
  2001. N, N, N, N, N, N, N, N,
  2002. /* 0xD0 - 0xDF */
  2003. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2004. /* 0xE0 - 0xEF */
  2005. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2006. /* 0xF0 - 0xFF */
  2007. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2008. };
  2009. #undef D
  2010. #undef N
  2011. #undef G
  2012. #undef GD
  2013. #undef I
  2014. int
  2015. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2016. {
  2017. struct x86_emulate_ops *ops = ctxt->ops;
  2018. struct decode_cache *c = &ctxt->decode;
  2019. int rc = X86EMUL_CONTINUE;
  2020. int mode = ctxt->mode;
  2021. int def_op_bytes, def_ad_bytes, dual, goffset;
  2022. struct opcode opcode, *g_mod012, *g_mod3;
  2023. struct operand memop = { .type = OP_NONE };
  2024. /* we cannot decode insn before we complete previous rep insn */
  2025. WARN_ON(ctxt->restart);
  2026. c->eip = ctxt->eip;
  2027. c->fetch.start = c->fetch.end = c->eip;
  2028. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2029. switch (mode) {
  2030. case X86EMUL_MODE_REAL:
  2031. case X86EMUL_MODE_VM86:
  2032. case X86EMUL_MODE_PROT16:
  2033. def_op_bytes = def_ad_bytes = 2;
  2034. break;
  2035. case X86EMUL_MODE_PROT32:
  2036. def_op_bytes = def_ad_bytes = 4;
  2037. break;
  2038. #ifdef CONFIG_X86_64
  2039. case X86EMUL_MODE_PROT64:
  2040. def_op_bytes = 4;
  2041. def_ad_bytes = 8;
  2042. break;
  2043. #endif
  2044. default:
  2045. return -1;
  2046. }
  2047. c->op_bytes = def_op_bytes;
  2048. c->ad_bytes = def_ad_bytes;
  2049. /* Legacy prefixes. */
  2050. for (;;) {
  2051. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2052. case 0x66: /* operand-size override */
  2053. /* switch between 2/4 bytes */
  2054. c->op_bytes = def_op_bytes ^ 6;
  2055. break;
  2056. case 0x67: /* address-size override */
  2057. if (mode == X86EMUL_MODE_PROT64)
  2058. /* switch between 4/8 bytes */
  2059. c->ad_bytes = def_ad_bytes ^ 12;
  2060. else
  2061. /* switch between 2/4 bytes */
  2062. c->ad_bytes = def_ad_bytes ^ 6;
  2063. break;
  2064. case 0x26: /* ES override */
  2065. case 0x2e: /* CS override */
  2066. case 0x36: /* SS override */
  2067. case 0x3e: /* DS override */
  2068. set_seg_override(c, (c->b >> 3) & 3);
  2069. break;
  2070. case 0x64: /* FS override */
  2071. case 0x65: /* GS override */
  2072. set_seg_override(c, c->b & 7);
  2073. break;
  2074. case 0x40 ... 0x4f: /* REX */
  2075. if (mode != X86EMUL_MODE_PROT64)
  2076. goto done_prefixes;
  2077. c->rex_prefix = c->b;
  2078. continue;
  2079. case 0xf0: /* LOCK */
  2080. c->lock_prefix = 1;
  2081. break;
  2082. case 0xf2: /* REPNE/REPNZ */
  2083. c->rep_prefix = REPNE_PREFIX;
  2084. break;
  2085. case 0xf3: /* REP/REPE/REPZ */
  2086. c->rep_prefix = REPE_PREFIX;
  2087. break;
  2088. default:
  2089. goto done_prefixes;
  2090. }
  2091. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2092. c->rex_prefix = 0;
  2093. }
  2094. done_prefixes:
  2095. /* REX prefix. */
  2096. if (c->rex_prefix & 8)
  2097. c->op_bytes = 8; /* REX.W */
  2098. /* Opcode byte(s). */
  2099. opcode = opcode_table[c->b];
  2100. if (opcode.flags == 0) {
  2101. /* Two-byte opcode? */
  2102. if (c->b == 0x0f) {
  2103. c->twobyte = 1;
  2104. c->b = insn_fetch(u8, 1, c->eip);
  2105. opcode = twobyte_table[c->b];
  2106. }
  2107. }
  2108. c->d = opcode.flags;
  2109. if (c->d & Group) {
  2110. dual = c->d & GroupDual;
  2111. c->modrm = insn_fetch(u8, 1, c->eip);
  2112. --c->eip;
  2113. if (c->d & GroupDual) {
  2114. g_mod012 = opcode.u.gdual->mod012;
  2115. g_mod3 = opcode.u.gdual->mod3;
  2116. } else
  2117. g_mod012 = g_mod3 = opcode.u.group;
  2118. c->d &= ~(Group | GroupDual);
  2119. goffset = (c->modrm >> 3) & 7;
  2120. if ((c->modrm >> 6) == 3)
  2121. opcode = g_mod3[goffset];
  2122. else
  2123. opcode = g_mod012[goffset];
  2124. c->d |= opcode.flags;
  2125. }
  2126. c->execute = opcode.u.execute;
  2127. /* Unrecognised? */
  2128. if (c->d == 0 || (c->d & Undefined)) {
  2129. DPRINTF("Cannot emulate %02x\n", c->b);
  2130. return -1;
  2131. }
  2132. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2133. c->op_bytes = 8;
  2134. if (c->d & Op3264) {
  2135. if (mode == X86EMUL_MODE_PROT64)
  2136. c->op_bytes = 8;
  2137. else
  2138. c->op_bytes = 4;
  2139. }
  2140. /* ModRM and SIB bytes. */
  2141. if (c->d & ModRM) {
  2142. rc = decode_modrm(ctxt, ops, &memop);
  2143. if (!c->has_seg_override)
  2144. set_seg_override(c, c->modrm_seg);
  2145. } else if (c->d & MemAbs)
  2146. rc = decode_abs(ctxt, ops, &memop);
  2147. if (rc != X86EMUL_CONTINUE)
  2148. goto done;
  2149. if (!c->has_seg_override)
  2150. set_seg_override(c, VCPU_SREG_DS);
  2151. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2152. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2153. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2154. memop.addr.mem = (u32)memop.addr.mem;
  2155. if (memop.type == OP_MEM && c->rip_relative)
  2156. memop.addr.mem += c->eip;
  2157. /*
  2158. * Decode and fetch the source operand: register, memory
  2159. * or immediate.
  2160. */
  2161. switch (c->d & SrcMask) {
  2162. case SrcNone:
  2163. break;
  2164. case SrcReg:
  2165. decode_register_operand(&c->src, c, 0);
  2166. break;
  2167. case SrcMem16:
  2168. memop.bytes = 2;
  2169. goto srcmem_common;
  2170. case SrcMem32:
  2171. memop.bytes = 4;
  2172. goto srcmem_common;
  2173. case SrcMem:
  2174. memop.bytes = (c->d & ByteOp) ? 1 :
  2175. c->op_bytes;
  2176. srcmem_common:
  2177. c->src = memop;
  2178. break;
  2179. case SrcImm:
  2180. case SrcImmU:
  2181. c->src.type = OP_IMM;
  2182. c->src.addr.mem = c->eip;
  2183. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2184. if (c->src.bytes == 8)
  2185. c->src.bytes = 4;
  2186. /* NB. Immediates are sign-extended as necessary. */
  2187. switch (c->src.bytes) {
  2188. case 1:
  2189. c->src.val = insn_fetch(s8, 1, c->eip);
  2190. break;
  2191. case 2:
  2192. c->src.val = insn_fetch(s16, 2, c->eip);
  2193. break;
  2194. case 4:
  2195. c->src.val = insn_fetch(s32, 4, c->eip);
  2196. break;
  2197. }
  2198. if ((c->d & SrcMask) == SrcImmU) {
  2199. switch (c->src.bytes) {
  2200. case 1:
  2201. c->src.val &= 0xff;
  2202. break;
  2203. case 2:
  2204. c->src.val &= 0xffff;
  2205. break;
  2206. case 4:
  2207. c->src.val &= 0xffffffff;
  2208. break;
  2209. }
  2210. }
  2211. break;
  2212. case SrcImmByte:
  2213. case SrcImmUByte:
  2214. c->src.type = OP_IMM;
  2215. c->src.addr.mem = c->eip;
  2216. c->src.bytes = 1;
  2217. if ((c->d & SrcMask) == SrcImmByte)
  2218. c->src.val = insn_fetch(s8, 1, c->eip);
  2219. else
  2220. c->src.val = insn_fetch(u8, 1, c->eip);
  2221. break;
  2222. case SrcAcc:
  2223. c->src.type = OP_REG;
  2224. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2225. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2226. fetch_register_operand(&c->src);
  2227. break;
  2228. case SrcOne:
  2229. c->src.bytes = 1;
  2230. c->src.val = 1;
  2231. break;
  2232. case SrcSI:
  2233. c->src.type = OP_MEM;
  2234. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2235. c->src.addr.mem =
  2236. register_address(c, seg_override_base(ctxt, ops, c),
  2237. c->regs[VCPU_REGS_RSI]);
  2238. c->src.val = 0;
  2239. break;
  2240. case SrcImmFAddr:
  2241. c->src.type = OP_IMM;
  2242. c->src.addr.mem = c->eip;
  2243. c->src.bytes = c->op_bytes + 2;
  2244. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2245. break;
  2246. case SrcMemFAddr:
  2247. memop.bytes = c->op_bytes + 2;
  2248. goto srcmem_common;
  2249. break;
  2250. }
  2251. /*
  2252. * Decode and fetch the second source operand: register, memory
  2253. * or immediate.
  2254. */
  2255. switch (c->d & Src2Mask) {
  2256. case Src2None:
  2257. break;
  2258. case Src2CL:
  2259. c->src2.bytes = 1;
  2260. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2261. break;
  2262. case Src2ImmByte:
  2263. c->src2.type = OP_IMM;
  2264. c->src2.addr.mem = c->eip;
  2265. c->src2.bytes = 1;
  2266. c->src2.val = insn_fetch(u8, 1, c->eip);
  2267. break;
  2268. case Src2One:
  2269. c->src2.bytes = 1;
  2270. c->src2.val = 1;
  2271. break;
  2272. }
  2273. /* Decode and fetch the destination operand: register or memory. */
  2274. switch (c->d & DstMask) {
  2275. case ImplicitOps:
  2276. /* Special instructions do their own operand decoding. */
  2277. return 0;
  2278. case DstReg:
  2279. decode_register_operand(&c->dst, c,
  2280. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2281. break;
  2282. case DstMem:
  2283. case DstMem64:
  2284. c->dst = memop;
  2285. if ((c->d & DstMask) == DstMem64)
  2286. c->dst.bytes = 8;
  2287. else
  2288. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2289. if (c->dst.type == OP_MEM && (c->d & BitOp)) {
  2290. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2291. c->dst.addr.mem = c->dst.addr.mem +
  2292. (c->src.val & mask) / 8;
  2293. }
  2294. c->dst.orig_val = c->dst.val;
  2295. break;
  2296. case DstAcc:
  2297. c->dst.type = OP_REG;
  2298. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2299. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2300. fetch_register_operand(&c->dst);
  2301. c->dst.orig_val = c->dst.val;
  2302. break;
  2303. case DstDI:
  2304. c->dst.type = OP_MEM;
  2305. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2306. c->dst.addr.mem =
  2307. register_address(c, es_base(ctxt, ops),
  2308. c->regs[VCPU_REGS_RDI]);
  2309. c->dst.val = 0;
  2310. break;
  2311. }
  2312. done:
  2313. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2314. }
  2315. int
  2316. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2317. {
  2318. struct x86_emulate_ops *ops = ctxt->ops;
  2319. u64 msr_data;
  2320. struct decode_cache *c = &ctxt->decode;
  2321. int rc = X86EMUL_CONTINUE;
  2322. int saved_dst_type = c->dst.type;
  2323. ctxt->decode.mem_read.pos = 0;
  2324. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2325. emulate_ud(ctxt);
  2326. goto done;
  2327. }
  2328. /* LOCK prefix is allowed only with some instructions */
  2329. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2330. emulate_ud(ctxt);
  2331. goto done;
  2332. }
  2333. /* Privileged instruction can be executed only in CPL=0 */
  2334. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2335. emulate_gp(ctxt, 0);
  2336. goto done;
  2337. }
  2338. if (c->rep_prefix && (c->d & String)) {
  2339. ctxt->restart = true;
  2340. /* All REP prefixes have the same first termination condition */
  2341. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2342. string_done:
  2343. ctxt->restart = false;
  2344. ctxt->eip = c->eip;
  2345. goto done;
  2346. }
  2347. /* The second termination condition only applies for REPE
  2348. * and REPNE. Test if the repeat string operation prefix is
  2349. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2350. * corresponding termination condition according to:
  2351. * - if REPE/REPZ and ZF = 0 then done
  2352. * - if REPNE/REPNZ and ZF = 1 then done
  2353. */
  2354. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2355. (c->b == 0xae) || (c->b == 0xaf)) {
  2356. if ((c->rep_prefix == REPE_PREFIX) &&
  2357. ((ctxt->eflags & EFLG_ZF) == 0))
  2358. goto string_done;
  2359. if ((c->rep_prefix == REPNE_PREFIX) &&
  2360. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2361. goto string_done;
  2362. }
  2363. c->eip = ctxt->eip;
  2364. }
  2365. if (c->src.type == OP_MEM) {
  2366. if (c->d & NoAccess)
  2367. goto no_fetch;
  2368. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2369. c->src.valptr, c->src.bytes);
  2370. if (rc != X86EMUL_CONTINUE)
  2371. goto done;
  2372. c->src.orig_val64 = c->src.val64;
  2373. no_fetch:
  2374. ;
  2375. }
  2376. if (c->src2.type == OP_MEM) {
  2377. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2378. &c->src2.val, c->src2.bytes);
  2379. if (rc != X86EMUL_CONTINUE)
  2380. goto done;
  2381. }
  2382. if ((c->d & DstMask) == ImplicitOps)
  2383. goto special_insn;
  2384. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2385. /* optimisation - avoid slow emulated read if Mov */
  2386. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2387. &c->dst.val, c->dst.bytes);
  2388. if (rc != X86EMUL_CONTINUE)
  2389. goto done;
  2390. }
  2391. c->dst.orig_val = c->dst.val;
  2392. special_insn:
  2393. if (c->execute) {
  2394. rc = c->execute(ctxt);
  2395. if (rc != X86EMUL_CONTINUE)
  2396. goto done;
  2397. goto writeback;
  2398. }
  2399. if (c->twobyte)
  2400. goto twobyte_insn;
  2401. switch (c->b) {
  2402. case 0x00 ... 0x05:
  2403. add: /* add */
  2404. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2405. break;
  2406. case 0x06: /* push es */
  2407. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2408. break;
  2409. case 0x07: /* pop es */
  2410. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2411. if (rc != X86EMUL_CONTINUE)
  2412. goto done;
  2413. break;
  2414. case 0x08 ... 0x0d:
  2415. or: /* or */
  2416. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2417. break;
  2418. case 0x0e: /* push cs */
  2419. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2420. break;
  2421. case 0x10 ... 0x15:
  2422. adc: /* adc */
  2423. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2424. break;
  2425. case 0x16: /* push ss */
  2426. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2427. break;
  2428. case 0x17: /* pop ss */
  2429. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2430. if (rc != X86EMUL_CONTINUE)
  2431. goto done;
  2432. break;
  2433. case 0x18 ... 0x1d:
  2434. sbb: /* sbb */
  2435. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2436. break;
  2437. case 0x1e: /* push ds */
  2438. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2439. break;
  2440. case 0x1f: /* pop ds */
  2441. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2442. if (rc != X86EMUL_CONTINUE)
  2443. goto done;
  2444. break;
  2445. case 0x20 ... 0x25:
  2446. and: /* and */
  2447. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2448. break;
  2449. case 0x28 ... 0x2d:
  2450. sub: /* sub */
  2451. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2452. break;
  2453. case 0x30 ... 0x35:
  2454. xor: /* xor */
  2455. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2456. break;
  2457. case 0x38 ... 0x3d:
  2458. cmp: /* cmp */
  2459. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2460. break;
  2461. case 0x40 ... 0x47: /* inc r16/r32 */
  2462. emulate_1op("inc", c->dst, ctxt->eflags);
  2463. break;
  2464. case 0x48 ... 0x4f: /* dec r16/r32 */
  2465. emulate_1op("dec", c->dst, ctxt->eflags);
  2466. break;
  2467. case 0x58 ... 0x5f: /* pop reg */
  2468. pop_instruction:
  2469. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2470. if (rc != X86EMUL_CONTINUE)
  2471. goto done;
  2472. break;
  2473. case 0x60: /* pusha */
  2474. rc = emulate_pusha(ctxt, ops);
  2475. if (rc != X86EMUL_CONTINUE)
  2476. goto done;
  2477. break;
  2478. case 0x61: /* popa */
  2479. rc = emulate_popa(ctxt, ops);
  2480. if (rc != X86EMUL_CONTINUE)
  2481. goto done;
  2482. break;
  2483. case 0x63: /* movsxd */
  2484. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2485. goto cannot_emulate;
  2486. c->dst.val = (s32) c->src.val;
  2487. break;
  2488. case 0x6c: /* insb */
  2489. case 0x6d: /* insw/insd */
  2490. c->dst.bytes = min(c->dst.bytes, 4u);
  2491. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2492. c->dst.bytes)) {
  2493. emulate_gp(ctxt, 0);
  2494. goto done;
  2495. }
  2496. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2497. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2498. goto done; /* IO is needed, skip writeback */
  2499. break;
  2500. case 0x6e: /* outsb */
  2501. case 0x6f: /* outsw/outsd */
  2502. c->src.bytes = min(c->src.bytes, 4u);
  2503. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2504. c->src.bytes)) {
  2505. emulate_gp(ctxt, 0);
  2506. goto done;
  2507. }
  2508. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2509. &c->src.val, 1, ctxt->vcpu);
  2510. c->dst.type = OP_NONE; /* nothing to writeback */
  2511. break;
  2512. case 0x70 ... 0x7f: /* jcc (short) */
  2513. if (test_cc(c->b, ctxt->eflags))
  2514. jmp_rel(c, c->src.val);
  2515. break;
  2516. case 0x80 ... 0x83: /* Grp1 */
  2517. switch (c->modrm_reg) {
  2518. case 0:
  2519. goto add;
  2520. case 1:
  2521. goto or;
  2522. case 2:
  2523. goto adc;
  2524. case 3:
  2525. goto sbb;
  2526. case 4:
  2527. goto and;
  2528. case 5:
  2529. goto sub;
  2530. case 6:
  2531. goto xor;
  2532. case 7:
  2533. goto cmp;
  2534. }
  2535. break;
  2536. case 0x84 ... 0x85:
  2537. test:
  2538. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2539. break;
  2540. case 0x86 ... 0x87: /* xchg */
  2541. xchg:
  2542. /* Write back the register source. */
  2543. switch (c->dst.bytes) {
  2544. case 1:
  2545. *(u8 *) c->src.addr.reg = (u8) c->dst.val;
  2546. break;
  2547. case 2:
  2548. *(u16 *) c->src.addr.reg = (u16) c->dst.val;
  2549. break;
  2550. case 4:
  2551. *c->src.addr.reg = (u32) c->dst.val;
  2552. break; /* 64b reg: zero-extend */
  2553. case 8:
  2554. *c->src.addr.reg = c->dst.val;
  2555. break;
  2556. }
  2557. /*
  2558. * Write back the memory destination with implicit LOCK
  2559. * prefix.
  2560. */
  2561. c->dst.val = c->src.val;
  2562. c->lock_prefix = 1;
  2563. break;
  2564. case 0x88 ... 0x8b: /* mov */
  2565. goto mov;
  2566. case 0x8c: /* mov r/m, sreg */
  2567. if (c->modrm_reg > VCPU_SREG_GS) {
  2568. emulate_ud(ctxt);
  2569. goto done;
  2570. }
  2571. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2572. break;
  2573. case 0x8d: /* lea r16/r32, m */
  2574. c->dst.val = c->src.addr.mem;
  2575. break;
  2576. case 0x8e: { /* mov seg, r/m16 */
  2577. uint16_t sel;
  2578. sel = c->src.val;
  2579. if (c->modrm_reg == VCPU_SREG_CS ||
  2580. c->modrm_reg > VCPU_SREG_GS) {
  2581. emulate_ud(ctxt);
  2582. goto done;
  2583. }
  2584. if (c->modrm_reg == VCPU_SREG_SS)
  2585. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2586. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2587. c->dst.type = OP_NONE; /* Disable writeback. */
  2588. break;
  2589. }
  2590. case 0x8f: /* pop (sole member of Grp1a) */
  2591. rc = emulate_grp1a(ctxt, ops);
  2592. if (rc != X86EMUL_CONTINUE)
  2593. goto done;
  2594. break;
  2595. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2596. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2597. break;
  2598. goto xchg;
  2599. case 0x9c: /* pushf */
  2600. c->src.val = (unsigned long) ctxt->eflags;
  2601. emulate_push(ctxt, ops);
  2602. break;
  2603. case 0x9d: /* popf */
  2604. c->dst.type = OP_REG;
  2605. c->dst.addr.reg = &ctxt->eflags;
  2606. c->dst.bytes = c->op_bytes;
  2607. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2608. if (rc != X86EMUL_CONTINUE)
  2609. goto done;
  2610. break;
  2611. case 0xa0 ... 0xa3: /* mov */
  2612. case 0xa4 ... 0xa5: /* movs */
  2613. goto mov;
  2614. case 0xa6 ... 0xa7: /* cmps */
  2615. c->dst.type = OP_NONE; /* Disable writeback. */
  2616. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2617. goto cmp;
  2618. case 0xa8 ... 0xa9: /* test ax, imm */
  2619. goto test;
  2620. case 0xaa ... 0xab: /* stos */
  2621. c->dst.val = c->regs[VCPU_REGS_RAX];
  2622. break;
  2623. case 0xac ... 0xad: /* lods */
  2624. goto mov;
  2625. case 0xae ... 0xaf: /* scas */
  2626. DPRINTF("Urk! I don't handle SCAS.\n");
  2627. goto cannot_emulate;
  2628. case 0xb0 ... 0xbf: /* mov r, imm */
  2629. goto mov;
  2630. case 0xc0 ... 0xc1:
  2631. emulate_grp2(ctxt);
  2632. break;
  2633. case 0xc3: /* ret */
  2634. c->dst.type = OP_REG;
  2635. c->dst.addr.reg = &c->eip;
  2636. c->dst.bytes = c->op_bytes;
  2637. goto pop_instruction;
  2638. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2639. mov:
  2640. c->dst.val = c->src.val;
  2641. break;
  2642. case 0xcb: /* ret far */
  2643. rc = emulate_ret_far(ctxt, ops);
  2644. if (rc != X86EMUL_CONTINUE)
  2645. goto done;
  2646. break;
  2647. case 0xcf: /* iret */
  2648. rc = emulate_iret(ctxt, ops);
  2649. if (rc != X86EMUL_CONTINUE)
  2650. goto done;
  2651. break;
  2652. case 0xd0 ... 0xd1: /* Grp2 */
  2653. c->src.val = 1;
  2654. emulate_grp2(ctxt);
  2655. break;
  2656. case 0xd2 ... 0xd3: /* Grp2 */
  2657. c->src.val = c->regs[VCPU_REGS_RCX];
  2658. emulate_grp2(ctxt);
  2659. break;
  2660. case 0xe4: /* inb */
  2661. case 0xe5: /* in */
  2662. goto do_io_in;
  2663. case 0xe6: /* outb */
  2664. case 0xe7: /* out */
  2665. goto do_io_out;
  2666. case 0xe8: /* call (near) */ {
  2667. long int rel = c->src.val;
  2668. c->src.val = (unsigned long) c->eip;
  2669. jmp_rel(c, rel);
  2670. emulate_push(ctxt, ops);
  2671. break;
  2672. }
  2673. case 0xe9: /* jmp rel */
  2674. goto jmp;
  2675. case 0xea: { /* jmp far */
  2676. unsigned short sel;
  2677. jump_far:
  2678. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2679. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2680. goto done;
  2681. c->eip = 0;
  2682. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2683. break;
  2684. }
  2685. case 0xeb:
  2686. jmp: /* jmp rel short */
  2687. jmp_rel(c, c->src.val);
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. break;
  2690. case 0xec: /* in al,dx */
  2691. case 0xed: /* in (e/r)ax,dx */
  2692. c->src.val = c->regs[VCPU_REGS_RDX];
  2693. do_io_in:
  2694. c->dst.bytes = min(c->dst.bytes, 4u);
  2695. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2696. emulate_gp(ctxt, 0);
  2697. goto done;
  2698. }
  2699. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2700. &c->dst.val))
  2701. goto done; /* IO is needed */
  2702. break;
  2703. case 0xee: /* out dx,al */
  2704. case 0xef: /* out dx,(e/r)ax */
  2705. c->src.val = c->regs[VCPU_REGS_RDX];
  2706. do_io_out:
  2707. c->dst.bytes = min(c->dst.bytes, 4u);
  2708. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2709. emulate_gp(ctxt, 0);
  2710. goto done;
  2711. }
  2712. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2713. ctxt->vcpu);
  2714. c->dst.type = OP_NONE; /* Disable writeback. */
  2715. break;
  2716. case 0xf4: /* hlt */
  2717. ctxt->vcpu->arch.halt_request = 1;
  2718. break;
  2719. case 0xf5: /* cmc */
  2720. /* complement carry flag from eflags reg */
  2721. ctxt->eflags ^= EFLG_CF;
  2722. c->dst.type = OP_NONE; /* Disable writeback. */
  2723. break;
  2724. case 0xf6 ... 0xf7: /* Grp3 */
  2725. if (!emulate_grp3(ctxt, ops))
  2726. goto cannot_emulate;
  2727. break;
  2728. case 0xf8: /* clc */
  2729. ctxt->eflags &= ~EFLG_CF;
  2730. c->dst.type = OP_NONE; /* Disable writeback. */
  2731. break;
  2732. case 0xfa: /* cli */
  2733. if (emulator_bad_iopl(ctxt, ops)) {
  2734. emulate_gp(ctxt, 0);
  2735. goto done;
  2736. } else {
  2737. ctxt->eflags &= ~X86_EFLAGS_IF;
  2738. c->dst.type = OP_NONE; /* Disable writeback. */
  2739. }
  2740. break;
  2741. case 0xfb: /* sti */
  2742. if (emulator_bad_iopl(ctxt, ops)) {
  2743. emulate_gp(ctxt, 0);
  2744. goto done;
  2745. } else {
  2746. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2747. ctxt->eflags |= X86_EFLAGS_IF;
  2748. c->dst.type = OP_NONE; /* Disable writeback. */
  2749. }
  2750. break;
  2751. case 0xfc: /* cld */
  2752. ctxt->eflags &= ~EFLG_DF;
  2753. c->dst.type = OP_NONE; /* Disable writeback. */
  2754. break;
  2755. case 0xfd: /* std */
  2756. ctxt->eflags |= EFLG_DF;
  2757. c->dst.type = OP_NONE; /* Disable writeback. */
  2758. break;
  2759. case 0xfe: /* Grp4 */
  2760. grp45:
  2761. rc = emulate_grp45(ctxt, ops);
  2762. if (rc != X86EMUL_CONTINUE)
  2763. goto done;
  2764. break;
  2765. case 0xff: /* Grp5 */
  2766. if (c->modrm_reg == 5)
  2767. goto jump_far;
  2768. goto grp45;
  2769. default:
  2770. goto cannot_emulate;
  2771. }
  2772. writeback:
  2773. rc = writeback(ctxt, ops);
  2774. if (rc != X86EMUL_CONTINUE)
  2775. goto done;
  2776. /*
  2777. * restore dst type in case the decoding will be reused
  2778. * (happens for string instruction )
  2779. */
  2780. c->dst.type = saved_dst_type;
  2781. if ((c->d & SrcMask) == SrcSI)
  2782. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2783. VCPU_REGS_RSI, &c->src);
  2784. if ((c->d & DstMask) == DstDI)
  2785. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2786. &c->dst);
  2787. if (c->rep_prefix && (c->d & String)) {
  2788. struct read_cache *rc = &ctxt->decode.io_read;
  2789. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2790. /*
  2791. * Re-enter guest when pio read ahead buffer is empty or,
  2792. * if it is not used, after each 1024 iteration.
  2793. */
  2794. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2795. (rc->end != 0 && rc->end == rc->pos))
  2796. ctxt->restart = false;
  2797. }
  2798. /*
  2799. * reset read cache here in case string instruction is restared
  2800. * without decoding
  2801. */
  2802. ctxt->decode.mem_read.end = 0;
  2803. ctxt->eip = c->eip;
  2804. done:
  2805. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2806. twobyte_insn:
  2807. switch (c->b) {
  2808. case 0x01: /* lgdt, lidt, lmsw */
  2809. switch (c->modrm_reg) {
  2810. u16 size;
  2811. unsigned long address;
  2812. case 0: /* vmcall */
  2813. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2814. goto cannot_emulate;
  2815. rc = kvm_fix_hypercall(ctxt->vcpu);
  2816. if (rc != X86EMUL_CONTINUE)
  2817. goto done;
  2818. /* Let the processor re-execute the fixed hypercall */
  2819. c->eip = ctxt->eip;
  2820. /* Disable writeback. */
  2821. c->dst.type = OP_NONE;
  2822. break;
  2823. case 2: /* lgdt */
  2824. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2825. &size, &address, c->op_bytes);
  2826. if (rc != X86EMUL_CONTINUE)
  2827. goto done;
  2828. realmode_lgdt(ctxt->vcpu, size, address);
  2829. /* Disable writeback. */
  2830. c->dst.type = OP_NONE;
  2831. break;
  2832. case 3: /* lidt/vmmcall */
  2833. if (c->modrm_mod == 3) {
  2834. switch (c->modrm_rm) {
  2835. case 1:
  2836. rc = kvm_fix_hypercall(ctxt->vcpu);
  2837. if (rc != X86EMUL_CONTINUE)
  2838. goto done;
  2839. break;
  2840. default:
  2841. goto cannot_emulate;
  2842. }
  2843. } else {
  2844. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2845. &size, &address,
  2846. c->op_bytes);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. goto done;
  2849. realmode_lidt(ctxt->vcpu, size, address);
  2850. }
  2851. /* Disable writeback. */
  2852. c->dst.type = OP_NONE;
  2853. break;
  2854. case 4: /* smsw */
  2855. c->dst.bytes = 2;
  2856. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2857. break;
  2858. case 6: /* lmsw */
  2859. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2860. (c->src.val & 0x0f), ctxt->vcpu);
  2861. c->dst.type = OP_NONE;
  2862. break;
  2863. case 5: /* not defined */
  2864. emulate_ud(ctxt);
  2865. goto done;
  2866. case 7: /* invlpg*/
  2867. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  2868. /* Disable writeback. */
  2869. c->dst.type = OP_NONE;
  2870. break;
  2871. default:
  2872. goto cannot_emulate;
  2873. }
  2874. break;
  2875. case 0x05: /* syscall */
  2876. rc = emulate_syscall(ctxt, ops);
  2877. if (rc != X86EMUL_CONTINUE)
  2878. goto done;
  2879. else
  2880. goto writeback;
  2881. break;
  2882. case 0x06:
  2883. emulate_clts(ctxt->vcpu);
  2884. c->dst.type = OP_NONE;
  2885. break;
  2886. case 0x09: /* wbinvd */
  2887. kvm_emulate_wbinvd(ctxt->vcpu);
  2888. c->dst.type = OP_NONE;
  2889. break;
  2890. case 0x08: /* invd */
  2891. case 0x0d: /* GrpP (prefetch) */
  2892. case 0x18: /* Grp16 (prefetch/nop) */
  2893. c->dst.type = OP_NONE;
  2894. break;
  2895. case 0x20: /* mov cr, reg */
  2896. switch (c->modrm_reg) {
  2897. case 1:
  2898. case 5 ... 7:
  2899. case 9 ... 15:
  2900. emulate_ud(ctxt);
  2901. goto done;
  2902. }
  2903. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2904. break;
  2905. case 0x21: /* mov from dr to reg */
  2906. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2907. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2908. emulate_ud(ctxt);
  2909. goto done;
  2910. }
  2911. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  2912. break;
  2913. case 0x22: /* mov reg, cr */
  2914. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  2915. emulate_gp(ctxt, 0);
  2916. goto done;
  2917. }
  2918. c->dst.type = OP_NONE;
  2919. break;
  2920. case 0x23: /* mov from reg to dr */
  2921. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2922. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2923. emulate_ud(ctxt);
  2924. goto done;
  2925. }
  2926. if (ops->set_dr(c->modrm_reg, c->src.val &
  2927. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2928. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2929. /* #UD condition is already handled by the code above */
  2930. emulate_gp(ctxt, 0);
  2931. goto done;
  2932. }
  2933. c->dst.type = OP_NONE; /* no writeback */
  2934. break;
  2935. case 0x30:
  2936. /* wrmsr */
  2937. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2938. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2939. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2940. emulate_gp(ctxt, 0);
  2941. goto done;
  2942. }
  2943. rc = X86EMUL_CONTINUE;
  2944. c->dst.type = OP_NONE;
  2945. break;
  2946. case 0x32:
  2947. /* rdmsr */
  2948. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2949. emulate_gp(ctxt, 0);
  2950. goto done;
  2951. } else {
  2952. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2953. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2954. }
  2955. rc = X86EMUL_CONTINUE;
  2956. c->dst.type = OP_NONE;
  2957. break;
  2958. case 0x34: /* sysenter */
  2959. rc = emulate_sysenter(ctxt, ops);
  2960. if (rc != X86EMUL_CONTINUE)
  2961. goto done;
  2962. else
  2963. goto writeback;
  2964. break;
  2965. case 0x35: /* sysexit */
  2966. rc = emulate_sysexit(ctxt, ops);
  2967. if (rc != X86EMUL_CONTINUE)
  2968. goto done;
  2969. else
  2970. goto writeback;
  2971. break;
  2972. case 0x40 ... 0x4f: /* cmov */
  2973. c->dst.val = c->dst.orig_val = c->src.val;
  2974. if (!test_cc(c->b, ctxt->eflags))
  2975. c->dst.type = OP_NONE; /* no writeback */
  2976. break;
  2977. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2978. if (test_cc(c->b, ctxt->eflags))
  2979. jmp_rel(c, c->src.val);
  2980. c->dst.type = OP_NONE;
  2981. break;
  2982. case 0xa0: /* push fs */
  2983. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2984. break;
  2985. case 0xa1: /* pop fs */
  2986. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2987. if (rc != X86EMUL_CONTINUE)
  2988. goto done;
  2989. break;
  2990. case 0xa3:
  2991. bt: /* bt */
  2992. c->dst.type = OP_NONE;
  2993. /* only subword offset */
  2994. c->src.val &= (c->dst.bytes << 3) - 1;
  2995. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2996. break;
  2997. case 0xa4: /* shld imm8, r, r/m */
  2998. case 0xa5: /* shld cl, r, r/m */
  2999. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3000. break;
  3001. case 0xa8: /* push gs */
  3002. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3003. break;
  3004. case 0xa9: /* pop gs */
  3005. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3006. if (rc != X86EMUL_CONTINUE)
  3007. goto done;
  3008. break;
  3009. case 0xab:
  3010. bts: /* bts */
  3011. /* only subword offset */
  3012. c->src.val &= (c->dst.bytes << 3) - 1;
  3013. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3014. break;
  3015. case 0xac: /* shrd imm8, r, r/m */
  3016. case 0xad: /* shrd cl, r, r/m */
  3017. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3018. break;
  3019. case 0xae: /* clflush */
  3020. break;
  3021. case 0xb0 ... 0xb1: /* cmpxchg */
  3022. /*
  3023. * Save real source value, then compare EAX against
  3024. * destination.
  3025. */
  3026. c->src.orig_val = c->src.val;
  3027. c->src.val = c->regs[VCPU_REGS_RAX];
  3028. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3029. if (ctxt->eflags & EFLG_ZF) {
  3030. /* Success: write back to memory. */
  3031. c->dst.val = c->src.orig_val;
  3032. } else {
  3033. /* Failure: write the value we saw to EAX. */
  3034. c->dst.type = OP_REG;
  3035. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3036. }
  3037. break;
  3038. case 0xb3:
  3039. btr: /* btr */
  3040. /* only subword offset */
  3041. c->src.val &= (c->dst.bytes << 3) - 1;
  3042. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3043. break;
  3044. case 0xb6 ... 0xb7: /* movzx */
  3045. c->dst.bytes = c->op_bytes;
  3046. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3047. : (u16) c->src.val;
  3048. break;
  3049. case 0xba: /* Grp8 */
  3050. switch (c->modrm_reg & 3) {
  3051. case 0:
  3052. goto bt;
  3053. case 1:
  3054. goto bts;
  3055. case 2:
  3056. goto btr;
  3057. case 3:
  3058. goto btc;
  3059. }
  3060. break;
  3061. case 0xbb:
  3062. btc: /* btc */
  3063. /* only subword offset */
  3064. c->src.val &= (c->dst.bytes << 3) - 1;
  3065. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3066. break;
  3067. case 0xbe ... 0xbf: /* movsx */
  3068. c->dst.bytes = c->op_bytes;
  3069. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3070. (s16) c->src.val;
  3071. break;
  3072. case 0xc3: /* movnti */
  3073. c->dst.bytes = c->op_bytes;
  3074. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3075. (u64) c->src.val;
  3076. break;
  3077. case 0xc7: /* Grp9 (cmpxchg8b) */
  3078. rc = emulate_grp9(ctxt, ops);
  3079. if (rc != X86EMUL_CONTINUE)
  3080. goto done;
  3081. break;
  3082. default:
  3083. goto cannot_emulate;
  3084. }
  3085. goto writeback;
  3086. cannot_emulate:
  3087. DPRINTF("Cannot emulate %02x\n", c->b);
  3088. return -1;
  3089. }