jme.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/pci.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/mii.h>
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/in.h>
  35. #include <linux/ip.h>
  36. #include <linux/ipv6.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/slab.h>
  41. #include <net/ip6_checksum.h>
  42. #include "jme.h"
  43. static int force_pseudohp = -1;
  44. static int no_pseudohp = -1;
  45. static int no_extplug = -1;
  46. module_param(force_pseudohp, int, 0);
  47. MODULE_PARM_DESC(force_pseudohp,
  48. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  49. module_param(no_pseudohp, int, 0);
  50. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  51. module_param(no_extplug, int, 0);
  52. MODULE_PARM_DESC(no_extplug,
  53. "Do not use external plug signal for pseudo hot-plug.");
  54. static int
  55. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  56. {
  57. struct jme_adapter *jme = netdev_priv(netdev);
  58. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  59. read_again:
  60. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  61. smi_phy_addr(phy) |
  62. smi_reg_addr(reg));
  63. wmb();
  64. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  65. udelay(20);
  66. val = jread32(jme, JME_SMI);
  67. if ((val & SMI_OP_REQ) == 0)
  68. break;
  69. }
  70. if (i == 0) {
  71. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  72. return 0;
  73. }
  74. if (again--)
  75. goto read_again;
  76. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  77. }
  78. static void
  79. jme_mdio_write(struct net_device *netdev,
  80. int phy, int reg, int val)
  81. {
  82. struct jme_adapter *jme = netdev_priv(netdev);
  83. int i;
  84. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  85. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  86. smi_phy_addr(phy) | smi_reg_addr(reg));
  87. wmb();
  88. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  89. udelay(20);
  90. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  91. break;
  92. }
  93. if (i == 0)
  94. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  95. }
  96. static inline void
  97. jme_reset_phy_processor(struct jme_adapter *jme)
  98. {
  99. u32 val;
  100. jme_mdio_write(jme->dev,
  101. jme->mii_if.phy_id,
  102. MII_ADVERTISE, ADVERTISE_ALL |
  103. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  104. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  105. jme_mdio_write(jme->dev,
  106. jme->mii_if.phy_id,
  107. MII_CTRL1000,
  108. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  109. val = jme_mdio_read(jme->dev,
  110. jme->mii_if.phy_id,
  111. MII_BMCR);
  112. jme_mdio_write(jme->dev,
  113. jme->mii_if.phy_id,
  114. MII_BMCR, val | BMCR_RESET);
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. pr_err("eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static u32
  282. jme_linkstat_from_phy(struct jme_adapter *jme)
  283. {
  284. u32 phylink, bmsr;
  285. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  286. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  287. if (bmsr & BMSR_ANCOMP)
  288. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  289. return phylink;
  290. }
  291. static inline void
  292. jme_set_phyfifoa(struct jme_adapter *jme)
  293. {
  294. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  295. }
  296. static inline void
  297. jme_set_phyfifob(struct jme_adapter *jme)
  298. {
  299. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  300. }
  301. static int
  302. jme_check_link(struct net_device *netdev, int testonly)
  303. {
  304. struct jme_adapter *jme = netdev_priv(netdev);
  305. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  306. char linkmsg[64];
  307. int rc = 0;
  308. linkmsg[0] = '\0';
  309. if (jme->fpgaver)
  310. phylink = jme_linkstat_from_phy(jme);
  311. else
  312. phylink = jread32(jme, JME_PHY_LINK);
  313. if (phylink & PHY_LINK_UP) {
  314. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  315. /*
  316. * If we did not enable AN
  317. * Speed/Duplex Info should be obtained from SMI
  318. */
  319. phylink = PHY_LINK_UP;
  320. bmcr = jme_mdio_read(jme->dev,
  321. jme->mii_if.phy_id,
  322. MII_BMCR);
  323. phylink |= ((bmcr & BMCR_SPEED1000) &&
  324. (bmcr & BMCR_SPEED100) == 0) ?
  325. PHY_LINK_SPEED_1000M :
  326. (bmcr & BMCR_SPEED100) ?
  327. PHY_LINK_SPEED_100M :
  328. PHY_LINK_SPEED_10M;
  329. phylink |= (bmcr & BMCR_FULLDPLX) ?
  330. PHY_LINK_DUPLEX : 0;
  331. strcat(linkmsg, "Forced: ");
  332. } else {
  333. /*
  334. * Keep polling for speed/duplex resolve complete
  335. */
  336. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  337. --cnt) {
  338. udelay(1);
  339. if (jme->fpgaver)
  340. phylink = jme_linkstat_from_phy(jme);
  341. else
  342. phylink = jread32(jme, JME_PHY_LINK);
  343. }
  344. if (!cnt)
  345. pr_err("Waiting speed resolve timeout\n");
  346. strcat(linkmsg, "ANed: ");
  347. }
  348. if (jme->phylink == phylink) {
  349. rc = 1;
  350. goto out;
  351. }
  352. if (testonly)
  353. goto out;
  354. jme->phylink = phylink;
  355. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  356. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  357. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  358. switch (phylink & PHY_LINK_SPEED_MASK) {
  359. case PHY_LINK_SPEED_10M:
  360. ghc |= GHC_SPEED_10M |
  361. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  362. strcat(linkmsg, "10 Mbps, ");
  363. break;
  364. case PHY_LINK_SPEED_100M:
  365. ghc |= GHC_SPEED_100M |
  366. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  367. strcat(linkmsg, "100 Mbps, ");
  368. break;
  369. case PHY_LINK_SPEED_1000M:
  370. ghc |= GHC_SPEED_1000M |
  371. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  372. strcat(linkmsg, "1000 Mbps, ");
  373. break;
  374. default:
  375. break;
  376. }
  377. if (phylink & PHY_LINK_DUPLEX) {
  378. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  379. ghc |= GHC_DPX;
  380. } else {
  381. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  382. TXMCS_BACKOFF |
  383. TXMCS_CARRIERSENSE |
  384. TXMCS_COLLISION);
  385. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  386. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  387. TXTRHD_TXREN |
  388. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  389. }
  390. gpreg1 = GPREG1_DEFAULT;
  391. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  392. if (!(phylink & PHY_LINK_DUPLEX))
  393. gpreg1 |= GPREG1_HALFMODEPATCH;
  394. switch (phylink & PHY_LINK_SPEED_MASK) {
  395. case PHY_LINK_SPEED_10M:
  396. jme_set_phyfifoa(jme);
  397. gpreg1 |= GPREG1_RSSPATCH;
  398. break;
  399. case PHY_LINK_SPEED_100M:
  400. jme_set_phyfifob(jme);
  401. gpreg1 |= GPREG1_RSSPATCH;
  402. break;
  403. case PHY_LINK_SPEED_1000M:
  404. jme_set_phyfifoa(jme);
  405. break;
  406. default:
  407. break;
  408. }
  409. }
  410. jwrite32(jme, JME_GPREG1, gpreg1);
  411. jwrite32(jme, JME_GHC, ghc);
  412. jme->reg_ghc = ghc;
  413. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  414. "Full-Duplex, " :
  415. "Half-Duplex, ");
  416. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  417. "MDI-X" :
  418. "MDI");
  419. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  420. netif_carrier_on(netdev);
  421. } else {
  422. if (testonly)
  423. goto out;
  424. netif_info(jme, link, jme->dev, "Link is down\n");
  425. jme->phylink = 0;
  426. netif_carrier_off(netdev);
  427. }
  428. out:
  429. return rc;
  430. }
  431. static int
  432. jme_setup_tx_resources(struct jme_adapter *jme)
  433. {
  434. struct jme_ring *txring = &(jme->txring[0]);
  435. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  436. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  437. &(txring->dmaalloc),
  438. GFP_ATOMIC);
  439. if (!txring->alloc)
  440. goto err_set_null;
  441. /*
  442. * 16 Bytes align
  443. */
  444. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  445. RING_DESC_ALIGN);
  446. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  447. txring->next_to_use = 0;
  448. atomic_set(&txring->next_to_clean, 0);
  449. atomic_set(&txring->nr_free, jme->tx_ring_size);
  450. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  451. jme->tx_ring_size, GFP_ATOMIC);
  452. if (unlikely(!(txring->bufinf)))
  453. goto err_free_txring;
  454. /*
  455. * Initialize Transmit Descriptors
  456. */
  457. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  458. memset(txring->bufinf, 0,
  459. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  460. return 0;
  461. err_free_txring:
  462. dma_free_coherent(&(jme->pdev->dev),
  463. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  464. txring->alloc,
  465. txring->dmaalloc);
  466. err_set_null:
  467. txring->desc = NULL;
  468. txring->dmaalloc = 0;
  469. txring->dma = 0;
  470. txring->bufinf = NULL;
  471. return -ENOMEM;
  472. }
  473. static void
  474. jme_free_tx_resources(struct jme_adapter *jme)
  475. {
  476. int i;
  477. struct jme_ring *txring = &(jme->txring[0]);
  478. struct jme_buffer_info *txbi;
  479. if (txring->alloc) {
  480. if (txring->bufinf) {
  481. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  482. txbi = txring->bufinf + i;
  483. if (txbi->skb) {
  484. dev_kfree_skb(txbi->skb);
  485. txbi->skb = NULL;
  486. }
  487. txbi->mapping = 0;
  488. txbi->len = 0;
  489. txbi->nr_desc = 0;
  490. txbi->start_xmit = 0;
  491. }
  492. kfree(txring->bufinf);
  493. }
  494. dma_free_coherent(&(jme->pdev->dev),
  495. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  496. txring->alloc,
  497. txring->dmaalloc);
  498. txring->alloc = NULL;
  499. txring->desc = NULL;
  500. txring->dmaalloc = 0;
  501. txring->dma = 0;
  502. txring->bufinf = NULL;
  503. }
  504. txring->next_to_use = 0;
  505. atomic_set(&txring->next_to_clean, 0);
  506. atomic_set(&txring->nr_free, 0);
  507. }
  508. static inline void
  509. jme_enable_tx_engine(struct jme_adapter *jme)
  510. {
  511. /*
  512. * Select Queue 0
  513. */
  514. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  515. wmb();
  516. /*
  517. * Setup TX Queue 0 DMA Bass Address
  518. */
  519. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  520. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  521. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  522. /*
  523. * Setup TX Descptor Count
  524. */
  525. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  526. /*
  527. * Enable TX Engine
  528. */
  529. wmb();
  530. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  531. TXCS_SELECT_QUEUE0 |
  532. TXCS_ENABLE);
  533. }
  534. static inline void
  535. jme_restart_tx_engine(struct jme_adapter *jme)
  536. {
  537. /*
  538. * Restart TX Engine
  539. */
  540. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  541. TXCS_SELECT_QUEUE0 |
  542. TXCS_ENABLE);
  543. }
  544. static inline void
  545. jme_disable_tx_engine(struct jme_adapter *jme)
  546. {
  547. int i;
  548. u32 val;
  549. /*
  550. * Disable TX Engine
  551. */
  552. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  553. wmb();
  554. val = jread32(jme, JME_TXCS);
  555. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  556. mdelay(1);
  557. val = jread32(jme, JME_TXCS);
  558. rmb();
  559. }
  560. if (!i)
  561. pr_err("Disable TX engine timeout\n");
  562. }
  563. static void
  564. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  565. {
  566. struct jme_ring *rxring = &(jme->rxring[0]);
  567. register struct rxdesc *rxdesc = rxring->desc;
  568. struct jme_buffer_info *rxbi = rxring->bufinf;
  569. rxdesc += i;
  570. rxbi += i;
  571. rxdesc->dw[0] = 0;
  572. rxdesc->dw[1] = 0;
  573. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  574. rxdesc->desc1.bufaddrl = cpu_to_le32(
  575. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  576. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  577. if (jme->dev->features & NETIF_F_HIGHDMA)
  578. rxdesc->desc1.flags = RXFLAG_64BIT;
  579. wmb();
  580. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  581. }
  582. static int
  583. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  584. {
  585. struct jme_ring *rxring = &(jme->rxring[0]);
  586. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  587. struct sk_buff *skb;
  588. skb = netdev_alloc_skb(jme->dev,
  589. jme->dev->mtu + RX_EXTRA_LEN);
  590. if (unlikely(!skb))
  591. return -ENOMEM;
  592. rxbi->skb = skb;
  593. rxbi->len = skb_tailroom(skb);
  594. rxbi->mapping = pci_map_page(jme->pdev,
  595. virt_to_page(skb->data),
  596. offset_in_page(skb->data),
  597. rxbi->len,
  598. PCI_DMA_FROMDEVICE);
  599. return 0;
  600. }
  601. static void
  602. jme_free_rx_buf(struct jme_adapter *jme, int i)
  603. {
  604. struct jme_ring *rxring = &(jme->rxring[0]);
  605. struct jme_buffer_info *rxbi = rxring->bufinf;
  606. rxbi += i;
  607. if (rxbi->skb) {
  608. pci_unmap_page(jme->pdev,
  609. rxbi->mapping,
  610. rxbi->len,
  611. PCI_DMA_FROMDEVICE);
  612. dev_kfree_skb(rxbi->skb);
  613. rxbi->skb = NULL;
  614. rxbi->mapping = 0;
  615. rxbi->len = 0;
  616. }
  617. }
  618. static void
  619. jme_free_rx_resources(struct jme_adapter *jme)
  620. {
  621. int i;
  622. struct jme_ring *rxring = &(jme->rxring[0]);
  623. if (rxring->alloc) {
  624. if (rxring->bufinf) {
  625. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  626. jme_free_rx_buf(jme, i);
  627. kfree(rxring->bufinf);
  628. }
  629. dma_free_coherent(&(jme->pdev->dev),
  630. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  631. rxring->alloc,
  632. rxring->dmaalloc);
  633. rxring->alloc = NULL;
  634. rxring->desc = NULL;
  635. rxring->dmaalloc = 0;
  636. rxring->dma = 0;
  637. rxring->bufinf = NULL;
  638. }
  639. rxring->next_to_use = 0;
  640. atomic_set(&rxring->next_to_clean, 0);
  641. }
  642. static int
  643. jme_setup_rx_resources(struct jme_adapter *jme)
  644. {
  645. int i;
  646. struct jme_ring *rxring = &(jme->rxring[0]);
  647. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  648. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  649. &(rxring->dmaalloc),
  650. GFP_ATOMIC);
  651. if (!rxring->alloc)
  652. goto err_set_null;
  653. /*
  654. * 16 Bytes align
  655. */
  656. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  657. RING_DESC_ALIGN);
  658. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  659. rxring->next_to_use = 0;
  660. atomic_set(&rxring->next_to_clean, 0);
  661. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  662. jme->rx_ring_size, GFP_ATOMIC);
  663. if (unlikely(!(rxring->bufinf)))
  664. goto err_free_rxring;
  665. /*
  666. * Initiallize Receive Descriptors
  667. */
  668. memset(rxring->bufinf, 0,
  669. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  670. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  671. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  672. jme_free_rx_resources(jme);
  673. return -ENOMEM;
  674. }
  675. jme_set_clean_rxdesc(jme, i);
  676. }
  677. return 0;
  678. err_free_rxring:
  679. dma_free_coherent(&(jme->pdev->dev),
  680. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  681. rxring->alloc,
  682. rxring->dmaalloc);
  683. err_set_null:
  684. rxring->desc = NULL;
  685. rxring->dmaalloc = 0;
  686. rxring->dma = 0;
  687. rxring->bufinf = NULL;
  688. return -ENOMEM;
  689. }
  690. static inline void
  691. jme_enable_rx_engine(struct jme_adapter *jme)
  692. {
  693. /*
  694. * Select Queue 0
  695. */
  696. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  697. RXCS_QUEUESEL_Q0);
  698. wmb();
  699. /*
  700. * Setup RX DMA Bass Address
  701. */
  702. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  703. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  704. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  705. /*
  706. * Setup RX Descriptor Count
  707. */
  708. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  709. /*
  710. * Setup Unicast Filter
  711. */
  712. jme_set_multi(jme->dev);
  713. /*
  714. * Enable RX Engine
  715. */
  716. wmb();
  717. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  718. RXCS_QUEUESEL_Q0 |
  719. RXCS_ENABLE |
  720. RXCS_QST);
  721. }
  722. static inline void
  723. jme_restart_rx_engine(struct jme_adapter *jme)
  724. {
  725. /*
  726. * Start RX Engine
  727. */
  728. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  729. RXCS_QUEUESEL_Q0 |
  730. RXCS_ENABLE |
  731. RXCS_QST);
  732. }
  733. static inline void
  734. jme_disable_rx_engine(struct jme_adapter *jme)
  735. {
  736. int i;
  737. u32 val;
  738. /*
  739. * Disable RX Engine
  740. */
  741. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  742. wmb();
  743. val = jread32(jme, JME_RXCS);
  744. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  745. mdelay(1);
  746. val = jread32(jme, JME_RXCS);
  747. rmb();
  748. }
  749. if (!i)
  750. pr_err("Disable RX engine timeout\n");
  751. }
  752. static int
  753. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  754. {
  755. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  756. return false;
  757. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  758. == RXWBFLAG_TCPON)) {
  759. if (flags & RXWBFLAG_IPV4)
  760. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  761. return false;
  762. }
  763. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  764. == RXWBFLAG_UDPON)) {
  765. if (flags & RXWBFLAG_IPV4)
  766. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  767. return false;
  768. }
  769. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  770. == RXWBFLAG_IPV4)) {
  771. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  772. return false;
  773. }
  774. return true;
  775. }
  776. static void
  777. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  778. {
  779. struct jme_ring *rxring = &(jme->rxring[0]);
  780. struct rxdesc *rxdesc = rxring->desc;
  781. struct jme_buffer_info *rxbi = rxring->bufinf;
  782. struct sk_buff *skb;
  783. int framesize;
  784. rxdesc += idx;
  785. rxbi += idx;
  786. skb = rxbi->skb;
  787. pci_dma_sync_single_for_cpu(jme->pdev,
  788. rxbi->mapping,
  789. rxbi->len,
  790. PCI_DMA_FROMDEVICE);
  791. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  792. pci_dma_sync_single_for_device(jme->pdev,
  793. rxbi->mapping,
  794. rxbi->len,
  795. PCI_DMA_FROMDEVICE);
  796. ++(NET_STAT(jme).rx_dropped);
  797. } else {
  798. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  799. - RX_PREPAD_SIZE;
  800. skb_reserve(skb, RX_PREPAD_SIZE);
  801. skb_put(skb, framesize);
  802. skb->protocol = eth_type_trans(skb, jme->dev);
  803. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  804. skb->ip_summed = CHECKSUM_UNNECESSARY;
  805. else
  806. skb_checksum_none_assert(skb);
  807. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  808. if (jme->vlgrp) {
  809. jme->jme_vlan_rx(skb, jme->vlgrp,
  810. le16_to_cpu(rxdesc->descwb.vlan));
  811. NET_STAT(jme).rx_bytes += 4;
  812. } else {
  813. dev_kfree_skb(skb);
  814. }
  815. } else {
  816. jme->jme_rx(skb);
  817. }
  818. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  819. cpu_to_le16(RXWBFLAG_DEST_MUL))
  820. ++(NET_STAT(jme).multicast);
  821. NET_STAT(jme).rx_bytes += framesize;
  822. ++(NET_STAT(jme).rx_packets);
  823. }
  824. jme_set_clean_rxdesc(jme, idx);
  825. }
  826. static int
  827. jme_process_receive(struct jme_adapter *jme, int limit)
  828. {
  829. struct jme_ring *rxring = &(jme->rxring[0]);
  830. struct rxdesc *rxdesc = rxring->desc;
  831. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  832. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  833. goto out_inc;
  834. if (unlikely(atomic_read(&jme->link_changing) != 1))
  835. goto out_inc;
  836. if (unlikely(!netif_carrier_ok(jme->dev)))
  837. goto out_inc;
  838. i = atomic_read(&rxring->next_to_clean);
  839. while (limit > 0) {
  840. rxdesc = rxring->desc;
  841. rxdesc += i;
  842. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  843. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  844. goto out;
  845. --limit;
  846. rmb();
  847. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  848. if (unlikely(desccnt > 1 ||
  849. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  850. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  851. ++(NET_STAT(jme).rx_crc_errors);
  852. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  853. ++(NET_STAT(jme).rx_fifo_errors);
  854. else
  855. ++(NET_STAT(jme).rx_errors);
  856. if (desccnt > 1)
  857. limit -= desccnt - 1;
  858. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  859. jme_set_clean_rxdesc(jme, j);
  860. j = (j + 1) & (mask);
  861. }
  862. } else {
  863. jme_alloc_and_feed_skb(jme, i);
  864. }
  865. i = (i + desccnt) & (mask);
  866. }
  867. out:
  868. atomic_set(&rxring->next_to_clean, i);
  869. out_inc:
  870. atomic_inc(&jme->rx_cleaning);
  871. return limit > 0 ? limit : 0;
  872. }
  873. static void
  874. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  875. {
  876. if (likely(atmp == dpi->cur)) {
  877. dpi->cnt = 0;
  878. return;
  879. }
  880. if (dpi->attempt == atmp) {
  881. ++(dpi->cnt);
  882. } else {
  883. dpi->attempt = atmp;
  884. dpi->cnt = 0;
  885. }
  886. }
  887. static void
  888. jme_dynamic_pcc(struct jme_adapter *jme)
  889. {
  890. register struct dynpcc_info *dpi = &(jme->dpi);
  891. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  892. jme_attempt_pcc(dpi, PCC_P3);
  893. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  894. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  895. jme_attempt_pcc(dpi, PCC_P2);
  896. else
  897. jme_attempt_pcc(dpi, PCC_P1);
  898. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  899. if (dpi->attempt < dpi->cur)
  900. tasklet_schedule(&jme->rxclean_task);
  901. jme_set_rx_pcc(jme, dpi->attempt);
  902. dpi->cur = dpi->attempt;
  903. dpi->cnt = 0;
  904. }
  905. }
  906. static void
  907. jme_start_pcc_timer(struct jme_adapter *jme)
  908. {
  909. struct dynpcc_info *dpi = &(jme->dpi);
  910. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  911. dpi->last_pkts = NET_STAT(jme).rx_packets;
  912. dpi->intr_cnt = 0;
  913. jwrite32(jme, JME_TMCSR,
  914. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  915. }
  916. static inline void
  917. jme_stop_pcc_timer(struct jme_adapter *jme)
  918. {
  919. jwrite32(jme, JME_TMCSR, 0);
  920. }
  921. static void
  922. jme_shutdown_nic(struct jme_adapter *jme)
  923. {
  924. u32 phylink;
  925. phylink = jme_linkstat_from_phy(jme);
  926. if (!(phylink & PHY_LINK_UP)) {
  927. /*
  928. * Disable all interrupt before issue timer
  929. */
  930. jme_stop_irq(jme);
  931. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  932. }
  933. }
  934. static void
  935. jme_pcc_tasklet(unsigned long arg)
  936. {
  937. struct jme_adapter *jme = (struct jme_adapter *)arg;
  938. struct net_device *netdev = jme->dev;
  939. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  940. jme_shutdown_nic(jme);
  941. return;
  942. }
  943. if (unlikely(!netif_carrier_ok(netdev) ||
  944. (atomic_read(&jme->link_changing) != 1)
  945. )) {
  946. jme_stop_pcc_timer(jme);
  947. return;
  948. }
  949. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  950. jme_dynamic_pcc(jme);
  951. jme_start_pcc_timer(jme);
  952. }
  953. static inline void
  954. jme_polling_mode(struct jme_adapter *jme)
  955. {
  956. jme_set_rx_pcc(jme, PCC_OFF);
  957. }
  958. static inline void
  959. jme_interrupt_mode(struct jme_adapter *jme)
  960. {
  961. jme_set_rx_pcc(jme, PCC_P1);
  962. }
  963. static inline int
  964. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  965. {
  966. u32 apmc;
  967. apmc = jread32(jme, JME_APMC);
  968. return apmc & JME_APMC_PSEUDO_HP_EN;
  969. }
  970. static void
  971. jme_start_shutdown_timer(struct jme_adapter *jme)
  972. {
  973. u32 apmc;
  974. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  975. apmc &= ~JME_APMC_EPIEN_CTRL;
  976. if (!no_extplug) {
  977. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  978. wmb();
  979. }
  980. jwrite32f(jme, JME_APMC, apmc);
  981. jwrite32f(jme, JME_TIMER2, 0);
  982. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  983. jwrite32(jme, JME_TMCSR,
  984. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  985. }
  986. static void
  987. jme_stop_shutdown_timer(struct jme_adapter *jme)
  988. {
  989. u32 apmc;
  990. jwrite32f(jme, JME_TMCSR, 0);
  991. jwrite32f(jme, JME_TIMER2, 0);
  992. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  993. apmc = jread32(jme, JME_APMC);
  994. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  995. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  996. wmb();
  997. jwrite32f(jme, JME_APMC, apmc);
  998. }
  999. static void
  1000. jme_link_change_tasklet(unsigned long arg)
  1001. {
  1002. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1003. struct net_device *netdev = jme->dev;
  1004. int rc;
  1005. while (!atomic_dec_and_test(&jme->link_changing)) {
  1006. atomic_inc(&jme->link_changing);
  1007. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1008. while (atomic_read(&jme->link_changing) != 1)
  1009. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1010. }
  1011. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1012. goto out;
  1013. jme->old_mtu = netdev->mtu;
  1014. netif_stop_queue(netdev);
  1015. if (jme_pseudo_hotplug_enabled(jme))
  1016. jme_stop_shutdown_timer(jme);
  1017. jme_stop_pcc_timer(jme);
  1018. tasklet_disable(&jme->txclean_task);
  1019. tasklet_disable(&jme->rxclean_task);
  1020. tasklet_disable(&jme->rxempty_task);
  1021. if (netif_carrier_ok(netdev)) {
  1022. jme_reset_ghc_speed(jme);
  1023. jme_disable_rx_engine(jme);
  1024. jme_disable_tx_engine(jme);
  1025. jme_reset_mac_processor(jme);
  1026. jme_free_rx_resources(jme);
  1027. jme_free_tx_resources(jme);
  1028. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1029. jme_polling_mode(jme);
  1030. netif_carrier_off(netdev);
  1031. }
  1032. jme_check_link(netdev, 0);
  1033. if (netif_carrier_ok(netdev)) {
  1034. rc = jme_setup_rx_resources(jme);
  1035. if (rc) {
  1036. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1037. goto out_enable_tasklet;
  1038. }
  1039. rc = jme_setup_tx_resources(jme);
  1040. if (rc) {
  1041. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1042. goto err_out_free_rx_resources;
  1043. }
  1044. jme_enable_rx_engine(jme);
  1045. jme_enable_tx_engine(jme);
  1046. netif_start_queue(netdev);
  1047. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1048. jme_interrupt_mode(jme);
  1049. jme_start_pcc_timer(jme);
  1050. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1051. jme_start_shutdown_timer(jme);
  1052. }
  1053. goto out_enable_tasklet;
  1054. err_out_free_rx_resources:
  1055. jme_free_rx_resources(jme);
  1056. out_enable_tasklet:
  1057. tasklet_enable(&jme->txclean_task);
  1058. tasklet_hi_enable(&jme->rxclean_task);
  1059. tasklet_hi_enable(&jme->rxempty_task);
  1060. out:
  1061. atomic_inc(&jme->link_changing);
  1062. }
  1063. static void
  1064. jme_rx_clean_tasklet(unsigned long arg)
  1065. {
  1066. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1067. struct dynpcc_info *dpi = &(jme->dpi);
  1068. jme_process_receive(jme, jme->rx_ring_size);
  1069. ++(dpi->intr_cnt);
  1070. }
  1071. static int
  1072. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1073. {
  1074. struct jme_adapter *jme = jme_napi_priv(holder);
  1075. int rest;
  1076. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1077. while (atomic_read(&jme->rx_empty) > 0) {
  1078. atomic_dec(&jme->rx_empty);
  1079. ++(NET_STAT(jme).rx_dropped);
  1080. jme_restart_rx_engine(jme);
  1081. }
  1082. atomic_inc(&jme->rx_empty);
  1083. if (rest) {
  1084. JME_RX_COMPLETE(netdev, holder);
  1085. jme_interrupt_mode(jme);
  1086. }
  1087. JME_NAPI_WEIGHT_SET(budget, rest);
  1088. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1089. }
  1090. static void
  1091. jme_rx_empty_tasklet(unsigned long arg)
  1092. {
  1093. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1094. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1095. return;
  1096. if (unlikely(!netif_carrier_ok(jme->dev)))
  1097. return;
  1098. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1099. jme_rx_clean_tasklet(arg);
  1100. while (atomic_read(&jme->rx_empty) > 0) {
  1101. atomic_dec(&jme->rx_empty);
  1102. ++(NET_STAT(jme).rx_dropped);
  1103. jme_restart_rx_engine(jme);
  1104. }
  1105. atomic_inc(&jme->rx_empty);
  1106. }
  1107. static void
  1108. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1109. {
  1110. struct jme_ring *txring = &(jme->txring[0]);
  1111. smp_wmb();
  1112. if (unlikely(netif_queue_stopped(jme->dev) &&
  1113. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1114. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1115. netif_wake_queue(jme->dev);
  1116. }
  1117. }
  1118. static void
  1119. jme_tx_clean_tasklet(unsigned long arg)
  1120. {
  1121. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1122. struct jme_ring *txring = &(jme->txring[0]);
  1123. struct txdesc *txdesc = txring->desc;
  1124. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1125. int i, j, cnt = 0, max, err, mask;
  1126. tx_dbg(jme, "Into txclean\n");
  1127. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1128. goto out;
  1129. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1130. goto out;
  1131. if (unlikely(!netif_carrier_ok(jme->dev)))
  1132. goto out;
  1133. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1134. mask = jme->tx_ring_mask;
  1135. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1136. ctxbi = txbi + i;
  1137. if (likely(ctxbi->skb &&
  1138. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1139. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1140. i, ctxbi->nr_desc, jiffies);
  1141. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1142. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1143. ttxbi = txbi + ((i + j) & (mask));
  1144. txdesc[(i + j) & (mask)].dw[0] = 0;
  1145. pci_unmap_page(jme->pdev,
  1146. ttxbi->mapping,
  1147. ttxbi->len,
  1148. PCI_DMA_TODEVICE);
  1149. ttxbi->mapping = 0;
  1150. ttxbi->len = 0;
  1151. }
  1152. dev_kfree_skb(ctxbi->skb);
  1153. cnt += ctxbi->nr_desc;
  1154. if (unlikely(err)) {
  1155. ++(NET_STAT(jme).tx_carrier_errors);
  1156. } else {
  1157. ++(NET_STAT(jme).tx_packets);
  1158. NET_STAT(jme).tx_bytes += ctxbi->len;
  1159. }
  1160. ctxbi->skb = NULL;
  1161. ctxbi->len = 0;
  1162. ctxbi->start_xmit = 0;
  1163. } else {
  1164. break;
  1165. }
  1166. i = (i + ctxbi->nr_desc) & mask;
  1167. ctxbi->nr_desc = 0;
  1168. }
  1169. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1170. atomic_set(&txring->next_to_clean, i);
  1171. atomic_add(cnt, &txring->nr_free);
  1172. jme_wake_queue_if_stopped(jme);
  1173. out:
  1174. atomic_inc(&jme->tx_cleaning);
  1175. }
  1176. static void
  1177. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1178. {
  1179. /*
  1180. * Disable interrupt
  1181. */
  1182. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1183. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1184. /*
  1185. * Link change event is critical
  1186. * all other events are ignored
  1187. */
  1188. jwrite32(jme, JME_IEVE, intrstat);
  1189. tasklet_schedule(&jme->linkch_task);
  1190. goto out_reenable;
  1191. }
  1192. if (intrstat & INTR_TMINTR) {
  1193. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1194. tasklet_schedule(&jme->pcc_task);
  1195. }
  1196. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1197. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1198. tasklet_schedule(&jme->txclean_task);
  1199. }
  1200. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1201. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1202. INTR_PCCRX0 |
  1203. INTR_RX0EMP)) |
  1204. INTR_RX0);
  1205. }
  1206. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1207. if (intrstat & INTR_RX0EMP)
  1208. atomic_inc(&jme->rx_empty);
  1209. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1210. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1211. jme_polling_mode(jme);
  1212. JME_RX_SCHEDULE(jme);
  1213. }
  1214. }
  1215. } else {
  1216. if (intrstat & INTR_RX0EMP) {
  1217. atomic_inc(&jme->rx_empty);
  1218. tasklet_hi_schedule(&jme->rxempty_task);
  1219. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1220. tasklet_hi_schedule(&jme->rxclean_task);
  1221. }
  1222. }
  1223. out_reenable:
  1224. /*
  1225. * Re-enable interrupt
  1226. */
  1227. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1228. }
  1229. static irqreturn_t
  1230. jme_intr(int irq, void *dev_id)
  1231. {
  1232. struct net_device *netdev = dev_id;
  1233. struct jme_adapter *jme = netdev_priv(netdev);
  1234. u32 intrstat;
  1235. intrstat = jread32(jme, JME_IEVE);
  1236. /*
  1237. * Check if it's really an interrupt for us
  1238. */
  1239. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1240. return IRQ_NONE;
  1241. /*
  1242. * Check if the device still exist
  1243. */
  1244. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1245. return IRQ_NONE;
  1246. jme_intr_msi(jme, intrstat);
  1247. return IRQ_HANDLED;
  1248. }
  1249. static irqreturn_t
  1250. jme_msi(int irq, void *dev_id)
  1251. {
  1252. struct net_device *netdev = dev_id;
  1253. struct jme_adapter *jme = netdev_priv(netdev);
  1254. u32 intrstat;
  1255. intrstat = jread32(jme, JME_IEVE);
  1256. jme_intr_msi(jme, intrstat);
  1257. return IRQ_HANDLED;
  1258. }
  1259. static void
  1260. jme_reset_link(struct jme_adapter *jme)
  1261. {
  1262. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1263. }
  1264. static void
  1265. jme_restart_an(struct jme_adapter *jme)
  1266. {
  1267. u32 bmcr;
  1268. spin_lock_bh(&jme->phy_lock);
  1269. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1270. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1271. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1272. spin_unlock_bh(&jme->phy_lock);
  1273. }
  1274. static int
  1275. jme_request_irq(struct jme_adapter *jme)
  1276. {
  1277. int rc;
  1278. struct net_device *netdev = jme->dev;
  1279. irq_handler_t handler = jme_intr;
  1280. int irq_flags = IRQF_SHARED;
  1281. if (!pci_enable_msi(jme->pdev)) {
  1282. set_bit(JME_FLAG_MSI, &jme->flags);
  1283. handler = jme_msi;
  1284. irq_flags = 0;
  1285. }
  1286. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1287. netdev);
  1288. if (rc) {
  1289. netdev_err(netdev,
  1290. "Unable to request %s interrupt (return: %d)\n",
  1291. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1292. rc);
  1293. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1294. pci_disable_msi(jme->pdev);
  1295. clear_bit(JME_FLAG_MSI, &jme->flags);
  1296. }
  1297. } else {
  1298. netdev->irq = jme->pdev->irq;
  1299. }
  1300. return rc;
  1301. }
  1302. static void
  1303. jme_free_irq(struct jme_adapter *jme)
  1304. {
  1305. free_irq(jme->pdev->irq, jme->dev);
  1306. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1307. pci_disable_msi(jme->pdev);
  1308. clear_bit(JME_FLAG_MSI, &jme->flags);
  1309. jme->dev->irq = jme->pdev->irq;
  1310. }
  1311. }
  1312. static inline void
  1313. jme_phy_on(struct jme_adapter *jme)
  1314. {
  1315. u32 bmcr;
  1316. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1317. bmcr &= ~BMCR_PDOWN;
  1318. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1319. }
  1320. static int
  1321. jme_open(struct net_device *netdev)
  1322. {
  1323. struct jme_adapter *jme = netdev_priv(netdev);
  1324. int rc;
  1325. jme_clear_pm(jme);
  1326. JME_NAPI_ENABLE(jme);
  1327. tasklet_enable(&jme->linkch_task);
  1328. tasklet_enable(&jme->txclean_task);
  1329. tasklet_hi_enable(&jme->rxclean_task);
  1330. tasklet_hi_enable(&jme->rxempty_task);
  1331. rc = jme_request_irq(jme);
  1332. if (rc)
  1333. goto err_out;
  1334. jme_start_irq(jme);
  1335. if (test_bit(JME_FLAG_SSET, &jme->flags)) {
  1336. jme_phy_on(jme);
  1337. jme_set_settings(netdev, &jme->old_ecmd);
  1338. } else {
  1339. jme_reset_phy_processor(jme);
  1340. }
  1341. jme_reset_link(jme);
  1342. return 0;
  1343. err_out:
  1344. netif_stop_queue(netdev);
  1345. netif_carrier_off(netdev);
  1346. return rc;
  1347. }
  1348. #ifdef CONFIG_PM
  1349. static void
  1350. jme_set_100m_half(struct jme_adapter *jme)
  1351. {
  1352. u32 bmcr, tmp;
  1353. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1354. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1355. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1356. tmp |= BMCR_SPEED100;
  1357. if (bmcr != tmp)
  1358. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1359. if (jme->fpgaver)
  1360. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1361. else
  1362. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1363. }
  1364. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1365. static void
  1366. jme_wait_link(struct jme_adapter *jme)
  1367. {
  1368. u32 phylink, to = JME_WAIT_LINK_TIME;
  1369. mdelay(1000);
  1370. phylink = jme_linkstat_from_phy(jme);
  1371. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1372. mdelay(10);
  1373. phylink = jme_linkstat_from_phy(jme);
  1374. }
  1375. }
  1376. #endif
  1377. static inline void
  1378. jme_phy_off(struct jme_adapter *jme)
  1379. {
  1380. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1381. }
  1382. static int
  1383. jme_close(struct net_device *netdev)
  1384. {
  1385. struct jme_adapter *jme = netdev_priv(netdev);
  1386. netif_stop_queue(netdev);
  1387. netif_carrier_off(netdev);
  1388. jme_stop_irq(jme);
  1389. jme_free_irq(jme);
  1390. JME_NAPI_DISABLE(jme);
  1391. tasklet_disable(&jme->linkch_task);
  1392. tasklet_disable(&jme->txclean_task);
  1393. tasklet_disable(&jme->rxclean_task);
  1394. tasklet_disable(&jme->rxempty_task);
  1395. jme_reset_ghc_speed(jme);
  1396. jme_disable_rx_engine(jme);
  1397. jme_disable_tx_engine(jme);
  1398. jme_reset_mac_processor(jme);
  1399. jme_free_rx_resources(jme);
  1400. jme_free_tx_resources(jme);
  1401. jme->phylink = 0;
  1402. jme_phy_off(jme);
  1403. return 0;
  1404. }
  1405. static int
  1406. jme_alloc_txdesc(struct jme_adapter *jme,
  1407. struct sk_buff *skb)
  1408. {
  1409. struct jme_ring *txring = &(jme->txring[0]);
  1410. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1411. idx = txring->next_to_use;
  1412. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1413. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1414. return -1;
  1415. atomic_sub(nr_alloc, &txring->nr_free);
  1416. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1417. return idx;
  1418. }
  1419. static void
  1420. jme_fill_tx_map(struct pci_dev *pdev,
  1421. struct txdesc *txdesc,
  1422. struct jme_buffer_info *txbi,
  1423. struct page *page,
  1424. u32 page_offset,
  1425. u32 len,
  1426. u8 hidma)
  1427. {
  1428. dma_addr_t dmaaddr;
  1429. dmaaddr = pci_map_page(pdev,
  1430. page,
  1431. page_offset,
  1432. len,
  1433. PCI_DMA_TODEVICE);
  1434. pci_dma_sync_single_for_device(pdev,
  1435. dmaaddr,
  1436. len,
  1437. PCI_DMA_TODEVICE);
  1438. txdesc->dw[0] = 0;
  1439. txdesc->dw[1] = 0;
  1440. txdesc->desc2.flags = TXFLAG_OWN;
  1441. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1442. txdesc->desc2.datalen = cpu_to_le16(len);
  1443. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1444. txdesc->desc2.bufaddrl = cpu_to_le32(
  1445. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1446. txbi->mapping = dmaaddr;
  1447. txbi->len = len;
  1448. }
  1449. static void
  1450. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1451. {
  1452. struct jme_ring *txring = &(jme->txring[0]);
  1453. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1454. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1455. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1456. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1457. int mask = jme->tx_ring_mask;
  1458. struct skb_frag_struct *frag;
  1459. u32 len;
  1460. for (i = 0 ; i < nr_frags ; ++i) {
  1461. frag = &skb_shinfo(skb)->frags[i];
  1462. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1463. ctxbi = txbi + ((idx + i + 2) & (mask));
  1464. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1465. frag->page_offset, frag->size, hidma);
  1466. }
  1467. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1468. ctxdesc = txdesc + ((idx + 1) & (mask));
  1469. ctxbi = txbi + ((idx + 1) & (mask));
  1470. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1471. offset_in_page(skb->data), len, hidma);
  1472. }
  1473. static int
  1474. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1475. {
  1476. if (unlikely(skb_shinfo(skb)->gso_size &&
  1477. skb_header_cloned(skb) &&
  1478. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1479. dev_kfree_skb(skb);
  1480. return -1;
  1481. }
  1482. return 0;
  1483. }
  1484. static int
  1485. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1486. {
  1487. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1488. if (*mss) {
  1489. *flags |= TXFLAG_LSEN;
  1490. if (skb->protocol == htons(ETH_P_IP)) {
  1491. struct iphdr *iph = ip_hdr(skb);
  1492. iph->check = 0;
  1493. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1494. iph->daddr, 0,
  1495. IPPROTO_TCP,
  1496. 0);
  1497. } else {
  1498. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1499. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1500. &ip6h->daddr, 0,
  1501. IPPROTO_TCP,
  1502. 0);
  1503. }
  1504. return 0;
  1505. }
  1506. return 1;
  1507. }
  1508. static void
  1509. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1510. {
  1511. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1512. u8 ip_proto;
  1513. switch (skb->protocol) {
  1514. case htons(ETH_P_IP):
  1515. ip_proto = ip_hdr(skb)->protocol;
  1516. break;
  1517. case htons(ETH_P_IPV6):
  1518. ip_proto = ipv6_hdr(skb)->nexthdr;
  1519. break;
  1520. default:
  1521. ip_proto = 0;
  1522. break;
  1523. }
  1524. switch (ip_proto) {
  1525. case IPPROTO_TCP:
  1526. *flags |= TXFLAG_TCPCS;
  1527. break;
  1528. case IPPROTO_UDP:
  1529. *flags |= TXFLAG_UDPCS;
  1530. break;
  1531. default:
  1532. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1533. break;
  1534. }
  1535. }
  1536. }
  1537. static inline void
  1538. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1539. {
  1540. if (vlan_tx_tag_present(skb)) {
  1541. *flags |= TXFLAG_TAGON;
  1542. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1543. }
  1544. }
  1545. static int
  1546. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1547. {
  1548. struct jme_ring *txring = &(jme->txring[0]);
  1549. struct txdesc *txdesc;
  1550. struct jme_buffer_info *txbi;
  1551. u8 flags;
  1552. txdesc = (struct txdesc *)txring->desc + idx;
  1553. txbi = txring->bufinf + idx;
  1554. txdesc->dw[0] = 0;
  1555. txdesc->dw[1] = 0;
  1556. txdesc->dw[2] = 0;
  1557. txdesc->dw[3] = 0;
  1558. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1559. /*
  1560. * Set OWN bit at final.
  1561. * When kernel transmit faster than NIC.
  1562. * And NIC trying to send this descriptor before we tell
  1563. * it to start sending this TX queue.
  1564. * Other fields are already filled correctly.
  1565. */
  1566. wmb();
  1567. flags = TXFLAG_OWN | TXFLAG_INT;
  1568. /*
  1569. * Set checksum flags while not tso
  1570. */
  1571. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1572. jme_tx_csum(jme, skb, &flags);
  1573. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1574. jme_map_tx_skb(jme, skb, idx);
  1575. txdesc->desc1.flags = flags;
  1576. /*
  1577. * Set tx buffer info after telling NIC to send
  1578. * For better tx_clean timing
  1579. */
  1580. wmb();
  1581. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1582. txbi->skb = skb;
  1583. txbi->len = skb->len;
  1584. txbi->start_xmit = jiffies;
  1585. if (!txbi->start_xmit)
  1586. txbi->start_xmit = (0UL-1);
  1587. return 0;
  1588. }
  1589. static void
  1590. jme_stop_queue_if_full(struct jme_adapter *jme)
  1591. {
  1592. struct jme_ring *txring = &(jme->txring[0]);
  1593. struct jme_buffer_info *txbi = txring->bufinf;
  1594. int idx = atomic_read(&txring->next_to_clean);
  1595. txbi += idx;
  1596. smp_wmb();
  1597. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1598. netif_stop_queue(jme->dev);
  1599. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1600. smp_wmb();
  1601. if (atomic_read(&txring->nr_free)
  1602. >= (jme->tx_wake_threshold)) {
  1603. netif_wake_queue(jme->dev);
  1604. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1605. }
  1606. }
  1607. if (unlikely(txbi->start_xmit &&
  1608. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1609. txbi->skb)) {
  1610. netif_stop_queue(jme->dev);
  1611. netif_info(jme, tx_queued, jme->dev,
  1612. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1613. }
  1614. }
  1615. /*
  1616. * This function is already protected by netif_tx_lock()
  1617. */
  1618. static netdev_tx_t
  1619. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1620. {
  1621. struct jme_adapter *jme = netdev_priv(netdev);
  1622. int idx;
  1623. if (unlikely(jme_expand_header(jme, skb))) {
  1624. ++(NET_STAT(jme).tx_dropped);
  1625. return NETDEV_TX_OK;
  1626. }
  1627. idx = jme_alloc_txdesc(jme, skb);
  1628. if (unlikely(idx < 0)) {
  1629. netif_stop_queue(netdev);
  1630. netif_err(jme, tx_err, jme->dev,
  1631. "BUG! Tx ring full when queue awake!\n");
  1632. return NETDEV_TX_BUSY;
  1633. }
  1634. jme_fill_tx_desc(jme, skb, idx);
  1635. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1636. TXCS_SELECT_QUEUE0 |
  1637. TXCS_QUEUE0S |
  1638. TXCS_ENABLE);
  1639. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1640. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1641. jme_stop_queue_if_full(jme);
  1642. return NETDEV_TX_OK;
  1643. }
  1644. static int
  1645. jme_set_macaddr(struct net_device *netdev, void *p)
  1646. {
  1647. struct jme_adapter *jme = netdev_priv(netdev);
  1648. struct sockaddr *addr = p;
  1649. u32 val;
  1650. if (netif_running(netdev))
  1651. return -EBUSY;
  1652. spin_lock_bh(&jme->macaddr_lock);
  1653. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1654. val = (addr->sa_data[3] & 0xff) << 24 |
  1655. (addr->sa_data[2] & 0xff) << 16 |
  1656. (addr->sa_data[1] & 0xff) << 8 |
  1657. (addr->sa_data[0] & 0xff);
  1658. jwrite32(jme, JME_RXUMA_LO, val);
  1659. val = (addr->sa_data[5] & 0xff) << 8 |
  1660. (addr->sa_data[4] & 0xff);
  1661. jwrite32(jme, JME_RXUMA_HI, val);
  1662. spin_unlock_bh(&jme->macaddr_lock);
  1663. return 0;
  1664. }
  1665. static void
  1666. jme_set_multi(struct net_device *netdev)
  1667. {
  1668. struct jme_adapter *jme = netdev_priv(netdev);
  1669. u32 mc_hash[2] = {};
  1670. spin_lock_bh(&jme->rxmcs_lock);
  1671. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1672. if (netdev->flags & IFF_PROMISC) {
  1673. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1674. } else if (netdev->flags & IFF_ALLMULTI) {
  1675. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1676. } else if (netdev->flags & IFF_MULTICAST) {
  1677. struct netdev_hw_addr *ha;
  1678. int bit_nr;
  1679. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1680. netdev_for_each_mc_addr(ha, netdev) {
  1681. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1682. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1683. }
  1684. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1685. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1686. }
  1687. wmb();
  1688. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1689. spin_unlock_bh(&jme->rxmcs_lock);
  1690. }
  1691. static int
  1692. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1693. {
  1694. struct jme_adapter *jme = netdev_priv(netdev);
  1695. if (new_mtu == jme->old_mtu)
  1696. return 0;
  1697. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1698. ((new_mtu) < IPV6_MIN_MTU))
  1699. return -EINVAL;
  1700. if (new_mtu > 4000) {
  1701. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1702. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1703. jme_restart_rx_engine(jme);
  1704. } else {
  1705. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1706. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1707. jme_restart_rx_engine(jme);
  1708. }
  1709. if (new_mtu > 1900) {
  1710. netdev->features &= ~(NETIF_F_HW_CSUM |
  1711. NETIF_F_TSO |
  1712. NETIF_F_TSO6);
  1713. } else {
  1714. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1715. netdev->features |= NETIF_F_HW_CSUM;
  1716. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1717. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1718. }
  1719. netdev->mtu = new_mtu;
  1720. jme_reset_link(jme);
  1721. return 0;
  1722. }
  1723. static void
  1724. jme_tx_timeout(struct net_device *netdev)
  1725. {
  1726. struct jme_adapter *jme = netdev_priv(netdev);
  1727. jme->phylink = 0;
  1728. jme_reset_phy_processor(jme);
  1729. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1730. jme_set_settings(netdev, &jme->old_ecmd);
  1731. /*
  1732. * Force to Reset the link again
  1733. */
  1734. jme_reset_link(jme);
  1735. }
  1736. static inline void jme_pause_rx(struct jme_adapter *jme)
  1737. {
  1738. atomic_dec(&jme->link_changing);
  1739. jme_set_rx_pcc(jme, PCC_OFF);
  1740. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1741. JME_NAPI_DISABLE(jme);
  1742. } else {
  1743. tasklet_disable(&jme->rxclean_task);
  1744. tasklet_disable(&jme->rxempty_task);
  1745. }
  1746. }
  1747. static inline void jme_resume_rx(struct jme_adapter *jme)
  1748. {
  1749. struct dynpcc_info *dpi = &(jme->dpi);
  1750. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1751. JME_NAPI_ENABLE(jme);
  1752. } else {
  1753. tasklet_hi_enable(&jme->rxclean_task);
  1754. tasklet_hi_enable(&jme->rxempty_task);
  1755. }
  1756. dpi->cur = PCC_P1;
  1757. dpi->attempt = PCC_P1;
  1758. dpi->cnt = 0;
  1759. jme_set_rx_pcc(jme, PCC_P1);
  1760. atomic_inc(&jme->link_changing);
  1761. }
  1762. static void
  1763. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1764. {
  1765. struct jme_adapter *jme = netdev_priv(netdev);
  1766. jme_pause_rx(jme);
  1767. jme->vlgrp = grp;
  1768. jme_resume_rx(jme);
  1769. }
  1770. static void
  1771. jme_get_drvinfo(struct net_device *netdev,
  1772. struct ethtool_drvinfo *info)
  1773. {
  1774. struct jme_adapter *jme = netdev_priv(netdev);
  1775. strcpy(info->driver, DRV_NAME);
  1776. strcpy(info->version, DRV_VERSION);
  1777. strcpy(info->bus_info, pci_name(jme->pdev));
  1778. }
  1779. static int
  1780. jme_get_regs_len(struct net_device *netdev)
  1781. {
  1782. return JME_REG_LEN;
  1783. }
  1784. static void
  1785. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1786. {
  1787. int i;
  1788. for (i = 0 ; i < len ; i += 4)
  1789. p[i >> 2] = jread32(jme, reg + i);
  1790. }
  1791. static void
  1792. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1793. {
  1794. int i;
  1795. u16 *p16 = (u16 *)p;
  1796. for (i = 0 ; i < reg_nr ; ++i)
  1797. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1798. }
  1799. static void
  1800. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1801. {
  1802. struct jme_adapter *jme = netdev_priv(netdev);
  1803. u32 *p32 = (u32 *)p;
  1804. memset(p, 0xFF, JME_REG_LEN);
  1805. regs->version = 1;
  1806. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1807. p32 += 0x100 >> 2;
  1808. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1809. p32 += 0x100 >> 2;
  1810. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1811. p32 += 0x100 >> 2;
  1812. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1813. p32 += 0x100 >> 2;
  1814. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1815. }
  1816. static int
  1817. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1818. {
  1819. struct jme_adapter *jme = netdev_priv(netdev);
  1820. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1821. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1822. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1823. ecmd->use_adaptive_rx_coalesce = false;
  1824. ecmd->rx_coalesce_usecs = 0;
  1825. ecmd->rx_max_coalesced_frames = 0;
  1826. return 0;
  1827. }
  1828. ecmd->use_adaptive_rx_coalesce = true;
  1829. switch (jme->dpi.cur) {
  1830. case PCC_P1:
  1831. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1832. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1833. break;
  1834. case PCC_P2:
  1835. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1836. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1837. break;
  1838. case PCC_P3:
  1839. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1840. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1841. break;
  1842. default:
  1843. break;
  1844. }
  1845. return 0;
  1846. }
  1847. static int
  1848. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1849. {
  1850. struct jme_adapter *jme = netdev_priv(netdev);
  1851. struct dynpcc_info *dpi = &(jme->dpi);
  1852. if (netif_running(netdev))
  1853. return -EBUSY;
  1854. if (ecmd->use_adaptive_rx_coalesce &&
  1855. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1856. clear_bit(JME_FLAG_POLL, &jme->flags);
  1857. jme->jme_rx = netif_rx;
  1858. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1859. dpi->cur = PCC_P1;
  1860. dpi->attempt = PCC_P1;
  1861. dpi->cnt = 0;
  1862. jme_set_rx_pcc(jme, PCC_P1);
  1863. jme_interrupt_mode(jme);
  1864. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1865. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1866. set_bit(JME_FLAG_POLL, &jme->flags);
  1867. jme->jme_rx = netif_receive_skb;
  1868. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1869. jme_interrupt_mode(jme);
  1870. }
  1871. return 0;
  1872. }
  1873. static void
  1874. jme_get_pauseparam(struct net_device *netdev,
  1875. struct ethtool_pauseparam *ecmd)
  1876. {
  1877. struct jme_adapter *jme = netdev_priv(netdev);
  1878. u32 val;
  1879. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1880. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1881. spin_lock_bh(&jme->phy_lock);
  1882. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1883. spin_unlock_bh(&jme->phy_lock);
  1884. ecmd->autoneg =
  1885. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1886. }
  1887. static int
  1888. jme_set_pauseparam(struct net_device *netdev,
  1889. struct ethtool_pauseparam *ecmd)
  1890. {
  1891. struct jme_adapter *jme = netdev_priv(netdev);
  1892. u32 val;
  1893. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1894. (ecmd->tx_pause != 0)) {
  1895. if (ecmd->tx_pause)
  1896. jme->reg_txpfc |= TXPFC_PF_EN;
  1897. else
  1898. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1899. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1900. }
  1901. spin_lock_bh(&jme->rxmcs_lock);
  1902. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1903. (ecmd->rx_pause != 0)) {
  1904. if (ecmd->rx_pause)
  1905. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1906. else
  1907. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1908. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1909. }
  1910. spin_unlock_bh(&jme->rxmcs_lock);
  1911. spin_lock_bh(&jme->phy_lock);
  1912. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1913. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1914. (ecmd->autoneg != 0)) {
  1915. if (ecmd->autoneg)
  1916. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1917. else
  1918. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1919. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1920. MII_ADVERTISE, val);
  1921. }
  1922. spin_unlock_bh(&jme->phy_lock);
  1923. return 0;
  1924. }
  1925. static void
  1926. jme_get_wol(struct net_device *netdev,
  1927. struct ethtool_wolinfo *wol)
  1928. {
  1929. struct jme_adapter *jme = netdev_priv(netdev);
  1930. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1931. wol->wolopts = 0;
  1932. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1933. wol->wolopts |= WAKE_PHY;
  1934. if (jme->reg_pmcs & PMCS_MFEN)
  1935. wol->wolopts |= WAKE_MAGIC;
  1936. }
  1937. static int
  1938. jme_set_wol(struct net_device *netdev,
  1939. struct ethtool_wolinfo *wol)
  1940. {
  1941. struct jme_adapter *jme = netdev_priv(netdev);
  1942. if (wol->wolopts & (WAKE_MAGICSECURE |
  1943. WAKE_UCAST |
  1944. WAKE_MCAST |
  1945. WAKE_BCAST |
  1946. WAKE_ARP))
  1947. return -EOPNOTSUPP;
  1948. jme->reg_pmcs = 0;
  1949. if (wol->wolopts & WAKE_PHY)
  1950. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1951. if (wol->wolopts & WAKE_MAGIC)
  1952. jme->reg_pmcs |= PMCS_MFEN;
  1953. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1954. return 0;
  1955. }
  1956. static int
  1957. jme_get_settings(struct net_device *netdev,
  1958. struct ethtool_cmd *ecmd)
  1959. {
  1960. struct jme_adapter *jme = netdev_priv(netdev);
  1961. int rc;
  1962. spin_lock_bh(&jme->phy_lock);
  1963. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1964. spin_unlock_bh(&jme->phy_lock);
  1965. return rc;
  1966. }
  1967. static int
  1968. jme_set_settings(struct net_device *netdev,
  1969. struct ethtool_cmd *ecmd)
  1970. {
  1971. struct jme_adapter *jme = netdev_priv(netdev);
  1972. int rc, fdc = 0;
  1973. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1974. return -EINVAL;
  1975. /*
  1976. * Check If user changed duplex only while force_media.
  1977. * Hardware would not generate link change interrupt.
  1978. */
  1979. if (jme->mii_if.force_media &&
  1980. ecmd->autoneg != AUTONEG_ENABLE &&
  1981. (jme->mii_if.full_duplex != ecmd->duplex))
  1982. fdc = 1;
  1983. spin_lock_bh(&jme->phy_lock);
  1984. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1985. spin_unlock_bh(&jme->phy_lock);
  1986. if (!rc) {
  1987. if (fdc)
  1988. jme_reset_link(jme);
  1989. jme->old_ecmd = *ecmd;
  1990. set_bit(JME_FLAG_SSET, &jme->flags);
  1991. }
  1992. return rc;
  1993. }
  1994. static int
  1995. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  1996. {
  1997. int rc;
  1998. struct jme_adapter *jme = netdev_priv(netdev);
  1999. struct mii_ioctl_data *mii_data = if_mii(rq);
  2000. unsigned int duplex_chg;
  2001. if (cmd == SIOCSMIIREG) {
  2002. u16 val = mii_data->val_in;
  2003. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2004. (val & BMCR_SPEED1000))
  2005. return -EINVAL;
  2006. }
  2007. spin_lock_bh(&jme->phy_lock);
  2008. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2009. spin_unlock_bh(&jme->phy_lock);
  2010. if (!rc && (cmd == SIOCSMIIREG)) {
  2011. if (duplex_chg)
  2012. jme_reset_link(jme);
  2013. jme_get_settings(netdev, &jme->old_ecmd);
  2014. set_bit(JME_FLAG_SSET, &jme->flags);
  2015. }
  2016. return rc;
  2017. }
  2018. static u32
  2019. jme_get_link(struct net_device *netdev)
  2020. {
  2021. struct jme_adapter *jme = netdev_priv(netdev);
  2022. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2023. }
  2024. static u32
  2025. jme_get_msglevel(struct net_device *netdev)
  2026. {
  2027. struct jme_adapter *jme = netdev_priv(netdev);
  2028. return jme->msg_enable;
  2029. }
  2030. static void
  2031. jme_set_msglevel(struct net_device *netdev, u32 value)
  2032. {
  2033. struct jme_adapter *jme = netdev_priv(netdev);
  2034. jme->msg_enable = value;
  2035. }
  2036. static u32
  2037. jme_get_rx_csum(struct net_device *netdev)
  2038. {
  2039. struct jme_adapter *jme = netdev_priv(netdev);
  2040. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2041. }
  2042. static int
  2043. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2044. {
  2045. struct jme_adapter *jme = netdev_priv(netdev);
  2046. spin_lock_bh(&jme->rxmcs_lock);
  2047. if (on)
  2048. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2049. else
  2050. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2051. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2052. spin_unlock_bh(&jme->rxmcs_lock);
  2053. return 0;
  2054. }
  2055. static int
  2056. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2057. {
  2058. struct jme_adapter *jme = netdev_priv(netdev);
  2059. if (on) {
  2060. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2061. if (netdev->mtu <= 1900)
  2062. netdev->features |= NETIF_F_HW_CSUM;
  2063. } else {
  2064. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2065. netdev->features &= ~NETIF_F_HW_CSUM;
  2066. }
  2067. return 0;
  2068. }
  2069. static int
  2070. jme_set_tso(struct net_device *netdev, u32 on)
  2071. {
  2072. struct jme_adapter *jme = netdev_priv(netdev);
  2073. if (on) {
  2074. set_bit(JME_FLAG_TSO, &jme->flags);
  2075. if (netdev->mtu <= 1900)
  2076. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2077. } else {
  2078. clear_bit(JME_FLAG_TSO, &jme->flags);
  2079. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2080. }
  2081. return 0;
  2082. }
  2083. static int
  2084. jme_nway_reset(struct net_device *netdev)
  2085. {
  2086. struct jme_adapter *jme = netdev_priv(netdev);
  2087. jme_restart_an(jme);
  2088. return 0;
  2089. }
  2090. static u8
  2091. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2092. {
  2093. u32 val;
  2094. int to;
  2095. val = jread32(jme, JME_SMBCSR);
  2096. to = JME_SMB_BUSY_TIMEOUT;
  2097. while ((val & SMBCSR_BUSY) && --to) {
  2098. msleep(1);
  2099. val = jread32(jme, JME_SMBCSR);
  2100. }
  2101. if (!to) {
  2102. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2103. return 0xFF;
  2104. }
  2105. jwrite32(jme, JME_SMBINTF,
  2106. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2107. SMBINTF_HWRWN_READ |
  2108. SMBINTF_HWCMD);
  2109. val = jread32(jme, JME_SMBINTF);
  2110. to = JME_SMB_BUSY_TIMEOUT;
  2111. while ((val & SMBINTF_HWCMD) && --to) {
  2112. msleep(1);
  2113. val = jread32(jme, JME_SMBINTF);
  2114. }
  2115. if (!to) {
  2116. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2117. return 0xFF;
  2118. }
  2119. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2120. }
  2121. static void
  2122. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2123. {
  2124. u32 val;
  2125. int to;
  2126. val = jread32(jme, JME_SMBCSR);
  2127. to = JME_SMB_BUSY_TIMEOUT;
  2128. while ((val & SMBCSR_BUSY) && --to) {
  2129. msleep(1);
  2130. val = jread32(jme, JME_SMBCSR);
  2131. }
  2132. if (!to) {
  2133. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2134. return;
  2135. }
  2136. jwrite32(jme, JME_SMBINTF,
  2137. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2138. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2139. SMBINTF_HWRWN_WRITE |
  2140. SMBINTF_HWCMD);
  2141. val = jread32(jme, JME_SMBINTF);
  2142. to = JME_SMB_BUSY_TIMEOUT;
  2143. while ((val & SMBINTF_HWCMD) && --to) {
  2144. msleep(1);
  2145. val = jread32(jme, JME_SMBINTF);
  2146. }
  2147. if (!to) {
  2148. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2149. return;
  2150. }
  2151. mdelay(2);
  2152. }
  2153. static int
  2154. jme_get_eeprom_len(struct net_device *netdev)
  2155. {
  2156. struct jme_adapter *jme = netdev_priv(netdev);
  2157. u32 val;
  2158. val = jread32(jme, JME_SMBCSR);
  2159. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2160. }
  2161. static int
  2162. jme_get_eeprom(struct net_device *netdev,
  2163. struct ethtool_eeprom *eeprom, u8 *data)
  2164. {
  2165. struct jme_adapter *jme = netdev_priv(netdev);
  2166. int i, offset = eeprom->offset, len = eeprom->len;
  2167. /*
  2168. * ethtool will check the boundary for us
  2169. */
  2170. eeprom->magic = JME_EEPROM_MAGIC;
  2171. for (i = 0 ; i < len ; ++i)
  2172. data[i] = jme_smb_read(jme, i + offset);
  2173. return 0;
  2174. }
  2175. static int
  2176. jme_set_eeprom(struct net_device *netdev,
  2177. struct ethtool_eeprom *eeprom, u8 *data)
  2178. {
  2179. struct jme_adapter *jme = netdev_priv(netdev);
  2180. int i, offset = eeprom->offset, len = eeprom->len;
  2181. if (eeprom->magic != JME_EEPROM_MAGIC)
  2182. return -EINVAL;
  2183. /*
  2184. * ethtool will check the boundary for us
  2185. */
  2186. for (i = 0 ; i < len ; ++i)
  2187. jme_smb_write(jme, i + offset, data[i]);
  2188. return 0;
  2189. }
  2190. static const struct ethtool_ops jme_ethtool_ops = {
  2191. .get_drvinfo = jme_get_drvinfo,
  2192. .get_regs_len = jme_get_regs_len,
  2193. .get_regs = jme_get_regs,
  2194. .get_coalesce = jme_get_coalesce,
  2195. .set_coalesce = jme_set_coalesce,
  2196. .get_pauseparam = jme_get_pauseparam,
  2197. .set_pauseparam = jme_set_pauseparam,
  2198. .get_wol = jme_get_wol,
  2199. .set_wol = jme_set_wol,
  2200. .get_settings = jme_get_settings,
  2201. .set_settings = jme_set_settings,
  2202. .get_link = jme_get_link,
  2203. .get_msglevel = jme_get_msglevel,
  2204. .set_msglevel = jme_set_msglevel,
  2205. .get_rx_csum = jme_get_rx_csum,
  2206. .set_rx_csum = jme_set_rx_csum,
  2207. .set_tx_csum = jme_set_tx_csum,
  2208. .set_tso = jme_set_tso,
  2209. .set_sg = ethtool_op_set_sg,
  2210. .nway_reset = jme_nway_reset,
  2211. .get_eeprom_len = jme_get_eeprom_len,
  2212. .get_eeprom = jme_get_eeprom,
  2213. .set_eeprom = jme_set_eeprom,
  2214. };
  2215. static int
  2216. jme_pci_dma64(struct pci_dev *pdev)
  2217. {
  2218. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2219. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2220. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2221. return 1;
  2222. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2223. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2224. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2225. return 1;
  2226. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2227. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2228. return 0;
  2229. return -1;
  2230. }
  2231. static inline void
  2232. jme_phy_init(struct jme_adapter *jme)
  2233. {
  2234. u16 reg26;
  2235. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2236. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2237. }
  2238. static inline void
  2239. jme_check_hw_ver(struct jme_adapter *jme)
  2240. {
  2241. u32 chipmode;
  2242. chipmode = jread32(jme, JME_CHIPMODE);
  2243. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2244. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2245. }
  2246. static const struct net_device_ops jme_netdev_ops = {
  2247. .ndo_open = jme_open,
  2248. .ndo_stop = jme_close,
  2249. .ndo_validate_addr = eth_validate_addr,
  2250. .ndo_do_ioctl = jme_ioctl,
  2251. .ndo_start_xmit = jme_start_xmit,
  2252. .ndo_set_mac_address = jme_set_macaddr,
  2253. .ndo_set_multicast_list = jme_set_multi,
  2254. .ndo_change_mtu = jme_change_mtu,
  2255. .ndo_tx_timeout = jme_tx_timeout,
  2256. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2257. };
  2258. static int __devinit
  2259. jme_init_one(struct pci_dev *pdev,
  2260. const struct pci_device_id *ent)
  2261. {
  2262. int rc = 0, using_dac, i;
  2263. struct net_device *netdev;
  2264. struct jme_adapter *jme;
  2265. u16 bmcr, bmsr;
  2266. u32 apmc;
  2267. /*
  2268. * set up PCI device basics
  2269. */
  2270. rc = pci_enable_device(pdev);
  2271. if (rc) {
  2272. pr_err("Cannot enable PCI device\n");
  2273. goto err_out;
  2274. }
  2275. using_dac = jme_pci_dma64(pdev);
  2276. if (using_dac < 0) {
  2277. pr_err("Cannot set PCI DMA Mask\n");
  2278. rc = -EIO;
  2279. goto err_out_disable_pdev;
  2280. }
  2281. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2282. pr_err("No PCI resource region found\n");
  2283. rc = -ENOMEM;
  2284. goto err_out_disable_pdev;
  2285. }
  2286. rc = pci_request_regions(pdev, DRV_NAME);
  2287. if (rc) {
  2288. pr_err("Cannot obtain PCI resource region\n");
  2289. goto err_out_disable_pdev;
  2290. }
  2291. pci_set_master(pdev);
  2292. /*
  2293. * alloc and init net device
  2294. */
  2295. netdev = alloc_etherdev(sizeof(*jme));
  2296. if (!netdev) {
  2297. pr_err("Cannot allocate netdev structure\n");
  2298. rc = -ENOMEM;
  2299. goto err_out_release_regions;
  2300. }
  2301. netdev->netdev_ops = &jme_netdev_ops;
  2302. netdev->ethtool_ops = &jme_ethtool_ops;
  2303. netdev->watchdog_timeo = TX_TIMEOUT;
  2304. netdev->features = NETIF_F_HW_CSUM |
  2305. NETIF_F_SG |
  2306. NETIF_F_TSO |
  2307. NETIF_F_TSO6 |
  2308. NETIF_F_HW_VLAN_TX |
  2309. NETIF_F_HW_VLAN_RX;
  2310. if (using_dac)
  2311. netdev->features |= NETIF_F_HIGHDMA;
  2312. SET_NETDEV_DEV(netdev, &pdev->dev);
  2313. pci_set_drvdata(pdev, netdev);
  2314. /*
  2315. * init adapter info
  2316. */
  2317. jme = netdev_priv(netdev);
  2318. jme->pdev = pdev;
  2319. jme->dev = netdev;
  2320. jme->jme_rx = netif_rx;
  2321. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2322. jme->old_mtu = netdev->mtu = 1500;
  2323. jme->phylink = 0;
  2324. jme->tx_ring_size = 1 << 10;
  2325. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2326. jme->tx_wake_threshold = 1 << 9;
  2327. jme->rx_ring_size = 1 << 9;
  2328. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2329. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2330. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2331. pci_resource_len(pdev, 0));
  2332. if (!(jme->regs)) {
  2333. pr_err("Mapping PCI resource region error\n");
  2334. rc = -ENOMEM;
  2335. goto err_out_free_netdev;
  2336. }
  2337. if (no_pseudohp) {
  2338. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2339. jwrite32(jme, JME_APMC, apmc);
  2340. } else if (force_pseudohp) {
  2341. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2342. jwrite32(jme, JME_APMC, apmc);
  2343. }
  2344. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2345. spin_lock_init(&jme->phy_lock);
  2346. spin_lock_init(&jme->macaddr_lock);
  2347. spin_lock_init(&jme->rxmcs_lock);
  2348. atomic_set(&jme->link_changing, 1);
  2349. atomic_set(&jme->rx_cleaning, 1);
  2350. atomic_set(&jme->tx_cleaning, 1);
  2351. atomic_set(&jme->rx_empty, 1);
  2352. tasklet_init(&jme->pcc_task,
  2353. jme_pcc_tasklet,
  2354. (unsigned long) jme);
  2355. tasklet_init(&jme->linkch_task,
  2356. jme_link_change_tasklet,
  2357. (unsigned long) jme);
  2358. tasklet_init(&jme->txclean_task,
  2359. jme_tx_clean_tasklet,
  2360. (unsigned long) jme);
  2361. tasklet_init(&jme->rxclean_task,
  2362. jme_rx_clean_tasklet,
  2363. (unsigned long) jme);
  2364. tasklet_init(&jme->rxempty_task,
  2365. jme_rx_empty_tasklet,
  2366. (unsigned long) jme);
  2367. tasklet_disable_nosync(&jme->linkch_task);
  2368. tasklet_disable_nosync(&jme->txclean_task);
  2369. tasklet_disable_nosync(&jme->rxclean_task);
  2370. tasklet_disable_nosync(&jme->rxempty_task);
  2371. jme->dpi.cur = PCC_P1;
  2372. jme->reg_ghc = 0;
  2373. jme->reg_rxcs = RXCS_DEFAULT;
  2374. jme->reg_rxmcs = RXMCS_DEFAULT;
  2375. jme->reg_txpfc = 0;
  2376. jme->reg_pmcs = PMCS_MFEN;
  2377. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2378. set_bit(JME_FLAG_TSO, &jme->flags);
  2379. /*
  2380. * Get Max Read Req Size from PCI Config Space
  2381. */
  2382. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2383. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2384. switch (jme->mrrs) {
  2385. case MRRS_128B:
  2386. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2387. break;
  2388. case MRRS_256B:
  2389. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2390. break;
  2391. default:
  2392. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2393. break;
  2394. }
  2395. /*
  2396. * Must check before reset_mac_processor
  2397. */
  2398. jme_check_hw_ver(jme);
  2399. jme->mii_if.dev = netdev;
  2400. if (jme->fpgaver) {
  2401. jme->mii_if.phy_id = 0;
  2402. for (i = 1 ; i < 32 ; ++i) {
  2403. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2404. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2405. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2406. jme->mii_if.phy_id = i;
  2407. break;
  2408. }
  2409. }
  2410. if (!jme->mii_if.phy_id) {
  2411. rc = -EIO;
  2412. pr_err("Can not find phy_id\n");
  2413. goto err_out_unmap;
  2414. }
  2415. jme->reg_ghc |= GHC_LINK_POLL;
  2416. } else {
  2417. jme->mii_if.phy_id = 1;
  2418. }
  2419. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2420. jme->mii_if.supports_gmii = true;
  2421. else
  2422. jme->mii_if.supports_gmii = false;
  2423. jme->mii_if.phy_id_mask = 0x1F;
  2424. jme->mii_if.reg_num_mask = 0x1F;
  2425. jme->mii_if.mdio_read = jme_mdio_read;
  2426. jme->mii_if.mdio_write = jme_mdio_write;
  2427. jme_clear_pm(jme);
  2428. jme_set_phyfifoa(jme);
  2429. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2430. if (!jme->fpgaver)
  2431. jme_phy_init(jme);
  2432. jme_phy_off(jme);
  2433. /*
  2434. * Reset MAC processor and reload EEPROM for MAC Address
  2435. */
  2436. jme_reset_mac_processor(jme);
  2437. rc = jme_reload_eeprom(jme);
  2438. if (rc) {
  2439. pr_err("Reload eeprom for reading MAC Address error\n");
  2440. goto err_out_unmap;
  2441. }
  2442. jme_load_macaddr(netdev);
  2443. /*
  2444. * Tell stack that we are not ready to work until open()
  2445. */
  2446. netif_carrier_off(netdev);
  2447. netif_stop_queue(netdev);
  2448. /*
  2449. * Register netdev
  2450. */
  2451. rc = register_netdev(netdev);
  2452. if (rc) {
  2453. pr_err("Cannot register net device\n");
  2454. goto err_out_unmap;
  2455. }
  2456. netif_info(jme, probe, jme->dev, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2457. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2458. "JMC250 Gigabit Ethernet" :
  2459. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2460. "JMC260 Fast Ethernet" : "Unknown",
  2461. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2462. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2463. jme->rev, netdev->dev_addr);
  2464. return 0;
  2465. err_out_unmap:
  2466. iounmap(jme->regs);
  2467. err_out_free_netdev:
  2468. pci_set_drvdata(pdev, NULL);
  2469. free_netdev(netdev);
  2470. err_out_release_regions:
  2471. pci_release_regions(pdev);
  2472. err_out_disable_pdev:
  2473. pci_disable_device(pdev);
  2474. err_out:
  2475. return rc;
  2476. }
  2477. static void __devexit
  2478. jme_remove_one(struct pci_dev *pdev)
  2479. {
  2480. struct net_device *netdev = pci_get_drvdata(pdev);
  2481. struct jme_adapter *jme = netdev_priv(netdev);
  2482. unregister_netdev(netdev);
  2483. iounmap(jme->regs);
  2484. pci_set_drvdata(pdev, NULL);
  2485. free_netdev(netdev);
  2486. pci_release_regions(pdev);
  2487. pci_disable_device(pdev);
  2488. }
  2489. #ifdef CONFIG_PM
  2490. static int
  2491. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2492. {
  2493. struct net_device *netdev = pci_get_drvdata(pdev);
  2494. struct jme_adapter *jme = netdev_priv(netdev);
  2495. atomic_dec(&jme->link_changing);
  2496. netif_device_detach(netdev);
  2497. netif_stop_queue(netdev);
  2498. jme_stop_irq(jme);
  2499. tasklet_disable(&jme->txclean_task);
  2500. tasklet_disable(&jme->rxclean_task);
  2501. tasklet_disable(&jme->rxempty_task);
  2502. if (netif_carrier_ok(netdev)) {
  2503. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2504. jme_polling_mode(jme);
  2505. jme_stop_pcc_timer(jme);
  2506. jme_reset_ghc_speed(jme);
  2507. jme_disable_rx_engine(jme);
  2508. jme_disable_tx_engine(jme);
  2509. jme_reset_mac_processor(jme);
  2510. jme_free_rx_resources(jme);
  2511. jme_free_tx_resources(jme);
  2512. netif_carrier_off(netdev);
  2513. jme->phylink = 0;
  2514. }
  2515. tasklet_enable(&jme->txclean_task);
  2516. tasklet_hi_enable(&jme->rxclean_task);
  2517. tasklet_hi_enable(&jme->rxempty_task);
  2518. pci_save_state(pdev);
  2519. if (jme->reg_pmcs) {
  2520. jme_set_100m_half(jme);
  2521. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2522. jme_wait_link(jme);
  2523. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2524. pci_enable_wake(pdev, PCI_D3cold, true);
  2525. } else {
  2526. jme_phy_off(jme);
  2527. }
  2528. pci_set_power_state(pdev, PCI_D3cold);
  2529. return 0;
  2530. }
  2531. static int
  2532. jme_resume(struct pci_dev *pdev)
  2533. {
  2534. struct net_device *netdev = pci_get_drvdata(pdev);
  2535. struct jme_adapter *jme = netdev_priv(netdev);
  2536. jme_clear_pm(jme);
  2537. pci_restore_state(pdev);
  2538. if (test_bit(JME_FLAG_SSET, &jme->flags)) {
  2539. jme_phy_on(jme);
  2540. jme_set_settings(netdev, &jme->old_ecmd);
  2541. } else {
  2542. jme_reset_phy_processor(jme);
  2543. }
  2544. jme_start_irq(jme);
  2545. netif_device_attach(netdev);
  2546. atomic_inc(&jme->link_changing);
  2547. jme_reset_link(jme);
  2548. return 0;
  2549. }
  2550. #endif
  2551. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2552. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2553. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2554. { }
  2555. };
  2556. static struct pci_driver jme_driver = {
  2557. .name = DRV_NAME,
  2558. .id_table = jme_pci_tbl,
  2559. .probe = jme_init_one,
  2560. .remove = __devexit_p(jme_remove_one),
  2561. #ifdef CONFIG_PM
  2562. .suspend = jme_suspend,
  2563. .resume = jme_resume,
  2564. #endif /* CONFIG_PM */
  2565. };
  2566. static int __init
  2567. jme_init_module(void)
  2568. {
  2569. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2570. return pci_register_driver(&jme_driver);
  2571. }
  2572. static void __exit
  2573. jme_cleanup_module(void)
  2574. {
  2575. pci_unregister_driver(&jme_driver);
  2576. }
  2577. module_init(jme_init_module);
  2578. module_exit(jme_cleanup_module);
  2579. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2580. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2581. MODULE_LICENSE("GPL");
  2582. MODULE_VERSION(DRV_VERSION);
  2583. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);