intel_drv.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/async.h>
  28. #include <linux/i2c.h>
  29. #include <linux/hdmi.h>
  30. #include <drm/i915_drm.h>
  31. #include "i915_drv.h"
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_fb_helper.h>
  35. #include <drm/drm_dp_mst_helper.h>
  36. #include <drm/drm_rect.h>
  37. #define DIV_ROUND_CLOSEST_ULL(ll, d) \
  38. ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
  39. /**
  40. * _wait_for - magic (register) wait macro
  41. *
  42. * Does the right thing for modeset paths when run under kdgb or similar atomic
  43. * contexts. Note that it's important that we check the condition again after
  44. * having timed out, since the timeout could be due to preemption or similar and
  45. * we've never had a chance to check the condition before the timeout.
  46. */
  47. #define _wait_for(COND, MS, W) ({ \
  48. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
  49. int ret__ = 0; \
  50. while (!(COND)) { \
  51. if (time_after(jiffies, timeout__)) { \
  52. if (!(COND)) \
  53. ret__ = -ETIMEDOUT; \
  54. break; \
  55. } \
  56. if (W && drm_can_sleep()) { \
  57. msleep(W); \
  58. } else { \
  59. cpu_relax(); \
  60. } \
  61. } \
  62. ret__; \
  63. })
  64. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  65. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  66. #define wait_for_atomic_us(COND, US) _wait_for((COND), \
  67. DIV_ROUND_UP((US), 1000), 0)
  68. #define KHz(x) (1000 * (x))
  69. #define MHz(x) KHz(1000 * (x))
  70. /*
  71. * Display related stuff
  72. */
  73. /* store information about an Ixxx DVO */
  74. /* The i830->i865 use multiple DVOs with multiple i2cs */
  75. /* the i915, i945 have a single sDVO i2c bus - which is different */
  76. #define MAX_OUTPUTS 6
  77. /* maximum connectors per crtcs in the mode set */
  78. /* Maximum cursor sizes */
  79. #define GEN2_CURSOR_WIDTH 64
  80. #define GEN2_CURSOR_HEIGHT 64
  81. #define MAX_CURSOR_WIDTH 256
  82. #define MAX_CURSOR_HEIGHT 256
  83. #define INTEL_I2C_BUS_DVO 1
  84. #define INTEL_I2C_BUS_SDVO 2
  85. /* these are outputs from the chip - integrated only
  86. external chips are via DVO or SDVO output */
  87. enum intel_output_type {
  88. INTEL_OUTPUT_UNUSED = 0,
  89. INTEL_OUTPUT_ANALOG = 1,
  90. INTEL_OUTPUT_DVO = 2,
  91. INTEL_OUTPUT_SDVO = 3,
  92. INTEL_OUTPUT_LVDS = 4,
  93. INTEL_OUTPUT_TVOUT = 5,
  94. INTEL_OUTPUT_HDMI = 6,
  95. INTEL_OUTPUT_DISPLAYPORT = 7,
  96. INTEL_OUTPUT_EDP = 8,
  97. INTEL_OUTPUT_DSI = 9,
  98. INTEL_OUTPUT_UNKNOWN = 10,
  99. INTEL_OUTPUT_DP_MST = 11,
  100. };
  101. #define INTEL_DVO_CHIP_NONE 0
  102. #define INTEL_DVO_CHIP_LVDS 1
  103. #define INTEL_DVO_CHIP_TMDS 2
  104. #define INTEL_DVO_CHIP_TVOUT 4
  105. #define INTEL_DSI_VIDEO_MODE 0
  106. #define INTEL_DSI_COMMAND_MODE 1
  107. struct intel_framebuffer {
  108. struct drm_framebuffer base;
  109. struct drm_i915_gem_object *obj;
  110. };
  111. struct intel_fbdev {
  112. struct drm_fb_helper helper;
  113. struct intel_framebuffer *fb;
  114. struct list_head fbdev_list;
  115. struct drm_display_mode *our_mode;
  116. int preferred_bpp;
  117. };
  118. struct intel_encoder {
  119. struct drm_encoder base;
  120. /*
  121. * The new crtc this encoder will be driven from. Only differs from
  122. * base->crtc while a modeset is in progress.
  123. */
  124. struct intel_crtc *new_crtc;
  125. enum intel_output_type type;
  126. unsigned int cloneable;
  127. bool connectors_active;
  128. void (*hot_plug)(struct intel_encoder *);
  129. bool (*compute_config)(struct intel_encoder *,
  130. struct intel_crtc_config *);
  131. void (*pre_pll_enable)(struct intel_encoder *);
  132. void (*pre_enable)(struct intel_encoder *);
  133. void (*enable)(struct intel_encoder *);
  134. void (*mode_set)(struct intel_encoder *intel_encoder);
  135. void (*disable)(struct intel_encoder *);
  136. void (*post_disable)(struct intel_encoder *);
  137. /* Read out the current hw state of this connector, returning true if
  138. * the encoder is active. If the encoder is enabled it also set the pipe
  139. * it is connected to in the pipe parameter. */
  140. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  141. /* Reconstructs the equivalent mode flags for the current hardware
  142. * state. This must be called _after_ display->get_pipe_config has
  143. * pre-filled the pipe config. Note that intel_encoder->base.crtc must
  144. * be set correctly before calling this function. */
  145. void (*get_config)(struct intel_encoder *,
  146. struct intel_crtc_config *pipe_config);
  147. /*
  148. * Called during system suspend after all pending requests for the
  149. * encoder are flushed (for example for DP AUX transactions) and
  150. * device interrupts are disabled.
  151. */
  152. void (*suspend)(struct intel_encoder *);
  153. int crtc_mask;
  154. enum hpd_pin hpd_pin;
  155. };
  156. struct intel_panel {
  157. struct drm_display_mode *fixed_mode;
  158. struct drm_display_mode *downclock_mode;
  159. int fitting_mode;
  160. /* backlight */
  161. struct {
  162. bool present;
  163. u32 level;
  164. u32 min;
  165. u32 max;
  166. bool enabled;
  167. bool combination_mode; /* gen 2/4 only */
  168. bool active_low_pwm;
  169. struct backlight_device *device;
  170. } backlight;
  171. void (*backlight_power)(struct intel_connector *, bool enable);
  172. };
  173. struct intel_connector {
  174. struct drm_connector base;
  175. /*
  176. * The fixed encoder this connector is connected to.
  177. */
  178. struct intel_encoder *encoder;
  179. /*
  180. * The new encoder this connector will be driven. Only differs from
  181. * encoder while a modeset is in progress.
  182. */
  183. struct intel_encoder *new_encoder;
  184. /* Reads out the current hw, returning true if the connector is enabled
  185. * and active (i.e. dpms ON state). */
  186. bool (*get_hw_state)(struct intel_connector *);
  187. /*
  188. * Removes all interfaces through which the connector is accessible
  189. * - like sysfs, debugfs entries -, so that no new operations can be
  190. * started on the connector. Also makes sure all currently pending
  191. * operations finish before returing.
  192. */
  193. void (*unregister)(struct intel_connector *);
  194. /* Panel info for eDP and LVDS */
  195. struct intel_panel panel;
  196. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  197. struct edid *edid;
  198. struct edid *detect_edid;
  199. /* since POLL and HPD connectors may use the same HPD line keep the native
  200. state of connector->polled in case hotplug storm detection changes it */
  201. u8 polled;
  202. void *port; /* store this opaque as its illegal to dereference it */
  203. struct intel_dp *mst_port;
  204. };
  205. typedef struct dpll {
  206. /* given values */
  207. int n;
  208. int m1, m2;
  209. int p1, p2;
  210. /* derived values */
  211. int dot;
  212. int vco;
  213. int m;
  214. int p;
  215. } intel_clock_t;
  216. struct intel_plane_state {
  217. struct drm_plane_state base;
  218. struct drm_rect src;
  219. struct drm_rect dst;
  220. struct drm_rect clip;
  221. struct drm_rect orig_src;
  222. struct drm_rect orig_dst;
  223. bool visible;
  224. /*
  225. * used only for sprite planes to determine when to implicitly
  226. * enable/disable the primary plane
  227. */
  228. bool hides_primary;
  229. };
  230. struct intel_plane_config {
  231. bool tiled;
  232. int size;
  233. u32 base;
  234. };
  235. struct intel_crtc_config {
  236. /**
  237. * quirks - bitfield with hw state readout quirks
  238. *
  239. * For various reasons the hw state readout code might not be able to
  240. * completely faithfully read out the current state. These cases are
  241. * tracked with quirk flags so that fastboot and state checker can act
  242. * accordingly.
  243. */
  244. #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
  245. #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
  246. unsigned long quirks;
  247. /* User requested mode, only valid as a starting point to
  248. * compute adjusted_mode, except in the case of (S)DVO where
  249. * it's also for the output timings of the (S)DVO chip.
  250. * adjusted_mode will then correspond to the S(DVO) chip's
  251. * preferred input timings. */
  252. struct drm_display_mode requested_mode;
  253. /* Actual pipe timings ie. what we program into the pipe timing
  254. * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
  255. struct drm_display_mode adjusted_mode;
  256. /* Pipe source size (ie. panel fitter input size)
  257. * All planes will be positioned inside this space,
  258. * and get clipped at the edges. */
  259. int pipe_src_w, pipe_src_h;
  260. /* Whether to set up the PCH/FDI. Note that we never allow sharing
  261. * between pch encoders and cpu encoders. */
  262. bool has_pch_encoder;
  263. /* Are we sending infoframes on the attached port */
  264. bool has_infoframe;
  265. /* CPU Transcoder for the pipe. Currently this can only differ from the
  266. * pipe on Haswell (where we have a special eDP transcoder). */
  267. enum transcoder cpu_transcoder;
  268. /*
  269. * Use reduced/limited/broadcast rbg range, compressing from the full
  270. * range fed into the crtcs.
  271. */
  272. bool limited_color_range;
  273. /* DP has a bunch of special case unfortunately, so mark the pipe
  274. * accordingly. */
  275. bool has_dp_encoder;
  276. /* Whether we should send NULL infoframes. Required for audio. */
  277. bool has_hdmi_sink;
  278. /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
  279. * has_dp_encoder is set. */
  280. bool has_audio;
  281. /*
  282. * Enable dithering, used when the selected pipe bpp doesn't match the
  283. * plane bpp.
  284. */
  285. bool dither;
  286. /* Controls for the clock computation, to override various stages. */
  287. bool clock_set;
  288. /* SDVO TV has a bunch of special case. To make multifunction encoders
  289. * work correctly, we need to track this at runtime.*/
  290. bool sdvo_tv_clock;
  291. /*
  292. * crtc bandwidth limit, don't increase pipe bpp or clock if not really
  293. * required. This is set in the 2nd loop of calling encoder's
  294. * ->compute_config if the first pick doesn't work out.
  295. */
  296. bool bw_constrained;
  297. /* Settings for the intel dpll used on pretty much everything but
  298. * haswell. */
  299. struct dpll dpll;
  300. /* Selected dpll when shared or DPLL_ID_PRIVATE. */
  301. enum intel_dpll_id shared_dpll;
  302. /*
  303. * - PORT_CLK_SEL for DDI ports on HSW/BDW.
  304. * - enum skl_dpll on SKL
  305. */
  306. uint32_t ddi_pll_sel;
  307. /* Actual register state of the dpll, for shared dpll cross-checking. */
  308. struct intel_dpll_hw_state dpll_hw_state;
  309. int pipe_bpp;
  310. struct intel_link_m_n dp_m_n;
  311. /* m2_n2 for eDP downclock */
  312. struct intel_link_m_n dp_m2_n2;
  313. bool has_drrs;
  314. /*
  315. * Frequence the dpll for the port should run at. Differs from the
  316. * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
  317. * already multiplied by pixel_multiplier.
  318. */
  319. int port_clock;
  320. /* Used by SDVO (and if we ever fix it, HDMI). */
  321. unsigned pixel_multiplier;
  322. /* Panel fitter controls for gen2-gen4 + VLV */
  323. struct {
  324. u32 control;
  325. u32 pgm_ratios;
  326. u32 lvds_border_bits;
  327. } gmch_pfit;
  328. /* Panel fitter placement and size for Ironlake+ */
  329. struct {
  330. u32 pos;
  331. u32 size;
  332. bool enabled;
  333. bool force_thru;
  334. } pch_pfit;
  335. /* FDI configuration, only valid if has_pch_encoder is set. */
  336. int fdi_lanes;
  337. struct intel_link_m_n fdi_m_n;
  338. bool ips_enabled;
  339. bool double_wide;
  340. bool dp_encoder_is_mst;
  341. int pbn;
  342. };
  343. struct intel_pipe_wm {
  344. struct intel_wm_level wm[5];
  345. uint32_t linetime;
  346. bool fbc_wm_enabled;
  347. bool pipe_enabled;
  348. bool sprites_enabled;
  349. bool sprites_scaled;
  350. };
  351. struct intel_mmio_flip {
  352. struct drm_i915_gem_request *req;
  353. struct work_struct work;
  354. };
  355. struct skl_pipe_wm {
  356. struct skl_wm_level wm[8];
  357. struct skl_wm_level trans_wm;
  358. uint32_t linetime;
  359. };
  360. /*
  361. * Tracking of operations that need to be performed at the beginning/end of an
  362. * atomic commit, outside the atomic section where interrupts are disabled.
  363. * These are generally operations that grab mutexes or might otherwise sleep
  364. * and thus can't be run with interrupts disabled.
  365. */
  366. struct intel_crtc_atomic_commit {
  367. /* Sleepable operations to perform before commit */
  368. bool wait_for_flips;
  369. bool disable_fbc;
  370. bool pre_disable_primary;
  371. bool update_wm;
  372. /* Sleepable operations to perform after commit */
  373. unsigned fb_bits;
  374. bool wait_vblank;
  375. bool update_fbc;
  376. bool post_enable_primary;
  377. unsigned update_sprite_watermarks;
  378. };
  379. struct intel_crtc {
  380. struct drm_crtc base;
  381. enum pipe pipe;
  382. enum plane plane;
  383. u8 lut_r[256], lut_g[256], lut_b[256];
  384. /*
  385. * Whether the crtc and the connected output pipeline is active. Implies
  386. * that crtc->enabled is set, i.e. the current mode configuration has
  387. * some outputs connected to this crtc.
  388. */
  389. bool active;
  390. unsigned long enabled_power_domains;
  391. bool primary_enabled; /* is the primary plane (partially) visible? */
  392. bool lowfreq_avail;
  393. struct intel_overlay *overlay;
  394. struct intel_unpin_work *unpin_work;
  395. atomic_t unpin_work_count;
  396. /* Display surface base address adjustement for pageflips. Note that on
  397. * gen4+ this only adjusts up to a tile, offsets within a tile are
  398. * handled in the hw itself (with the TILEOFF register). */
  399. unsigned long dspaddr_offset;
  400. struct drm_i915_gem_object *cursor_bo;
  401. uint32_t cursor_addr;
  402. int16_t cursor_width, cursor_height;
  403. uint32_t cursor_cntl;
  404. uint32_t cursor_size;
  405. uint32_t cursor_base;
  406. struct intel_plane_config plane_config;
  407. struct intel_crtc_config config;
  408. struct intel_crtc_config *new_config;
  409. bool new_enabled;
  410. /* reset counter value when the last flip was submitted */
  411. unsigned int reset_counter;
  412. /* Access to these should be protected by dev_priv->irq_lock. */
  413. bool cpu_fifo_underrun_disabled;
  414. bool pch_fifo_underrun_disabled;
  415. /* per-pipe watermark state */
  416. struct {
  417. /* watermarks currently being used */
  418. struct intel_pipe_wm active;
  419. /* SKL wm values currently in use */
  420. struct skl_pipe_wm skl_active;
  421. } wm;
  422. int scanline_offset;
  423. struct intel_mmio_flip mmio_flip;
  424. struct intel_crtc_atomic_commit atomic;
  425. };
  426. struct intel_plane_wm_parameters {
  427. uint32_t horiz_pixels;
  428. uint32_t vert_pixels;
  429. uint8_t bytes_per_pixel;
  430. bool enabled;
  431. bool scaled;
  432. };
  433. struct intel_plane {
  434. struct drm_plane base;
  435. int plane;
  436. enum pipe pipe;
  437. struct drm_i915_gem_object *obj;
  438. bool can_scale;
  439. int max_downscale;
  440. int crtc_x, crtc_y;
  441. unsigned int crtc_w, crtc_h;
  442. uint32_t src_x, src_y;
  443. uint32_t src_w, src_h;
  444. unsigned int rotation;
  445. /* Since we need to change the watermarks before/after
  446. * enabling/disabling the planes, we need to store the parameters here
  447. * as the other pieces of the struct may not reflect the values we want
  448. * for the watermark calculations. Currently only Haswell uses this.
  449. */
  450. struct intel_plane_wm_parameters wm;
  451. void (*update_plane)(struct drm_plane *plane,
  452. struct drm_crtc *crtc,
  453. struct drm_framebuffer *fb,
  454. struct drm_i915_gem_object *obj,
  455. int crtc_x, int crtc_y,
  456. unsigned int crtc_w, unsigned int crtc_h,
  457. uint32_t x, uint32_t y,
  458. uint32_t src_w, uint32_t src_h);
  459. void (*disable_plane)(struct drm_plane *plane,
  460. struct drm_crtc *crtc);
  461. int (*check_plane)(struct drm_plane *plane,
  462. struct intel_plane_state *state);
  463. void (*commit_plane)(struct drm_plane *plane,
  464. struct intel_plane_state *state);
  465. int (*update_colorkey)(struct drm_plane *plane,
  466. struct drm_intel_sprite_colorkey *key);
  467. void (*get_colorkey)(struct drm_plane *plane,
  468. struct drm_intel_sprite_colorkey *key);
  469. };
  470. struct intel_watermark_params {
  471. unsigned long fifo_size;
  472. unsigned long max_wm;
  473. unsigned long default_wm;
  474. unsigned long guard_size;
  475. unsigned long cacheline_size;
  476. };
  477. struct cxsr_latency {
  478. int is_desktop;
  479. int is_ddr3;
  480. unsigned long fsb_freq;
  481. unsigned long mem_freq;
  482. unsigned long display_sr;
  483. unsigned long display_hpll_disable;
  484. unsigned long cursor_sr;
  485. unsigned long cursor_hpll_disable;
  486. };
  487. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  488. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  489. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  490. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  491. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  492. #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
  493. struct intel_hdmi {
  494. u32 hdmi_reg;
  495. int ddc_bus;
  496. uint32_t color_range;
  497. bool color_range_auto;
  498. bool has_hdmi_sink;
  499. bool has_audio;
  500. enum hdmi_force_audio force_audio;
  501. bool rgb_quant_range_selectable;
  502. enum hdmi_picture_aspect aspect_ratio;
  503. void (*write_infoframe)(struct drm_encoder *encoder,
  504. enum hdmi_infoframe_type type,
  505. const void *frame, ssize_t len);
  506. void (*set_infoframes)(struct drm_encoder *encoder,
  507. bool enable,
  508. struct drm_display_mode *adjusted_mode);
  509. bool (*infoframe_enabled)(struct drm_encoder *encoder);
  510. };
  511. struct intel_dp_mst_encoder;
  512. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  513. /**
  514. * HIGH_RR is the highest eDP panel refresh rate read from EDID
  515. * LOW_RR is the lowest eDP panel refresh rate found from EDID
  516. * parsing for same resolution.
  517. */
  518. enum edp_drrs_refresh_rate_type {
  519. DRRS_HIGH_RR,
  520. DRRS_LOW_RR,
  521. DRRS_MAX_RR, /* RR count */
  522. };
  523. struct intel_dp {
  524. uint32_t output_reg;
  525. uint32_t aux_ch_ctl_reg;
  526. uint32_t DP;
  527. bool has_audio;
  528. enum hdmi_force_audio force_audio;
  529. uint32_t color_range;
  530. bool color_range_auto;
  531. uint8_t link_bw;
  532. uint8_t lane_count;
  533. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  534. uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
  535. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  536. struct drm_dp_aux aux;
  537. uint8_t train_set[4];
  538. int panel_power_up_delay;
  539. int panel_power_down_delay;
  540. int panel_power_cycle_delay;
  541. int backlight_on_delay;
  542. int backlight_off_delay;
  543. struct delayed_work panel_vdd_work;
  544. bool want_panel_vdd;
  545. unsigned long last_power_cycle;
  546. unsigned long last_power_on;
  547. unsigned long last_backlight_off;
  548. struct notifier_block edp_notifier;
  549. /*
  550. * Pipe whose power sequencer is currently locked into
  551. * this port. Only relevant on VLV/CHV.
  552. */
  553. enum pipe pps_pipe;
  554. struct edp_power_seq pps_delays;
  555. bool use_tps3;
  556. bool can_mst; /* this port supports mst */
  557. bool is_mst;
  558. int active_mst_links;
  559. /* connector directly attached - won't be use for modeset in mst world */
  560. struct intel_connector *attached_connector;
  561. /* mst connector list */
  562. struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
  563. struct drm_dp_mst_topology_mgr mst_mgr;
  564. uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
  565. /*
  566. * This function returns the value we have to program the AUX_CTL
  567. * register with to kick off an AUX transaction.
  568. */
  569. uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
  570. bool has_aux_irq,
  571. int send_bytes,
  572. uint32_t aux_clock_divider);
  573. struct {
  574. enum drrs_support_type type;
  575. enum edp_drrs_refresh_rate_type refresh_rate_type;
  576. struct mutex mutex;
  577. } drrs_state;
  578. };
  579. struct intel_digital_port {
  580. struct intel_encoder base;
  581. enum port port;
  582. u32 saved_port_bits;
  583. struct intel_dp dp;
  584. struct intel_hdmi hdmi;
  585. bool (*hpd_pulse)(struct intel_digital_port *, bool);
  586. };
  587. struct intel_dp_mst_encoder {
  588. struct intel_encoder base;
  589. enum pipe pipe;
  590. struct intel_digital_port *primary;
  591. void *port; /* store this opaque as its illegal to dereference it */
  592. };
  593. static inline int
  594. vlv_dport_to_channel(struct intel_digital_port *dport)
  595. {
  596. switch (dport->port) {
  597. case PORT_B:
  598. case PORT_D:
  599. return DPIO_CH0;
  600. case PORT_C:
  601. return DPIO_CH1;
  602. default:
  603. BUG();
  604. }
  605. }
  606. static inline int
  607. vlv_pipe_to_channel(enum pipe pipe)
  608. {
  609. switch (pipe) {
  610. case PIPE_A:
  611. case PIPE_C:
  612. return DPIO_CH0;
  613. case PIPE_B:
  614. return DPIO_CH1;
  615. default:
  616. BUG();
  617. }
  618. }
  619. static inline struct drm_crtc *
  620. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. return dev_priv->pipe_to_crtc_mapping[pipe];
  624. }
  625. static inline struct drm_crtc *
  626. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. return dev_priv->plane_to_crtc_mapping[plane];
  630. }
  631. struct intel_unpin_work {
  632. struct work_struct work;
  633. struct drm_crtc *crtc;
  634. struct drm_i915_gem_object *old_fb_obj;
  635. struct drm_i915_gem_object *pending_flip_obj;
  636. struct drm_pending_vblank_event *event;
  637. atomic_t pending;
  638. #define INTEL_FLIP_INACTIVE 0
  639. #define INTEL_FLIP_PENDING 1
  640. #define INTEL_FLIP_COMPLETE 2
  641. u32 flip_count;
  642. u32 gtt_offset;
  643. struct drm_i915_gem_request *flip_queued_req;
  644. int flip_queued_vblank;
  645. int flip_ready_vblank;
  646. bool enable_stall_check;
  647. };
  648. struct intel_set_config {
  649. struct drm_encoder **save_connector_encoders;
  650. struct drm_crtc **save_encoder_crtcs;
  651. bool *save_crtc_enabled;
  652. bool fb_changed;
  653. bool mode_changed;
  654. };
  655. struct intel_load_detect_pipe {
  656. struct drm_framebuffer *release_fb;
  657. bool load_detect_temp;
  658. int dpms_mode;
  659. };
  660. static inline struct intel_encoder *
  661. intel_attached_encoder(struct drm_connector *connector)
  662. {
  663. return to_intel_connector(connector)->encoder;
  664. }
  665. static inline struct intel_digital_port *
  666. enc_to_dig_port(struct drm_encoder *encoder)
  667. {
  668. return container_of(encoder, struct intel_digital_port, base.base);
  669. }
  670. static inline struct intel_dp_mst_encoder *
  671. enc_to_mst(struct drm_encoder *encoder)
  672. {
  673. return container_of(encoder, struct intel_dp_mst_encoder, base.base);
  674. }
  675. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  676. {
  677. return &enc_to_dig_port(encoder)->dp;
  678. }
  679. static inline struct intel_digital_port *
  680. dp_to_dig_port(struct intel_dp *intel_dp)
  681. {
  682. return container_of(intel_dp, struct intel_digital_port, dp);
  683. }
  684. static inline struct intel_digital_port *
  685. hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
  686. {
  687. return container_of(intel_hdmi, struct intel_digital_port, hdmi);
  688. }
  689. /*
  690. * Returns the number of planes for this pipe, ie the number of sprites + 1
  691. * (primary plane). This doesn't count the cursor plane then.
  692. */
  693. static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
  694. {
  695. return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
  696. }
  697. /* intel_fifo_underrun.c */
  698. bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  699. enum pipe pipe, bool enable);
  700. bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  701. enum transcoder pch_transcoder,
  702. bool enable);
  703. void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  704. enum pipe pipe);
  705. void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  706. enum transcoder pch_transcoder);
  707. void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
  708. /* i915_irq.c */
  709. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  710. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  711. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  712. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  713. void gen6_reset_rps_interrupts(struct drm_device *dev);
  714. void gen6_enable_rps_interrupts(struct drm_device *dev);
  715. void gen6_disable_rps_interrupts(struct drm_device *dev);
  716. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
  717. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
  718. static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
  719. {
  720. /*
  721. * We only use drm_irq_uninstall() at unload and VT switch, so
  722. * this is the only thing we need to check.
  723. */
  724. return dev_priv->pm.irqs_enabled;
  725. }
  726. int intel_get_crtc_scanline(struct intel_crtc *crtc);
  727. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
  728. /* intel_crt.c */
  729. void intel_crt_init(struct drm_device *dev);
  730. /* intel_ddi.c */
  731. void intel_prepare_ddi(struct drm_device *dev);
  732. void hsw_fdi_link_train(struct drm_crtc *crtc);
  733. void intel_ddi_init(struct drm_device *dev, enum port port);
  734. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
  735. bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
  736. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  737. void intel_ddi_pll_init(struct drm_device *dev);
  738. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
  739. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  740. enum transcoder cpu_transcoder);
  741. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  742. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  743. bool intel_ddi_pll_select(struct intel_crtc *crtc);
  744. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  745. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  746. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
  747. void intel_ddi_fdi_disable(struct drm_crtc *crtc);
  748. void intel_ddi_get_config(struct intel_encoder *encoder,
  749. struct intel_crtc_config *pipe_config);
  750. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
  751. void intel_ddi_clock_get(struct intel_encoder *encoder,
  752. struct intel_crtc_config *pipe_config);
  753. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
  754. /* intel_frontbuffer.c */
  755. void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
  756. struct intel_engine_cs *ring);
  757. void intel_frontbuffer_flip_prepare(struct drm_device *dev,
  758. unsigned frontbuffer_bits);
  759. void intel_frontbuffer_flip_complete(struct drm_device *dev,
  760. unsigned frontbuffer_bits);
  761. void intel_frontbuffer_flush(struct drm_device *dev,
  762. unsigned frontbuffer_bits);
  763. /**
  764. * intel_frontbuffer_flip - synchronous frontbuffer flip
  765. * @dev: DRM device
  766. * @frontbuffer_bits: frontbuffer plane tracking bits
  767. *
  768. * This function gets called after scheduling a flip on @obj. This is for
  769. * synchronous plane updates which will happen on the next vblank and which will
  770. * not get delayed by pending gpu rendering.
  771. *
  772. * Can be called without any locks held.
  773. */
  774. static inline
  775. void intel_frontbuffer_flip(struct drm_device *dev,
  776. unsigned frontbuffer_bits)
  777. {
  778. intel_frontbuffer_flush(dev, frontbuffer_bits);
  779. }
  780. void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
  781. /* intel_audio.c */
  782. void intel_init_audio(struct drm_device *dev);
  783. void intel_audio_codec_enable(struct intel_encoder *encoder);
  784. void intel_audio_codec_disable(struct intel_encoder *encoder);
  785. void i915_audio_component_init(struct drm_i915_private *dev_priv);
  786. void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
  787. /* intel_display.c */
  788. bool intel_has_pending_fb_unpin(struct drm_device *dev);
  789. int intel_pch_rawclk(struct drm_device *dev);
  790. void intel_mark_busy(struct drm_device *dev);
  791. void intel_mark_idle(struct drm_device *dev);
  792. void intel_crtc_restore_mode(struct drm_crtc *crtc);
  793. void intel_crtc_control(struct drm_crtc *crtc, bool enable);
  794. void intel_crtc_update_dpms(struct drm_crtc *crtc);
  795. void intel_encoder_destroy(struct drm_encoder *encoder);
  796. void intel_connector_dpms(struct drm_connector *, int mode);
  797. bool intel_connector_get_hw_state(struct intel_connector *connector);
  798. void intel_modeset_check_state(struct drm_device *dev);
  799. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  800. struct intel_digital_port *port);
  801. void intel_connector_attach_encoder(struct intel_connector *connector,
  802. struct intel_encoder *encoder);
  803. struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  804. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  805. struct drm_crtc *crtc);
  806. enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
  807. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  808. struct drm_file *file_priv);
  809. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  810. enum pipe pipe);
  811. bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
  812. static inline void
  813. intel_wait_for_vblank(struct drm_device *dev, int pipe)
  814. {
  815. drm_wait_one_vblank(dev, pipe);
  816. }
  817. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
  818. void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
  819. struct intel_digital_port *dport);
  820. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  821. struct drm_display_mode *mode,
  822. struct intel_load_detect_pipe *old,
  823. struct drm_modeset_acquire_ctx *ctx);
  824. void intel_release_load_detect_pipe(struct drm_connector *connector,
  825. struct intel_load_detect_pipe *old);
  826. int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
  827. struct drm_framebuffer *fb,
  828. struct intel_engine_cs *pipelined);
  829. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  830. struct drm_framebuffer *
  831. __intel_framebuffer_create(struct drm_device *dev,
  832. struct drm_mode_fb_cmd2 *mode_cmd,
  833. struct drm_i915_gem_object *obj);
  834. void intel_prepare_page_flip(struct drm_device *dev, int plane);
  835. void intel_finish_page_flip(struct drm_device *dev, int pipe);
  836. void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  837. void intel_check_page_flip(struct drm_device *dev, int pipe);
  838. int intel_prepare_plane_fb(struct drm_plane *plane,
  839. struct drm_framebuffer *fb);
  840. void intel_cleanup_plane_fb(struct drm_plane *plane,
  841. struct drm_framebuffer *fb);
  842. /* shared dpll functions */
  843. struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
  844. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  845. struct intel_shared_dpll *pll,
  846. bool state);
  847. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  848. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  849. struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
  850. void intel_put_shared_dpll(struct intel_crtc *crtc);
  851. void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
  852. const struct dpll *dpll);
  853. void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
  854. /* modesetting asserts */
  855. void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  856. enum pipe pipe);
  857. void assert_pll(struct drm_i915_private *dev_priv,
  858. enum pipe pipe, bool state);
  859. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  860. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  861. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  862. enum pipe pipe, bool state);
  863. #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
  864. #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
  865. void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
  866. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  867. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  868. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  869. unsigned int tiling_mode,
  870. unsigned int bpp,
  871. unsigned int pitch);
  872. void intel_prepare_reset(struct drm_device *dev);
  873. void intel_finish_reset(struct drm_device *dev);
  874. void hsw_enable_pc8(struct drm_i915_private *dev_priv);
  875. void hsw_disable_pc8(struct drm_i915_private *dev_priv);
  876. void intel_dp_get_m_n(struct intel_crtc *crtc,
  877. struct intel_crtc_config *pipe_config);
  878. void intel_dp_set_m_n(struct intel_crtc *crtc);
  879. int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
  880. void
  881. ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  882. int dotclock);
  883. bool intel_crtc_active(struct drm_crtc *crtc);
  884. void hsw_enable_ips(struct intel_crtc *crtc);
  885. void hsw_disable_ips(struct intel_crtc *crtc);
  886. enum intel_display_power_domain
  887. intel_display_port_power_domain(struct intel_encoder *intel_encoder);
  888. void intel_mode_from_pipe_config(struct drm_display_mode *mode,
  889. struct intel_crtc_config *pipe_config);
  890. int intel_format_to_fourcc(int format);
  891. void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
  892. void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
  893. /* intel_dp.c */
  894. void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
  895. bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  896. struct intel_connector *intel_connector);
  897. void intel_dp_start_link_train(struct intel_dp *intel_dp);
  898. void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  899. void intel_dp_stop_link_train(struct intel_dp *intel_dp);
  900. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  901. void intel_dp_encoder_destroy(struct drm_encoder *encoder);
  902. void intel_dp_check_link_status(struct intel_dp *intel_dp);
  903. int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
  904. bool intel_dp_compute_config(struct intel_encoder *encoder,
  905. struct intel_crtc_config *pipe_config);
  906. bool intel_dp_is_edp(struct drm_device *dev, enum port port);
  907. bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
  908. bool long_hpd);
  909. void intel_edp_backlight_on(struct intel_dp *intel_dp);
  910. void intel_edp_backlight_off(struct intel_dp *intel_dp);
  911. void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
  912. void intel_edp_panel_on(struct intel_dp *intel_dp);
  913. void intel_edp_panel_off(struct intel_dp *intel_dp);
  914. void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
  915. void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
  916. void intel_dp_mst_suspend(struct drm_device *dev);
  917. void intel_dp_mst_resume(struct drm_device *dev);
  918. int intel_dp_max_link_bw(struct intel_dp *intel_dp);
  919. void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
  920. void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
  921. uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
  922. void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
  923. int intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  924. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  925. unsigned int crtc_w, unsigned int crtc_h,
  926. uint32_t src_x, uint32_t src_y,
  927. uint32_t src_w, uint32_t src_h);
  928. int intel_disable_plane(struct drm_plane *plane);
  929. /* intel_dp_mst.c */
  930. int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
  931. void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
  932. /* intel_dsi.c */
  933. void intel_dsi_init(struct drm_device *dev);
  934. /* intel_dvo.c */
  935. void intel_dvo_init(struct drm_device *dev);
  936. /* legacy fbdev emulation in intel_fbdev.c */
  937. #ifdef CONFIG_DRM_I915_FBDEV
  938. extern int intel_fbdev_init(struct drm_device *dev);
  939. extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
  940. extern void intel_fbdev_fini(struct drm_device *dev);
  941. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
  942. extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
  943. extern void intel_fbdev_restore_mode(struct drm_device *dev);
  944. #else
  945. static inline int intel_fbdev_init(struct drm_device *dev)
  946. {
  947. return 0;
  948. }
  949. static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
  950. {
  951. }
  952. static inline void intel_fbdev_fini(struct drm_device *dev)
  953. {
  954. }
  955. static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
  956. {
  957. }
  958. static inline void intel_fbdev_restore_mode(struct drm_device *dev)
  959. {
  960. }
  961. #endif
  962. /* intel_fbc.c */
  963. bool intel_fbc_enabled(struct drm_device *dev);
  964. void intel_fbc_update(struct drm_device *dev);
  965. void intel_fbc_init(struct drm_i915_private *dev_priv);
  966. void intel_fbc_disable(struct drm_device *dev);
  967. void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
  968. /* intel_hdmi.c */
  969. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
  970. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  971. struct intel_connector *intel_connector);
  972. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  973. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  974. struct intel_crtc_config *pipe_config);
  975. /* intel_lvds.c */
  976. void intel_lvds_init(struct drm_device *dev);
  977. bool intel_is_dual_link_lvds(struct drm_device *dev);
  978. /* intel_modes.c */
  979. int intel_connector_update_modes(struct drm_connector *connector,
  980. struct edid *edid);
  981. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  982. void intel_attach_force_audio_property(struct drm_connector *connector);
  983. void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  984. /* intel_overlay.c */
  985. void intel_setup_overlay(struct drm_device *dev);
  986. void intel_cleanup_overlay(struct drm_device *dev);
  987. int intel_overlay_switch_off(struct intel_overlay *overlay);
  988. int intel_overlay_put_image(struct drm_device *dev, void *data,
  989. struct drm_file *file_priv);
  990. int intel_overlay_attrs(struct drm_device *dev, void *data,
  991. struct drm_file *file_priv);
  992. void intel_overlay_reset(struct drm_i915_private *dev_priv);
  993. /* intel_panel.c */
  994. int intel_panel_init(struct intel_panel *panel,
  995. struct drm_display_mode *fixed_mode,
  996. struct drm_display_mode *downclock_mode);
  997. void intel_panel_fini(struct intel_panel *panel);
  998. void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
  999. struct drm_display_mode *adjusted_mode);
  1000. void intel_pch_panel_fitting(struct intel_crtc *crtc,
  1001. struct intel_crtc_config *pipe_config,
  1002. int fitting_mode);
  1003. void intel_gmch_panel_fitting(struct intel_crtc *crtc,
  1004. struct intel_crtc_config *pipe_config,
  1005. int fitting_mode);
  1006. void intel_panel_set_backlight_acpi(struct intel_connector *connector,
  1007. u32 level, u32 max);
  1008. int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
  1009. void intel_panel_enable_backlight(struct intel_connector *connector);
  1010. void intel_panel_disable_backlight(struct intel_connector *connector);
  1011. void intel_panel_destroy_backlight(struct drm_connector *connector);
  1012. void intel_panel_init_backlight_funcs(struct drm_device *dev);
  1013. enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  1014. extern struct drm_display_mode *intel_find_panel_downclock(
  1015. struct drm_device *dev,
  1016. struct drm_display_mode *fixed_mode,
  1017. struct drm_connector *connector);
  1018. void intel_backlight_register(struct drm_device *dev);
  1019. void intel_backlight_unregister(struct drm_device *dev);
  1020. /* intel_psr.c */
  1021. void intel_psr_enable(struct intel_dp *intel_dp);
  1022. void intel_psr_disable(struct intel_dp *intel_dp);
  1023. void intel_psr_invalidate(struct drm_device *dev,
  1024. unsigned frontbuffer_bits);
  1025. void intel_psr_flush(struct drm_device *dev,
  1026. unsigned frontbuffer_bits);
  1027. void intel_psr_init(struct drm_device *dev);
  1028. /* intel_runtime_pm.c */
  1029. int intel_power_domains_init(struct drm_i915_private *);
  1030. void intel_power_domains_fini(struct drm_i915_private *);
  1031. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
  1032. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
  1033. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  1034. enum intel_display_power_domain domain);
  1035. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  1036. enum intel_display_power_domain domain);
  1037. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1038. enum intel_display_power_domain domain);
  1039. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1040. enum intel_display_power_domain domain);
  1041. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
  1042. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
  1043. void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
  1044. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
  1045. void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
  1046. void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
  1047. /* intel_pm.c */
  1048. void intel_init_clock_gating(struct drm_device *dev);
  1049. void intel_suspend_hw(struct drm_device *dev);
  1050. int ilk_wm_max_level(const struct drm_device *dev);
  1051. void intel_update_watermarks(struct drm_crtc *crtc);
  1052. void intel_update_sprite_watermarks(struct drm_plane *plane,
  1053. struct drm_crtc *crtc,
  1054. uint32_t sprite_width,
  1055. uint32_t sprite_height,
  1056. int pixel_size,
  1057. bool enabled, bool scaled);
  1058. void intel_init_pm(struct drm_device *dev);
  1059. void intel_pm_setup(struct drm_device *dev);
  1060. void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  1061. void intel_gpu_ips_teardown(void);
  1062. void intel_init_gt_powersave(struct drm_device *dev);
  1063. void intel_cleanup_gt_powersave(struct drm_device *dev);
  1064. void intel_enable_gt_powersave(struct drm_device *dev);
  1065. void intel_disable_gt_powersave(struct drm_device *dev);
  1066. void intel_suspend_gt_powersave(struct drm_device *dev);
  1067. void intel_reset_gt_powersave(struct drm_device *dev);
  1068. void ironlake_teardown_rc6(struct drm_device *dev);
  1069. void gen6_update_ring_freq(struct drm_device *dev);
  1070. void gen6_rps_idle(struct drm_i915_private *dev_priv);
  1071. void gen6_rps_boost(struct drm_i915_private *dev_priv);
  1072. void ilk_wm_get_hw_state(struct drm_device *dev);
  1073. void skl_wm_get_hw_state(struct drm_device *dev);
  1074. void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
  1075. struct skl_ddb_allocation *ddb /* out */);
  1076. /* intel_sdvo.c */
  1077. bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
  1078. /* intel_sprite.c */
  1079. int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
  1080. void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
  1081. enum plane plane);
  1082. int intel_plane_set_property(struct drm_plane *plane,
  1083. struct drm_property *prop,
  1084. uint64_t val);
  1085. int intel_plane_restore(struct drm_plane *plane);
  1086. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  1087. struct drm_file *file_priv);
  1088. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv);
  1090. bool intel_pipe_update_start(struct intel_crtc *crtc,
  1091. uint32_t *start_vbl_count);
  1092. void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
  1093. void intel_post_enable_primary(struct drm_crtc *crtc);
  1094. void intel_pre_disable_primary(struct drm_crtc *crtc);
  1095. /* intel_tv.c */
  1096. void intel_tv_init(struct drm_device *dev);
  1097. #endif /* __INTEL_DRV_H__ */