max77620.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * Maxim MAX77620 MFD Driver
  3. *
  4. * Copyright (C) 2016 NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * Author:
  7. * Laxman Dewangan <ldewangan@nvidia.com>
  8. * Chaitanya Bandi <bandik@nvidia.com>
  9. * Mallikarjun Kasoju <mkasoju@nvidia.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. /****************** Teminology used in driver ********************
  16. * Here are some terminology used from datasheet for quick reference:
  17. * Flexible Power Sequence (FPS):
  18. * The Flexible Power Sequencer (FPS) allows each regulator to power up under
  19. * hardware or software control. Additionally, each regulator can power on
  20. * independently or among a group of other regulators with an adjustable
  21. * power-up and power-down delays (sequencing). GPIO1, GPIO2, and GPIO3 can
  22. * be programmed to be part of a sequence allowing external regulators to be
  23. * sequenced along with internal regulators. 32KHz clock can be programmed to
  24. * be part of a sequence.
  25. * There is 3 FPS confguration registers and all resources are configured to
  26. * any of these FPS or no FPS.
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/mfd/core.h>
  31. #include <linux/mfd/max77620.h>
  32. #include <linux/module.h>
  33. #include <linux/of.h>
  34. #include <linux/of_device.h>
  35. #include <linux/regmap.h>
  36. #include <linux/slab.h>
  37. static struct resource gpio_resources[] = {
  38. DEFINE_RES_IRQ(MAX77620_IRQ_TOP_GPIO),
  39. };
  40. static struct resource power_resources[] = {
  41. DEFINE_RES_IRQ(MAX77620_IRQ_LBT_MBATLOW),
  42. };
  43. static struct resource rtc_resources[] = {
  44. DEFINE_RES_IRQ(MAX77620_IRQ_TOP_RTC),
  45. };
  46. static struct resource thermal_resources[] = {
  47. DEFINE_RES_IRQ(MAX77620_IRQ_LBT_TJALRM1),
  48. DEFINE_RES_IRQ(MAX77620_IRQ_LBT_TJALRM2),
  49. };
  50. static const struct regmap_irq max77620_top_irqs[] = {
  51. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_GLBL, 0, MAX77620_IRQ_TOP_GLBL_MASK),
  52. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_SD, 0, MAX77620_IRQ_TOP_SD_MASK),
  53. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_LDO, 0, MAX77620_IRQ_TOP_LDO_MASK),
  54. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_GPIO, 0, MAX77620_IRQ_TOP_GPIO_MASK),
  55. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_RTC, 0, MAX77620_IRQ_TOP_RTC_MASK),
  56. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_32K, 0, MAX77620_IRQ_TOP_32K_MASK),
  57. REGMAP_IRQ_REG(MAX77620_IRQ_TOP_ONOFF, 0, MAX77620_IRQ_TOP_ONOFF_MASK),
  58. REGMAP_IRQ_REG(MAX77620_IRQ_LBT_MBATLOW, 1, MAX77620_IRQ_LBM_MASK),
  59. REGMAP_IRQ_REG(MAX77620_IRQ_LBT_TJALRM1, 1, MAX77620_IRQ_TJALRM1_MASK),
  60. REGMAP_IRQ_REG(MAX77620_IRQ_LBT_TJALRM2, 1, MAX77620_IRQ_TJALRM2_MASK),
  61. };
  62. static const struct mfd_cell max77620_children[] = {
  63. { .name = "max77620-pinctrl", },
  64. { .name = "max77620-clock", },
  65. { .name = "max77620-pmic", },
  66. { .name = "max77620-watchdog", },
  67. {
  68. .name = "max77620-gpio",
  69. .resources = gpio_resources,
  70. .num_resources = ARRAY_SIZE(gpio_resources),
  71. }, {
  72. .name = "max77620-rtc",
  73. .resources = rtc_resources,
  74. .num_resources = ARRAY_SIZE(rtc_resources),
  75. }, {
  76. .name = "max77620-power",
  77. .resources = power_resources,
  78. .num_resources = ARRAY_SIZE(power_resources),
  79. }, {
  80. .name = "max77620-thermal",
  81. .resources = thermal_resources,
  82. .num_resources = ARRAY_SIZE(thermal_resources),
  83. },
  84. };
  85. static const struct mfd_cell max20024_children[] = {
  86. { .name = "max20024-pinctrl", },
  87. { .name = "max77620-clock", },
  88. { .name = "max20024-pmic", },
  89. { .name = "max77620-watchdog", },
  90. {
  91. .name = "max77620-gpio",
  92. .resources = gpio_resources,
  93. .num_resources = ARRAY_SIZE(gpio_resources),
  94. }, {
  95. .name = "max77620-rtc",
  96. .resources = rtc_resources,
  97. .num_resources = ARRAY_SIZE(rtc_resources),
  98. }, {
  99. .name = "max20024-power",
  100. .resources = power_resources,
  101. .num_resources = ARRAY_SIZE(power_resources),
  102. },
  103. };
  104. static struct regmap_irq_chip max77620_top_irq_chip = {
  105. .name = "max77620-top",
  106. .irqs = max77620_top_irqs,
  107. .num_irqs = ARRAY_SIZE(max77620_top_irqs),
  108. .num_regs = 2,
  109. .status_base = MAX77620_REG_IRQTOP,
  110. .mask_base = MAX77620_REG_IRQTOPM,
  111. };
  112. static const struct regmap_range max77620_readable_ranges[] = {
  113. regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4),
  114. };
  115. static const struct regmap_access_table max77620_readable_table = {
  116. .yes_ranges = max77620_readable_ranges,
  117. .n_yes_ranges = ARRAY_SIZE(max77620_readable_ranges),
  118. };
  119. static const struct regmap_range max20024_readable_ranges[] = {
  120. regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4),
  121. regmap_reg_range(MAX20024_REG_MAX_ADD, MAX20024_REG_MAX_ADD),
  122. };
  123. static const struct regmap_access_table max20024_readable_table = {
  124. .yes_ranges = max20024_readable_ranges,
  125. .n_yes_ranges = ARRAY_SIZE(max20024_readable_ranges),
  126. };
  127. static const struct regmap_range max77620_writable_ranges[] = {
  128. regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4),
  129. };
  130. static const struct regmap_access_table max77620_writable_table = {
  131. .yes_ranges = max77620_writable_ranges,
  132. .n_yes_ranges = ARRAY_SIZE(max77620_writable_ranges),
  133. };
  134. static const struct regmap_range max77620_cacheable_ranges[] = {
  135. regmap_reg_range(MAX77620_REG_SD0_CFG, MAX77620_REG_LDO_CFG3),
  136. regmap_reg_range(MAX77620_REG_FPS_CFG0, MAX77620_REG_FPS_SD3),
  137. };
  138. static const struct regmap_access_table max77620_volatile_table = {
  139. .no_ranges = max77620_cacheable_ranges,
  140. .n_no_ranges = ARRAY_SIZE(max77620_cacheable_ranges),
  141. };
  142. static const struct regmap_config max77620_regmap_config = {
  143. .name = "power-slave",
  144. .reg_bits = 8,
  145. .val_bits = 8,
  146. .max_register = MAX77620_REG_DVSSD4 + 1,
  147. .cache_type = REGCACHE_RBTREE,
  148. .rd_table = &max77620_readable_table,
  149. .wr_table = &max77620_writable_table,
  150. .volatile_table = &max77620_volatile_table,
  151. };
  152. static const struct regmap_config max20024_regmap_config = {
  153. .name = "power-slave",
  154. .reg_bits = 8,
  155. .val_bits = 8,
  156. .max_register = MAX20024_REG_MAX_ADD + 1,
  157. .cache_type = REGCACHE_RBTREE,
  158. .rd_table = &max20024_readable_table,
  159. .wr_table = &max77620_writable_table,
  160. .volatile_table = &max77620_volatile_table,
  161. };
  162. /* max77620_get_fps_period_reg_value: Get FPS bit field value from
  163. * requested periods.
  164. * MAX77620 supports the FPS period of 40, 80, 160, 320, 540, 1280, 2560
  165. * and 5120 microseconds. MAX20024 supports the FPS period of 20, 40, 80,
  166. * 160, 320, 540, 1280 and 2560 microseconds.
  167. * The FPS register has 3 bits field to set the FPS period as
  168. * bits max77620 max20024
  169. * 000 40 20
  170. * 001 80 40
  171. * :::
  172. */
  173. static int max77620_get_fps_period_reg_value(struct max77620_chip *chip,
  174. int tperiod)
  175. {
  176. int fps_min_period;
  177. int i;
  178. switch (chip->chip_id) {
  179. case MAX20024:
  180. fps_min_period = MAX20024_FPS_PERIOD_MIN_US;
  181. break;
  182. case MAX77620:
  183. fps_min_period = MAX77620_FPS_PERIOD_MIN_US;
  184. break;
  185. default:
  186. return -EINVAL;
  187. }
  188. for (i = 0; i < 7; i++) {
  189. if (fps_min_period >= tperiod)
  190. return i;
  191. fps_min_period *= 2;
  192. }
  193. return i;
  194. }
  195. /* max77620_config_fps: Configure FPS configuration registers
  196. * based on platform specific information.
  197. */
  198. static int max77620_config_fps(struct max77620_chip *chip,
  199. struct device_node *fps_np)
  200. {
  201. struct device *dev = chip->dev;
  202. unsigned int mask = 0, config = 0;
  203. u32 fps_max_period;
  204. u32 param_val;
  205. int tperiod, fps_id;
  206. int ret;
  207. char fps_name[10];
  208. switch (chip->chip_id) {
  209. case MAX20024:
  210. fps_max_period = MAX20024_FPS_PERIOD_MAX_US;
  211. break;
  212. case MAX77620:
  213. fps_max_period = MAX77620_FPS_PERIOD_MAX_US;
  214. break;
  215. default:
  216. return -EINVAL;
  217. }
  218. for (fps_id = 0; fps_id < MAX77620_FPS_COUNT; fps_id++) {
  219. sprintf(fps_name, "fps%d", fps_id);
  220. if (!strcmp(fps_np->name, fps_name))
  221. break;
  222. }
  223. if (fps_id == MAX77620_FPS_COUNT) {
  224. dev_err(dev, "FPS node name %s is not valid\n", fps_np->name);
  225. return -EINVAL;
  226. }
  227. ret = of_property_read_u32(fps_np, "maxim,shutdown-fps-time-period-us",
  228. &param_val);
  229. if (!ret) {
  230. mask |= MAX77620_FPS_TIME_PERIOD_MASK;
  231. chip->shutdown_fps_period[fps_id] = min(param_val,
  232. fps_max_period);
  233. tperiod = max77620_get_fps_period_reg_value(chip,
  234. chip->shutdown_fps_period[fps_id]);
  235. config |= tperiod << MAX77620_FPS_TIME_PERIOD_SHIFT;
  236. }
  237. ret = of_property_read_u32(fps_np, "maxim,suspend-fps-time-period-us",
  238. &param_val);
  239. if (!ret)
  240. chip->suspend_fps_period[fps_id] = min(param_val,
  241. fps_max_period);
  242. ret = of_property_read_u32(fps_np, "maxim,fps-event-source",
  243. &param_val);
  244. if (!ret) {
  245. if (param_val > 2) {
  246. dev_err(dev, "FPS%d event-source invalid\n", fps_id);
  247. return -EINVAL;
  248. }
  249. mask |= MAX77620_FPS_EN_SRC_MASK;
  250. config |= param_val << MAX77620_FPS_EN_SRC_SHIFT;
  251. if (param_val == 2) {
  252. mask |= MAX77620_FPS_ENFPS_SW_MASK;
  253. config |= MAX77620_FPS_ENFPS_SW;
  254. }
  255. }
  256. if (!chip->sleep_enable && !chip->enable_global_lpm) {
  257. ret = of_property_read_u32(fps_np,
  258. "maxim,device-state-on-disabled-event",
  259. &param_val);
  260. if (!ret) {
  261. if (param_val == 0)
  262. chip->sleep_enable = true;
  263. else if (param_val == 1)
  264. chip->enable_global_lpm = true;
  265. }
  266. }
  267. ret = regmap_update_bits(chip->rmap, MAX77620_REG_FPS_CFG0 + fps_id,
  268. mask, config);
  269. if (ret < 0) {
  270. dev_err(dev, "Failed to update FPS CFG: %d\n", ret);
  271. return ret;
  272. }
  273. return 0;
  274. }
  275. static int max77620_initialise_fps(struct max77620_chip *chip)
  276. {
  277. struct device *dev = chip->dev;
  278. struct device_node *fps_np, *fps_child;
  279. u8 config;
  280. int fps_id;
  281. int ret;
  282. for (fps_id = 0; fps_id < MAX77620_FPS_COUNT; fps_id++) {
  283. chip->shutdown_fps_period[fps_id] = -1;
  284. chip->suspend_fps_period[fps_id] = -1;
  285. }
  286. fps_np = of_get_child_by_name(dev->of_node, "fps");
  287. if (!fps_np)
  288. goto skip_fps;
  289. for_each_child_of_node(fps_np, fps_child) {
  290. ret = max77620_config_fps(chip, fps_child);
  291. if (ret < 0)
  292. return ret;
  293. }
  294. config = chip->enable_global_lpm ? MAX77620_ONOFFCNFG2_SLP_LPM_MSK : 0;
  295. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2,
  296. MAX77620_ONOFFCNFG2_SLP_LPM_MSK, config);
  297. if (ret < 0) {
  298. dev_err(dev, "Failed to update SLP_LPM: %d\n", ret);
  299. return ret;
  300. }
  301. skip_fps:
  302. /* Enable wake on EN0 pin */
  303. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2,
  304. MAX77620_ONOFFCNFG2_WK_EN0,
  305. MAX77620_ONOFFCNFG2_WK_EN0);
  306. if (ret < 0) {
  307. dev_err(dev, "Failed to update WK_EN0: %d\n", ret);
  308. return ret;
  309. }
  310. /* For MAX20024, SLPEN will be POR reset if CLRSE is b11 */
  311. if ((chip->chip_id == MAX20024) && chip->sleep_enable) {
  312. config = MAX77620_ONOFFCNFG1_SLPEN | MAX20024_ONOFFCNFG1_CLRSE;
  313. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG1,
  314. config, config);
  315. if (ret < 0) {
  316. dev_err(dev, "Failed to update SLPEN: %d\n", ret);
  317. return ret;
  318. }
  319. }
  320. return 0;
  321. }
  322. static int max77620_read_es_version(struct max77620_chip *chip)
  323. {
  324. unsigned int val;
  325. u8 cid_val[6];
  326. int i;
  327. int ret;
  328. for (i = MAX77620_REG_CID0; i <= MAX77620_REG_CID5; i++) {
  329. ret = regmap_read(chip->rmap, i, &val);
  330. if (ret < 0) {
  331. dev_err(chip->dev, "Failed to read CID: %d\n", ret);
  332. return ret;
  333. }
  334. dev_dbg(chip->dev, "CID%d: 0x%02x\n",
  335. i - MAX77620_REG_CID0, val);
  336. cid_val[i - MAX77620_REG_CID0] = val;
  337. }
  338. /* CID4 is OTP Version and CID5 is ES version */
  339. dev_info(chip->dev, "PMIC Version OTP:0x%02X and ES:0x%X\n",
  340. cid_val[4], MAX77620_CID5_DIDM(cid_val[5]));
  341. return ret;
  342. }
  343. static int max77620_probe(struct i2c_client *client,
  344. const struct i2c_device_id *id)
  345. {
  346. const struct regmap_config *rmap_config;
  347. struct max77620_chip *chip;
  348. const struct mfd_cell *mfd_cells;
  349. int n_mfd_cells;
  350. int ret;
  351. chip = devm_kzalloc(&client->dev, sizeof(*chip), GFP_KERNEL);
  352. if (!chip)
  353. return -ENOMEM;
  354. i2c_set_clientdata(client, chip);
  355. chip->dev = &client->dev;
  356. chip->irq_base = -1;
  357. chip->chip_irq = client->irq;
  358. chip->chip_id = (enum max77620_chip_id)id->driver_data;
  359. switch (chip->chip_id) {
  360. case MAX77620:
  361. mfd_cells = max77620_children;
  362. n_mfd_cells = ARRAY_SIZE(max77620_children);
  363. rmap_config = &max77620_regmap_config;
  364. break;
  365. case MAX20024:
  366. mfd_cells = max20024_children;
  367. n_mfd_cells = ARRAY_SIZE(max20024_children);
  368. rmap_config = &max20024_regmap_config;
  369. break;
  370. default:
  371. dev_err(chip->dev, "ChipID is invalid %d\n", chip->chip_id);
  372. return -EINVAL;
  373. }
  374. chip->rmap = devm_regmap_init_i2c(client, rmap_config);
  375. if (IS_ERR(chip->rmap)) {
  376. ret = PTR_ERR(chip->rmap);
  377. dev_err(chip->dev, "Failed to intialise regmap: %d\n", ret);
  378. return ret;
  379. }
  380. ret = max77620_read_es_version(chip);
  381. if (ret < 0)
  382. return ret;
  383. ret = devm_regmap_add_irq_chip(chip->dev, chip->rmap, client->irq,
  384. IRQF_ONESHOT | IRQF_SHARED,
  385. chip->irq_base, &max77620_top_irq_chip,
  386. &chip->top_irq_data);
  387. if (ret < 0) {
  388. dev_err(chip->dev, "Failed to add regmap irq: %d\n", ret);
  389. return ret;
  390. }
  391. ret = max77620_initialise_fps(chip);
  392. if (ret < 0)
  393. return ret;
  394. ret = devm_mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE,
  395. mfd_cells, n_mfd_cells, NULL, 0,
  396. regmap_irq_get_domain(chip->top_irq_data));
  397. if (ret < 0) {
  398. dev_err(chip->dev, "Failed to add MFD children: %d\n", ret);
  399. return ret;
  400. }
  401. return 0;
  402. }
  403. #ifdef CONFIG_PM_SLEEP
  404. static int max77620_set_fps_period(struct max77620_chip *chip,
  405. int fps_id, int time_period)
  406. {
  407. int period = max77620_get_fps_period_reg_value(chip, time_period);
  408. int ret;
  409. ret = regmap_update_bits(chip->rmap, MAX77620_REG_FPS_CFG0 + fps_id,
  410. MAX77620_FPS_TIME_PERIOD_MASK,
  411. period << MAX77620_FPS_TIME_PERIOD_SHIFT);
  412. if (ret < 0) {
  413. dev_err(chip->dev, "Failed to update FPS period: %d\n", ret);
  414. return ret;
  415. }
  416. return 0;
  417. }
  418. static int max77620_i2c_suspend(struct device *dev)
  419. {
  420. struct max77620_chip *chip = dev_get_drvdata(dev);
  421. struct i2c_client *client = to_i2c_client(dev);
  422. unsigned int config;
  423. int fps;
  424. int ret;
  425. for (fps = 0; fps < MAX77620_FPS_COUNT; fps++) {
  426. if (chip->suspend_fps_period[fps] < 0)
  427. continue;
  428. ret = max77620_set_fps_period(chip, fps,
  429. chip->suspend_fps_period[fps]);
  430. if (ret < 0)
  431. return ret;
  432. }
  433. /*
  434. * For MAX20024: No need to configure SLPEN on suspend as
  435. * it will be configured on Init.
  436. */
  437. if (chip->chip_id == MAX20024)
  438. goto out;
  439. config = (chip->sleep_enable) ? MAX77620_ONOFFCNFG1_SLPEN : 0;
  440. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG1,
  441. MAX77620_ONOFFCNFG1_SLPEN,
  442. config);
  443. if (ret < 0) {
  444. dev_err(dev, "Failed to configure sleep in suspend: %d\n", ret);
  445. return ret;
  446. }
  447. /* Disable WK_EN0 */
  448. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2,
  449. MAX77620_ONOFFCNFG2_WK_EN0, 0);
  450. if (ret < 0) {
  451. dev_err(dev, "Failed to configure WK_EN in suspend: %d\n", ret);
  452. return ret;
  453. }
  454. out:
  455. disable_irq(client->irq);
  456. return 0;
  457. }
  458. static int max77620_i2c_resume(struct device *dev)
  459. {
  460. struct max77620_chip *chip = dev_get_drvdata(dev);
  461. struct i2c_client *client = to_i2c_client(dev);
  462. int ret;
  463. int fps;
  464. for (fps = 0; fps < MAX77620_FPS_COUNT; fps++) {
  465. if (chip->shutdown_fps_period[fps] < 0)
  466. continue;
  467. ret = max77620_set_fps_period(chip, fps,
  468. chip->shutdown_fps_period[fps]);
  469. if (ret < 0)
  470. return ret;
  471. }
  472. /*
  473. * For MAX20024: No need to configure WKEN0 on resume as
  474. * it is configured on Init.
  475. */
  476. if (chip->chip_id == MAX20024)
  477. goto out;
  478. /* Enable WK_EN0 */
  479. ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2,
  480. MAX77620_ONOFFCNFG2_WK_EN0,
  481. MAX77620_ONOFFCNFG2_WK_EN0);
  482. if (ret < 0) {
  483. dev_err(dev, "Failed to configure WK_EN0 n resume: %d\n", ret);
  484. return ret;
  485. }
  486. out:
  487. enable_irq(client->irq);
  488. return 0;
  489. }
  490. #endif
  491. static const struct i2c_device_id max77620_id[] = {
  492. {"max77620", MAX77620},
  493. {"max20024", MAX20024},
  494. {},
  495. };
  496. MODULE_DEVICE_TABLE(i2c, max77620_id);
  497. static const struct dev_pm_ops max77620_pm_ops = {
  498. SET_SYSTEM_SLEEP_PM_OPS(max77620_i2c_suspend, max77620_i2c_resume)
  499. };
  500. static struct i2c_driver max77620_driver = {
  501. .driver = {
  502. .name = "max77620",
  503. .pm = &max77620_pm_ops,
  504. },
  505. .probe = max77620_probe,
  506. .id_table = max77620_id,
  507. };
  508. module_i2c_driver(max77620_driver);
  509. MODULE_DESCRIPTION("MAX77620/MAX20024 Multi Function Device Core Driver");
  510. MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
  511. MODULE_AUTHOR("Chaitanya Bandi <bandik@nvidia.com>");
  512. MODULE_AUTHOR("Mallikarjun Kasoju <mkasoju@nvidia.com>");
  513. MODULE_LICENSE("GPL v2");