dpaux.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/reset.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/workqueue.h>
  18. #include <drm/drm_dp_helper.h>
  19. #include <drm/drm_panel.h>
  20. #include "dpaux.h"
  21. #include "drm.h"
  22. static DEFINE_MUTEX(dpaux_lock);
  23. static LIST_HEAD(dpaux_list);
  24. struct tegra_dpaux {
  25. struct drm_dp_aux aux;
  26. struct device *dev;
  27. void __iomem *regs;
  28. int irq;
  29. struct tegra_output *output;
  30. struct reset_control *rst;
  31. struct clk *clk_parent;
  32. struct clk *clk;
  33. struct regulator *vdd;
  34. struct completion complete;
  35. struct work_struct work;
  36. struct list_head list;
  37. };
  38. static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
  39. {
  40. return container_of(aux, struct tegra_dpaux, aux);
  41. }
  42. static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
  43. {
  44. return container_of(work, struct tegra_dpaux, work);
  45. }
  46. static inline unsigned long tegra_dpaux_readl(struct tegra_dpaux *dpaux,
  47. unsigned long offset)
  48. {
  49. return readl(dpaux->regs + (offset << 2));
  50. }
  51. static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
  52. unsigned long value,
  53. unsigned long offset)
  54. {
  55. writel(value, dpaux->regs + (offset << 2));
  56. }
  57. static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
  58. size_t size)
  59. {
  60. unsigned long offset = DPAUX_DP_AUXDATA_WRITE(0);
  61. size_t i, j;
  62. for (i = 0; i < size; i += 4) {
  63. size_t num = min_t(size_t, size - i, 4);
  64. unsigned long value = 0;
  65. for (j = 0; j < num; j++)
  66. value |= buffer[i + j] << (j * 8);
  67. tegra_dpaux_writel(dpaux, value, offset++);
  68. }
  69. }
  70. static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
  71. size_t size)
  72. {
  73. unsigned long offset = DPAUX_DP_AUXDATA_READ(0);
  74. size_t i, j;
  75. for (i = 0; i < size; i += 4) {
  76. size_t num = min_t(size_t, size - i, 4);
  77. unsigned long value;
  78. value = tegra_dpaux_readl(dpaux, offset++);
  79. for (j = 0; j < num; j++)
  80. buffer[i + j] = value >> (j * 8);
  81. }
  82. }
  83. static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
  84. struct drm_dp_aux_msg *msg)
  85. {
  86. unsigned long timeout = msecs_to_jiffies(250);
  87. struct tegra_dpaux *dpaux = to_dpaux(aux);
  88. unsigned long status;
  89. ssize_t ret = 0;
  90. u32 value;
  91. /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
  92. if (msg->size > 16)
  93. return -EINVAL;
  94. /*
  95. * Allow zero-sized messages only for I2C, in which case they specify
  96. * address-only transactions.
  97. */
  98. if (msg->size < 1) {
  99. switch (msg->request & ~DP_AUX_I2C_MOT) {
  100. case DP_AUX_I2C_WRITE:
  101. case DP_AUX_I2C_READ:
  102. value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
  103. break;
  104. default:
  105. return -EINVAL;
  106. }
  107. } else {
  108. /* For non-zero-sized messages, set the CMDLEN field. */
  109. value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
  110. }
  111. switch (msg->request & ~DP_AUX_I2C_MOT) {
  112. case DP_AUX_I2C_WRITE:
  113. if (msg->request & DP_AUX_I2C_MOT)
  114. value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
  115. else
  116. value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
  117. break;
  118. case DP_AUX_I2C_READ:
  119. if (msg->request & DP_AUX_I2C_MOT)
  120. value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
  121. else
  122. value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
  123. break;
  124. case DP_AUX_I2C_STATUS:
  125. if (msg->request & DP_AUX_I2C_MOT)
  126. value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
  127. else
  128. value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
  129. break;
  130. case DP_AUX_NATIVE_WRITE:
  131. value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
  132. break;
  133. case DP_AUX_NATIVE_READ:
  134. value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
  135. break;
  136. default:
  137. return -EINVAL;
  138. }
  139. tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
  140. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  141. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  142. tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
  143. ret = msg->size;
  144. }
  145. /* start transaction */
  146. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
  147. value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
  148. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  149. status = wait_for_completion_timeout(&dpaux->complete, timeout);
  150. if (!status)
  151. return -ETIMEDOUT;
  152. /* read status and clear errors */
  153. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  154. tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
  155. if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
  156. return -ETIMEDOUT;
  157. if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
  158. (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
  159. (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
  160. return -EIO;
  161. switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
  162. case 0x00:
  163. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  164. break;
  165. case 0x01:
  166. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  167. break;
  168. case 0x02:
  169. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  170. break;
  171. case 0x04:
  172. msg->reply = DP_AUX_I2C_REPLY_NACK;
  173. break;
  174. case 0x08:
  175. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  176. break;
  177. }
  178. if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
  179. if (msg->request & DP_AUX_I2C_READ) {
  180. size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
  181. if (WARN_ON(count != msg->size))
  182. count = min_t(size_t, count, msg->size);
  183. tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
  184. ret = count;
  185. }
  186. }
  187. return ret;
  188. }
  189. static void tegra_dpaux_hotplug(struct work_struct *work)
  190. {
  191. struct tegra_dpaux *dpaux = work_to_dpaux(work);
  192. if (dpaux->output)
  193. drm_helper_hpd_irq_event(dpaux->output->connector.dev);
  194. }
  195. static irqreturn_t tegra_dpaux_irq(int irq, void *data)
  196. {
  197. struct tegra_dpaux *dpaux = data;
  198. irqreturn_t ret = IRQ_HANDLED;
  199. unsigned long value;
  200. /* clear interrupts */
  201. value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
  202. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  203. if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
  204. schedule_work(&dpaux->work);
  205. if (value & DPAUX_INTR_IRQ_EVENT) {
  206. /* TODO: handle this */
  207. }
  208. if (value & DPAUX_INTR_AUX_DONE)
  209. complete(&dpaux->complete);
  210. return ret;
  211. }
  212. static int tegra_dpaux_probe(struct platform_device *pdev)
  213. {
  214. struct tegra_dpaux *dpaux;
  215. struct resource *regs;
  216. unsigned long value;
  217. int err;
  218. dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
  219. if (!dpaux)
  220. return -ENOMEM;
  221. INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
  222. init_completion(&dpaux->complete);
  223. INIT_LIST_HEAD(&dpaux->list);
  224. dpaux->dev = &pdev->dev;
  225. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  226. dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
  227. if (IS_ERR(dpaux->regs))
  228. return PTR_ERR(dpaux->regs);
  229. dpaux->irq = platform_get_irq(pdev, 0);
  230. if (dpaux->irq < 0) {
  231. dev_err(&pdev->dev, "failed to get IRQ\n");
  232. return -ENXIO;
  233. }
  234. dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
  235. if (IS_ERR(dpaux->rst))
  236. return PTR_ERR(dpaux->rst);
  237. dpaux->clk = devm_clk_get(&pdev->dev, NULL);
  238. if (IS_ERR(dpaux->clk))
  239. return PTR_ERR(dpaux->clk);
  240. err = clk_prepare_enable(dpaux->clk);
  241. if (err < 0)
  242. return err;
  243. reset_control_deassert(dpaux->rst);
  244. dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
  245. if (IS_ERR(dpaux->clk_parent))
  246. return PTR_ERR(dpaux->clk_parent);
  247. err = clk_prepare_enable(dpaux->clk_parent);
  248. if (err < 0)
  249. return err;
  250. err = clk_set_rate(dpaux->clk_parent, 270000000);
  251. if (err < 0) {
  252. dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
  253. err);
  254. return err;
  255. }
  256. dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
  257. if (IS_ERR(dpaux->vdd))
  258. return PTR_ERR(dpaux->vdd);
  259. err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
  260. dev_name(dpaux->dev), dpaux);
  261. if (err < 0) {
  262. dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
  263. dpaux->irq, err);
  264. return err;
  265. }
  266. dpaux->aux.transfer = tegra_dpaux_transfer;
  267. dpaux->aux.dev = &pdev->dev;
  268. err = drm_dp_aux_register(&dpaux->aux);
  269. if (err < 0)
  270. return err;
  271. /* enable and clear all interrupts */
  272. value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
  273. DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
  274. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
  275. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  276. mutex_lock(&dpaux_lock);
  277. list_add_tail(&dpaux->list, &dpaux_list);
  278. mutex_unlock(&dpaux_lock);
  279. platform_set_drvdata(pdev, dpaux);
  280. return 0;
  281. }
  282. static int tegra_dpaux_remove(struct platform_device *pdev)
  283. {
  284. struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
  285. drm_dp_aux_unregister(&dpaux->aux);
  286. mutex_lock(&dpaux_lock);
  287. list_del(&dpaux->list);
  288. mutex_unlock(&dpaux_lock);
  289. cancel_work_sync(&dpaux->work);
  290. clk_disable_unprepare(dpaux->clk_parent);
  291. reset_control_assert(dpaux->rst);
  292. clk_disable_unprepare(dpaux->clk);
  293. return 0;
  294. }
  295. static const struct of_device_id tegra_dpaux_of_match[] = {
  296. { .compatible = "nvidia,tegra124-dpaux", },
  297. { },
  298. };
  299. struct platform_driver tegra_dpaux_driver = {
  300. .driver = {
  301. .name = "tegra-dpaux",
  302. .of_match_table = tegra_dpaux_of_match,
  303. },
  304. .probe = tegra_dpaux_probe,
  305. .remove = tegra_dpaux_remove,
  306. };
  307. struct tegra_dpaux *tegra_dpaux_find_by_of_node(struct device_node *np)
  308. {
  309. struct tegra_dpaux *dpaux;
  310. mutex_lock(&dpaux_lock);
  311. list_for_each_entry(dpaux, &dpaux_list, list)
  312. if (np == dpaux->dev->of_node) {
  313. mutex_unlock(&dpaux_lock);
  314. return dpaux;
  315. }
  316. mutex_unlock(&dpaux_lock);
  317. return NULL;
  318. }
  319. int tegra_dpaux_attach(struct tegra_dpaux *dpaux, struct tegra_output *output)
  320. {
  321. unsigned long timeout;
  322. int err;
  323. dpaux->output = output;
  324. err = regulator_enable(dpaux->vdd);
  325. if (err < 0)
  326. return err;
  327. timeout = jiffies + msecs_to_jiffies(250);
  328. while (time_before(jiffies, timeout)) {
  329. enum drm_connector_status status;
  330. status = tegra_dpaux_detect(dpaux);
  331. if (status == connector_status_connected)
  332. return 0;
  333. usleep_range(1000, 2000);
  334. }
  335. return -ETIMEDOUT;
  336. }
  337. int tegra_dpaux_detach(struct tegra_dpaux *dpaux)
  338. {
  339. unsigned long timeout;
  340. int err;
  341. err = regulator_disable(dpaux->vdd);
  342. if (err < 0)
  343. return err;
  344. timeout = jiffies + msecs_to_jiffies(250);
  345. while (time_before(jiffies, timeout)) {
  346. enum drm_connector_status status;
  347. status = tegra_dpaux_detect(dpaux);
  348. if (status == connector_status_disconnected) {
  349. dpaux->output = NULL;
  350. return 0;
  351. }
  352. usleep_range(1000, 2000);
  353. }
  354. return -ETIMEDOUT;
  355. }
  356. enum drm_connector_status tegra_dpaux_detect(struct tegra_dpaux *dpaux)
  357. {
  358. unsigned long value;
  359. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  360. if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
  361. return connector_status_connected;
  362. return connector_status_disconnected;
  363. }
  364. int tegra_dpaux_enable(struct tegra_dpaux *dpaux)
  365. {
  366. unsigned long value;
  367. value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  368. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  369. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  370. DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
  371. DPAUX_HYBRID_PADCTL_MODE_AUX;
  372. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  373. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  374. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  375. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  376. return 0;
  377. }
  378. int tegra_dpaux_disable(struct tegra_dpaux *dpaux)
  379. {
  380. unsigned long value;
  381. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  382. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  383. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  384. return 0;
  385. }
  386. int tegra_dpaux_prepare(struct tegra_dpaux *dpaux, u8 encoding)
  387. {
  388. int err;
  389. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
  390. encoding);
  391. if (err < 0)
  392. return err;
  393. return 0;
  394. }
  395. int tegra_dpaux_train(struct tegra_dpaux *dpaux, struct drm_dp_link *link,
  396. u8 pattern)
  397. {
  398. u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
  399. u8 status[DP_LINK_STATUS_SIZE], values[4];
  400. unsigned int i;
  401. int err;
  402. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_TRAINING_PATTERN_SET, pattern);
  403. if (err < 0)
  404. return err;
  405. if (tp == DP_TRAINING_PATTERN_DISABLE)
  406. return 0;
  407. for (i = 0; i < link->num_lanes; i++)
  408. values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
  409. DP_TRAIN_PRE_EMPHASIS_0 |
  410. DP_TRAIN_MAX_SWING_REACHED |
  411. DP_TRAIN_VOLTAGE_SWING_400;
  412. err = drm_dp_dpcd_write(&dpaux->aux, DP_TRAINING_LANE0_SET, values,
  413. link->num_lanes);
  414. if (err < 0)
  415. return err;
  416. usleep_range(500, 1000);
  417. err = drm_dp_dpcd_read_link_status(&dpaux->aux, status);
  418. if (err < 0)
  419. return err;
  420. switch (tp) {
  421. case DP_TRAINING_PATTERN_1:
  422. if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
  423. return -EAGAIN;
  424. break;
  425. case DP_TRAINING_PATTERN_2:
  426. if (!drm_dp_channel_eq_ok(status, link->num_lanes))
  427. return -EAGAIN;
  428. break;
  429. default:
  430. dev_err(dpaux->dev, "unsupported training pattern %u\n", tp);
  431. return -EINVAL;
  432. }
  433. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_EDP_CONFIGURATION_SET, 0);
  434. if (err < 0)
  435. return err;
  436. return 0;
  437. }