ipu-prg.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright (c) 2016-2017 Lucas Stach, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. */
  13. #include <drm/drm_fourcc.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/iopoll.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/regmap.h>
  24. #include <video/imx-ipu-v3.h>
  25. #include "ipu-prv.h"
  26. #define IPU_PRG_CTL 0x00
  27. #define IPU_PRG_CTL_BYPASS(i) (1 << (0 + i))
  28. #define IPU_PRG_CTL_SOFT_ARID_MASK 0x3
  29. #define IPU_PRG_CTL_SOFT_ARID_SHIFT(i) (8 + i * 2)
  30. #define IPU_PRG_CTL_SOFT_ARID(i, v) ((v & 0x3) << (8 + 2 * i))
  31. #define IPU_PRG_CTL_SO(i) (1 << (16 + i))
  32. #define IPU_PRG_CTL_VFLIP(i) (1 << (19 + i))
  33. #define IPU_PRG_CTL_BLOCK_MODE(i) (1 << (22 + i))
  34. #define IPU_PRG_CTL_CNT_LOAD_EN(i) (1 << (25 + i))
  35. #define IPU_PRG_CTL_SOFTRST (1 << 30)
  36. #define IPU_PRG_CTL_SHADOW_EN (1 << 31)
  37. #define IPU_PRG_STATUS 0x04
  38. #define IPU_PRG_STATUS_BUFFER0_READY(i) (1 << (0 + i * 2))
  39. #define IPU_PRG_STATUS_BUFFER1_READY(i) (1 << (1 + i * 2))
  40. #define IPU_PRG_QOS 0x08
  41. #define IPU_PRG_QOS_ARID_MASK 0xf
  42. #define IPU_PRG_QOS_ARID_SHIFT(i) (0 + i * 4)
  43. #define IPU_PRG_REG_UPDATE 0x0c
  44. #define IPU_PRG_REG_UPDATE_REG_UPDATE (1 << 0)
  45. #define IPU_PRG_STRIDE(i) (0x10 + i * 0x4)
  46. #define IPU_PRG_STRIDE_STRIDE_MASK 0x3fff
  47. #define IPU_PRG_CROP_LINE 0x1c
  48. #define IPU_PRG_THD 0x20
  49. #define IPU_PRG_BADDR(i) (0x24 + i * 0x4)
  50. #define IPU_PRG_OFFSET(i) (0x30 + i * 0x4)
  51. #define IPU_PRG_ILO(i) (0x3c + i * 0x4)
  52. #define IPU_PRG_HEIGHT(i) (0x48 + i * 0x4)
  53. #define IPU_PRG_HEIGHT_PRE_HEIGHT_MASK 0xfff
  54. #define IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT 0
  55. #define IPU_PRG_HEIGHT_IPU_HEIGHT_MASK 0xfff
  56. #define IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT 16
  57. struct ipu_prg_channel {
  58. bool enabled;
  59. int used_pre;
  60. };
  61. struct ipu_prg {
  62. struct list_head list;
  63. struct device *dev;
  64. int id;
  65. void __iomem *regs;
  66. struct clk *clk_ipg, *clk_axi;
  67. struct regmap *iomuxc_gpr;
  68. struct ipu_pre *pres[3];
  69. struct ipu_prg_channel chan[3];
  70. };
  71. static DEFINE_MUTEX(ipu_prg_list_mutex);
  72. static LIST_HEAD(ipu_prg_list);
  73. struct ipu_prg *
  74. ipu_prg_lookup_by_phandle(struct device *dev, const char *name, int ipu_id)
  75. {
  76. struct device_node *prg_node = of_parse_phandle(dev->of_node,
  77. name, 0);
  78. struct ipu_prg *prg;
  79. mutex_lock(&ipu_prg_list_mutex);
  80. list_for_each_entry(prg, &ipu_prg_list, list) {
  81. if (prg_node == prg->dev->of_node) {
  82. mutex_unlock(&ipu_prg_list_mutex);
  83. device_link_add(dev, prg->dev, DL_FLAG_AUTOREMOVE);
  84. prg->id = ipu_id;
  85. return prg;
  86. }
  87. }
  88. mutex_unlock(&ipu_prg_list_mutex);
  89. return NULL;
  90. }
  91. int ipu_prg_max_active_channels(void)
  92. {
  93. return ipu_pre_get_available_count();
  94. }
  95. EXPORT_SYMBOL_GPL(ipu_prg_max_active_channels);
  96. bool ipu_prg_present(struct ipu_soc *ipu)
  97. {
  98. if (ipu->prg_priv)
  99. return true;
  100. return false;
  101. }
  102. EXPORT_SYMBOL_GPL(ipu_prg_present);
  103. bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format,
  104. uint64_t modifier)
  105. {
  106. const struct drm_format_info *info = drm_format_info(format);
  107. if (info->num_planes != 1)
  108. return false;
  109. return true;
  110. }
  111. EXPORT_SYMBOL_GPL(ipu_prg_format_supported);
  112. int ipu_prg_enable(struct ipu_soc *ipu)
  113. {
  114. struct ipu_prg *prg = ipu->prg_priv;
  115. if (!prg)
  116. return 0;
  117. return pm_runtime_get_sync(prg->dev);
  118. }
  119. EXPORT_SYMBOL_GPL(ipu_prg_enable);
  120. void ipu_prg_disable(struct ipu_soc *ipu)
  121. {
  122. struct ipu_prg *prg = ipu->prg_priv;
  123. if (!prg)
  124. return;
  125. pm_runtime_put(prg->dev);
  126. }
  127. EXPORT_SYMBOL_GPL(ipu_prg_disable);
  128. /*
  129. * The channel configuartion functions below are not thread safe, as they
  130. * must be only called from the atomic commit path in the DRM driver, which
  131. * is properly serialized.
  132. */
  133. static int ipu_prg_ipu_to_prg_chan(int ipu_chan)
  134. {
  135. /*
  136. * This isn't clearly documented in the RM, but IPU to PRG channel
  137. * assignment is fixed, as only with this mapping the control signals
  138. * match up.
  139. */
  140. switch (ipu_chan) {
  141. case IPUV3_CHANNEL_MEM_BG_SYNC:
  142. return 0;
  143. case IPUV3_CHANNEL_MEM_FG_SYNC:
  144. return 1;
  145. case IPUV3_CHANNEL_MEM_DC_SYNC:
  146. return 2;
  147. default:
  148. return -EINVAL;
  149. }
  150. }
  151. static int ipu_prg_get_pre(struct ipu_prg *prg, int prg_chan)
  152. {
  153. int i, ret;
  154. /* channel 0 is special as it is hardwired to one of the PREs */
  155. if (prg_chan == 0) {
  156. ret = ipu_pre_get(prg->pres[0]);
  157. if (ret)
  158. goto fail;
  159. prg->chan[prg_chan].used_pre = 0;
  160. return 0;
  161. }
  162. for (i = 1; i < 3; i++) {
  163. ret = ipu_pre_get(prg->pres[i]);
  164. if (!ret) {
  165. u32 val, mux;
  166. int shift;
  167. prg->chan[prg_chan].used_pre = i;
  168. /* configure the PRE to PRG channel mux */
  169. shift = (i == 1) ? 12 : 14;
  170. mux = (prg->id << 1) | (prg_chan - 1);
  171. regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
  172. 0x3 << shift, mux << shift);
  173. /* check other mux, must not point to same channel */
  174. shift = (i == 1) ? 14 : 12;
  175. regmap_read(prg->iomuxc_gpr, IOMUXC_GPR5, &val);
  176. if (((val >> shift) & 0x3) == mux) {
  177. regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
  178. 0x3 << shift,
  179. (mux ^ 0x1) << shift);
  180. }
  181. return 0;
  182. }
  183. }
  184. fail:
  185. dev_err(prg->dev, "could not get PRE for PRG chan %d", prg_chan);
  186. return ret;
  187. }
  188. static void ipu_prg_put_pre(struct ipu_prg *prg, int prg_chan)
  189. {
  190. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  191. ipu_pre_put(prg->pres[chan->used_pre]);
  192. chan->used_pre = -1;
  193. }
  194. void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan)
  195. {
  196. int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
  197. struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
  198. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  199. u32 val;
  200. if (!chan->enabled || prg_chan < 0)
  201. return;
  202. pm_runtime_get_sync(prg->dev);
  203. val = readl(prg->regs + IPU_PRG_CTL);
  204. val |= IPU_PRG_CTL_BYPASS(prg_chan);
  205. writel(val, prg->regs + IPU_PRG_CTL);
  206. val = IPU_PRG_REG_UPDATE_REG_UPDATE;
  207. writel(val, prg->regs + IPU_PRG_REG_UPDATE);
  208. pm_runtime_put(prg->dev);
  209. ipu_prg_put_pre(prg, prg_chan);
  210. chan->enabled = false;
  211. }
  212. EXPORT_SYMBOL_GPL(ipu_prg_channel_disable);
  213. int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan,
  214. unsigned int axi_id, unsigned int width,
  215. unsigned int height, unsigned int stride,
  216. u32 format, unsigned long *eba)
  217. {
  218. int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
  219. struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
  220. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  221. u32 val;
  222. int ret;
  223. if (prg_chan < 0)
  224. return prg_chan;
  225. if (chan->enabled) {
  226. ipu_pre_update(prg->pres[chan->used_pre], *eba);
  227. return 0;
  228. }
  229. ret = ipu_prg_get_pre(prg, prg_chan);
  230. if (ret)
  231. return ret;
  232. ipu_pre_configure(prg->pres[chan->used_pre],
  233. width, height, stride, format, 0, *eba);
  234. pm_runtime_get_sync(prg->dev);
  235. val = (stride - 1) & IPU_PRG_STRIDE_STRIDE_MASK;
  236. writel(val, prg->regs + IPU_PRG_STRIDE(prg_chan));
  237. val = ((height & IPU_PRG_HEIGHT_PRE_HEIGHT_MASK) <<
  238. IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT) |
  239. ((height & IPU_PRG_HEIGHT_IPU_HEIGHT_MASK) <<
  240. IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT);
  241. writel(val, prg->regs + IPU_PRG_HEIGHT(prg_chan));
  242. val = ipu_pre_get_baddr(prg->pres[chan->used_pre]);
  243. *eba = val;
  244. writel(val, prg->regs + IPU_PRG_BADDR(prg_chan));
  245. val = readl(prg->regs + IPU_PRG_CTL);
  246. /* config AXI ID */
  247. val &= ~(IPU_PRG_CTL_SOFT_ARID_MASK <<
  248. IPU_PRG_CTL_SOFT_ARID_SHIFT(prg_chan));
  249. val |= IPU_PRG_CTL_SOFT_ARID(prg_chan, axi_id);
  250. /* enable channel */
  251. val &= ~IPU_PRG_CTL_BYPASS(prg_chan);
  252. writel(val, prg->regs + IPU_PRG_CTL);
  253. val = IPU_PRG_REG_UPDATE_REG_UPDATE;
  254. writel(val, prg->regs + IPU_PRG_REG_UPDATE);
  255. /* wait for both double buffers to be filled */
  256. readl_poll_timeout(prg->regs + IPU_PRG_STATUS, val,
  257. (val & IPU_PRG_STATUS_BUFFER0_READY(prg_chan)) &&
  258. (val & IPU_PRG_STATUS_BUFFER1_READY(prg_chan)),
  259. 5, 1000);
  260. pm_runtime_put(prg->dev);
  261. chan->enabled = true;
  262. return 0;
  263. }
  264. EXPORT_SYMBOL_GPL(ipu_prg_channel_configure);
  265. static int ipu_prg_probe(struct platform_device *pdev)
  266. {
  267. struct device *dev = &pdev->dev;
  268. struct resource *res;
  269. struct ipu_prg *prg;
  270. u32 val;
  271. int i, ret;
  272. prg = devm_kzalloc(dev, sizeof(*prg), GFP_KERNEL);
  273. if (!prg)
  274. return -ENOMEM;
  275. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  276. prg->regs = devm_ioremap_resource(&pdev->dev, res);
  277. if (IS_ERR(prg->regs))
  278. return PTR_ERR(prg->regs);
  279. prg->clk_ipg = devm_clk_get(dev, "ipg");
  280. if (IS_ERR(prg->clk_ipg))
  281. return PTR_ERR(prg->clk_ipg);
  282. prg->clk_axi = devm_clk_get(dev, "axi");
  283. if (IS_ERR(prg->clk_axi))
  284. return PTR_ERR(prg->clk_axi);
  285. prg->iomuxc_gpr =
  286. syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  287. if (IS_ERR(prg->iomuxc_gpr))
  288. return PTR_ERR(prg->iomuxc_gpr);
  289. for (i = 0; i < 3; i++) {
  290. prg->pres[i] = ipu_pre_lookup_by_phandle(dev, "fsl,pres", i);
  291. if (!prg->pres[i])
  292. return -EPROBE_DEFER;
  293. }
  294. ret = clk_prepare_enable(prg->clk_ipg);
  295. if (ret)
  296. return ret;
  297. ret = clk_prepare_enable(prg->clk_axi);
  298. if (ret) {
  299. clk_disable_unprepare(prg->clk_ipg);
  300. return ret;
  301. }
  302. /* init to free running mode */
  303. val = readl(prg->regs + IPU_PRG_CTL);
  304. val |= IPU_PRG_CTL_SHADOW_EN;
  305. writel(val, prg->regs + IPU_PRG_CTL);
  306. /* disable address threshold */
  307. writel(0xffffffff, prg->regs + IPU_PRG_THD);
  308. pm_runtime_set_active(dev);
  309. pm_runtime_enable(dev);
  310. prg->dev = dev;
  311. platform_set_drvdata(pdev, prg);
  312. mutex_lock(&ipu_prg_list_mutex);
  313. list_add(&prg->list, &ipu_prg_list);
  314. mutex_unlock(&ipu_prg_list_mutex);
  315. return 0;
  316. }
  317. static int ipu_prg_remove(struct platform_device *pdev)
  318. {
  319. struct ipu_prg *prg = platform_get_drvdata(pdev);
  320. mutex_lock(&ipu_prg_list_mutex);
  321. list_del(&prg->list);
  322. mutex_unlock(&ipu_prg_list_mutex);
  323. return 0;
  324. }
  325. #ifdef CONFIG_PM
  326. static int prg_suspend(struct device *dev)
  327. {
  328. struct ipu_prg *prg = dev_get_drvdata(dev);
  329. clk_disable_unprepare(prg->clk_axi);
  330. clk_disable_unprepare(prg->clk_ipg);
  331. return 0;
  332. }
  333. static int prg_resume(struct device *dev)
  334. {
  335. struct ipu_prg *prg = dev_get_drvdata(dev);
  336. int ret;
  337. ret = clk_prepare_enable(prg->clk_ipg);
  338. if (ret)
  339. return ret;
  340. ret = clk_prepare_enable(prg->clk_axi);
  341. if (ret) {
  342. clk_disable_unprepare(prg->clk_ipg);
  343. return ret;
  344. }
  345. return 0;
  346. }
  347. #endif
  348. static const struct dev_pm_ops prg_pm_ops = {
  349. SET_RUNTIME_PM_OPS(prg_suspend, prg_resume, NULL)
  350. };
  351. static const struct of_device_id ipu_prg_dt_ids[] = {
  352. { .compatible = "fsl,imx6qp-prg", },
  353. { /* sentinel */ },
  354. };
  355. struct platform_driver ipu_prg_drv = {
  356. .probe = ipu_prg_probe,
  357. .remove = ipu_prg_remove,
  358. .driver = {
  359. .name = "imx-ipu-prg",
  360. .pm = &prg_pm_ops,
  361. .of_match_table = ipu_prg_dt_ids,
  362. },
  363. };