at91sam9rl.dtsi 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * at91sam9rl.dtsi - Device Tree Include file for AT91SAM9RL family SoC
  3. *
  4. * Copyright (C) 2014 Microchip
  5. * Alexandre Belloni <alexandre.belloni@free-electrons.com>
  6. *
  7. * Licensed under GPLv2 or later.
  8. */
  9. #include "skeleton.dtsi"
  10. #include <dt-bindings/pinctrl/at91.h>
  11. #include <dt-bindings/clock/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. #include <dt-bindings/pwm/pwm.h>
  15. / {
  16. model = "Atmel AT91SAM9RL family SoC";
  17. compatible = "atmel,at91sam9rl", "atmel,at91sam9";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. serial4 = &usart3;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. tcb0 = &tcb0;
  30. i2c0 = &i2c0;
  31. i2c1 = &i2c1;
  32. ssc0 = &ssc0;
  33. ssc1 = &ssc1;
  34. pwm0 = &pwm0;
  35. };
  36. cpus {
  37. #address-cells = <0>;
  38. #size-cells = <0>;
  39. cpu {
  40. compatible = "arm,arm926ej-s";
  41. device_type = "cpu";
  42. };
  43. };
  44. memory {
  45. reg = <0x20000000 0x04000000>;
  46. };
  47. clocks {
  48. slow_xtal: slow_xtal {
  49. compatible = "fixed-clock";
  50. #clock-cells = <0>;
  51. clock-frequency = <0>;
  52. };
  53. main_xtal: main_xtal {
  54. compatible = "fixed-clock";
  55. #clock-cells = <0>;
  56. clock-frequency = <0>;
  57. };
  58. adc_op_clk: adc_op_clk{
  59. compatible = "fixed-clock";
  60. #clock-cells = <0>;
  61. clock-frequency = <1000000>;
  62. };
  63. };
  64. sram: sram@300000 {
  65. compatible = "mmio-sram";
  66. reg = <0x00300000 0x10000>;
  67. };
  68. ahb {
  69. compatible = "simple-bus";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. ranges;
  73. fb0: fb@500000 {
  74. compatible = "atmel,at91sam9rl-lcdc";
  75. reg = <0x00500000 0x1000>;
  76. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
  77. pinctrl-names = "default";
  78. pinctrl-0 = <&pinctrl_fb>;
  79. clocks = <&lcd_clk>, <&lcd_clk>;
  80. clock-names = "hclk", "lcdc_clk";
  81. status = "disabled";
  82. };
  83. ebi: ebi@10000000 {
  84. compatible = "atmel,at91sam9rl-ebi";
  85. #address-cells = <2>;
  86. #size-cells = <1>;
  87. atmel,smc = <&smc>;
  88. atmel,matrix = <&matrix>;
  89. reg = <0x10000000 0x80000000>;
  90. ranges = <0x0 0x0 0x10000000 0x10000000
  91. 0x1 0x0 0x20000000 0x10000000
  92. 0x2 0x0 0x30000000 0x10000000
  93. 0x3 0x0 0x40000000 0x10000000
  94. 0x4 0x0 0x50000000 0x10000000
  95. 0x5 0x0 0x60000000 0x10000000>;
  96. clocks = <&mck>;
  97. status = "disabled";
  98. nand_controller: nand-controller {
  99. compatible = "atmel,at91sam9g45-nand-controller";
  100. #address-cells = <2>;
  101. #size-cells = <1>;
  102. ranges;
  103. status = "disabled";
  104. };
  105. };
  106. apb {
  107. compatible = "simple-bus";
  108. #address-cells = <1>;
  109. #size-cells = <1>;
  110. ranges;
  111. tcb0: timer@fffa0000 {
  112. compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon";
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. reg = <0xfffa0000 0x100>;
  116. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 0>,
  117. <17 IRQ_TYPE_LEVEL_HIGH 0>,
  118. <18 IRQ_TYPE_LEVEL_HIGH 0>;
  119. clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>, <&clk32k>;
  120. clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
  121. };
  122. mmc0: mmc@fffa4000 {
  123. compatible = "atmel,hsmci";
  124. reg = <0xfffa4000 0x600>;
  125. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. pinctrl-names = "default";
  129. clocks = <&mci0_clk>;
  130. clock-names = "mci_clk";
  131. status = "disabled";
  132. };
  133. i2c0: i2c@fffa8000 {
  134. compatible = "atmel,at91sam9260-i2c";
  135. reg = <0xfffa8000 0x100>;
  136. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. clocks = <&twi0_clk>;
  140. status = "disabled";
  141. };
  142. i2c1: i2c@fffac000 {
  143. compatible = "atmel,at91sam9260-i2c";
  144. reg = <0xfffac000 0x100>;
  145. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  146. #address-cells = <1>;
  147. #size-cells = <0>;
  148. status = "disabled";
  149. };
  150. usart0: serial@fffb0000 {
  151. compatible = "atmel,at91sam9260-usart";
  152. reg = <0xfffb0000 0x200>;
  153. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  154. atmel,use-dma-rx;
  155. atmel,use-dma-tx;
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_usart0>;
  158. clocks = <&usart0_clk>;
  159. clock-names = "usart";
  160. status = "disabled";
  161. };
  162. usart1: serial@fffb4000 {
  163. compatible = "atmel,at91sam9260-usart";
  164. reg = <0xfffb4000 0x200>;
  165. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  166. atmel,use-dma-rx;
  167. atmel,use-dma-tx;
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_usart1>;
  170. clocks = <&usart1_clk>;
  171. clock-names = "usart";
  172. status = "disabled";
  173. };
  174. usart2: serial@fffb8000 {
  175. compatible = "atmel,at91sam9260-usart";
  176. reg = <0xfffb8000 0x200>;
  177. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  178. atmel,use-dma-rx;
  179. atmel,use-dma-tx;
  180. pinctrl-names = "default";
  181. pinctrl-0 = <&pinctrl_usart2>;
  182. clocks = <&usart2_clk>;
  183. clock-names = "usart";
  184. status = "disabled";
  185. };
  186. usart3: serial@fffbc000 {
  187. compatible = "atmel,at91sam9260-usart";
  188. reg = <0xfffbc000 0x200>;
  189. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  190. atmel,use-dma-rx;
  191. atmel,use-dma-tx;
  192. pinctrl-names = "default";
  193. pinctrl-0 = <&pinctrl_usart3>;
  194. clocks = <&usart3_clk>;
  195. clock-names = "usart";
  196. status = "disabled";
  197. };
  198. ssc0: ssc@fffc0000 {
  199. compatible = "atmel,at91sam9rl-ssc";
  200. reg = <0xfffc0000 0x4000>;
  201. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  202. pinctrl-names = "default";
  203. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  204. status = "disabled";
  205. };
  206. ssc1: ssc@fffc4000 {
  207. compatible = "atmel,at91sam9rl-ssc";
  208. reg = <0xfffc4000 0x4000>;
  209. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  210. pinctrl-names = "default";
  211. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  212. status = "disabled";
  213. };
  214. pwm0: pwm@fffc8000 {
  215. compatible = "atmel,at91sam9rl-pwm";
  216. reg = <0xfffc8000 0x300>;
  217. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
  218. #pwm-cells = <3>;
  219. clocks = <&pwm_clk>;
  220. clock-names = "pwm_clk";
  221. status = "disabled";
  222. };
  223. spi0: spi@fffcc000 {
  224. #address-cells = <1>;
  225. #size-cells = <0>;
  226. compatible = "atmel,at91rm9200-spi";
  227. reg = <0xfffcc000 0x200>;
  228. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  229. pinctrl-names = "default";
  230. pinctrl-0 = <&pinctrl_spi0>;
  231. clocks = <&spi0_clk>;
  232. clock-names = "spi_clk";
  233. status = "disabled";
  234. };
  235. adc0: adc@fffd0000 {
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. compatible = "atmel,at91sam9rl-adc";
  239. reg = <0xfffd0000 0x100>;
  240. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  241. clocks = <&adc_clk>, <&adc_op_clk>;
  242. clock-names = "adc_clk", "adc_op_clk";
  243. atmel,adc-use-external-triggers;
  244. atmel,adc-channels-used = <0x3f>;
  245. atmel,adc-vref = <3300>;
  246. atmel,adc-startup-time = <40>;
  247. atmel,adc-res = <8 10>;
  248. atmel,adc-res-names = "lowres", "highres";
  249. atmel,adc-use-res = "highres";
  250. trigger0 {
  251. trigger-name = "timer-counter-0";
  252. trigger-value = <0x1>;
  253. };
  254. trigger1 {
  255. trigger-name = "timer-counter-1";
  256. trigger-value = <0x3>;
  257. };
  258. trigger2 {
  259. trigger-name = "timer-counter-2";
  260. trigger-value = <0x5>;
  261. };
  262. trigger3 {
  263. trigger-name = "external";
  264. trigger-value = <0x13>;
  265. trigger-external;
  266. };
  267. };
  268. usb0: gadget@fffd4000 {
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. compatible = "atmel,at91sam9rl-udc";
  272. reg = <0x00600000 0x100000>,
  273. <0xfffd4000 0x4000>;
  274. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  275. clocks = <&udphs_clk>, <&utmi>;
  276. clock-names = "pclk", "hclk";
  277. status = "disabled";
  278. ep@0 {
  279. reg = <0>;
  280. atmel,fifo-size = <64>;
  281. atmel,nb-banks = <1>;
  282. };
  283. ep@1 {
  284. reg = <1>;
  285. atmel,fifo-size = <1024>;
  286. atmel,nb-banks = <2>;
  287. atmel,can-dma;
  288. atmel,can-isoc;
  289. };
  290. ep@2 {
  291. reg = <2>;
  292. atmel,fifo-size = <1024>;
  293. atmel,nb-banks = <2>;
  294. atmel,can-dma;
  295. atmel,can-isoc;
  296. };
  297. ep@3 {
  298. reg = <3>;
  299. atmel,fifo-size = <1024>;
  300. atmel,nb-banks = <3>;
  301. atmel,can-dma;
  302. };
  303. ep@4 {
  304. reg = <4>;
  305. atmel,fifo-size = <1024>;
  306. atmel,nb-banks = <3>;
  307. atmel,can-dma;
  308. };
  309. ep@5 {
  310. reg = <5>;
  311. atmel,fifo-size = <1024>;
  312. atmel,nb-banks = <3>;
  313. atmel,can-dma;
  314. atmel,can-isoc;
  315. };
  316. ep@6 {
  317. reg = <6>;
  318. atmel,fifo-size = <1024>;
  319. atmel,nb-banks = <3>;
  320. atmel,can-dma;
  321. atmel,can-isoc;
  322. };
  323. };
  324. dma0: dma-controller@ffffe600 {
  325. compatible = "atmel,at91sam9rl-dma";
  326. reg = <0xffffe600 0x200>;
  327. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  328. #dma-cells = <2>;
  329. clocks = <&dma0_clk>;
  330. clock-names = "dma_clk";
  331. };
  332. ramc0: ramc@ffffea00 {
  333. compatible = "atmel,at91sam9260-sdramc";
  334. reg = <0xffffea00 0x200>;
  335. };
  336. smc: smc@ffffec00 {
  337. compatible = "atmel,at91sam9260-smc", "syscon";
  338. reg = <0xffffec00 0x200>;
  339. };
  340. matrix: matrix@ffffee00 {
  341. compatible = "atmel,at91sam9rl-matrix", "syscon";
  342. reg = <0xffffee00 0x200>;
  343. };
  344. aic: interrupt-controller@fffff000 {
  345. #interrupt-cells = <3>;
  346. compatible = "atmel,at91rm9200-aic";
  347. interrupt-controller;
  348. reg = <0xfffff000 0x200>;
  349. atmel,external-irqs = <31>;
  350. };
  351. dbgu: serial@fffff200 {
  352. compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
  353. reg = <0xfffff200 0x200>;
  354. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  355. pinctrl-names = "default";
  356. pinctrl-0 = <&pinctrl_dbgu>;
  357. clocks = <&mck>;
  358. clock-names = "usart";
  359. status = "disabled";
  360. };
  361. pinctrl@fffff400 {
  362. #address-cells = <1>;
  363. #size-cells = <1>;
  364. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  365. ranges = <0xfffff400 0xfffff400 0x800>;
  366. atmel,mux-mask =
  367. /* A B */
  368. <0xffffffff 0xe05c6738>, /* pioA */
  369. <0xffffffff 0x0000c780>, /* pioB */
  370. <0xffffffff 0xe3ffff0e>, /* pioC */
  371. <0x003fffff 0x0001ff3c>; /* pioD */
  372. /* shared pinctrl settings */
  373. adc0 {
  374. pinctrl_adc0_ts: adc0_ts-0 {
  375. atmel,pins =
  376. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  377. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  378. <AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  379. <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  380. };
  381. pinctrl_adc0_ad0: adc0_ad0-0 {
  382. atmel,pins = <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  383. };
  384. pinctrl_adc0_ad1: adc0_ad1-0 {
  385. atmel,pins = <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  386. };
  387. pinctrl_adc0_ad2: adc0_ad2-0 {
  388. atmel,pins = <AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  389. };
  390. pinctrl_adc0_ad3: adc0_ad3-0 {
  391. atmel,pins = <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  392. };
  393. pinctrl_adc0_ad4: adc0_ad4-0 {
  394. atmel,pins = <AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  395. };
  396. pinctrl_adc0_ad5: adc0_ad5-0 {
  397. atmel,pins = <AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  398. };
  399. pinctrl_adc0_adtrg: adc0_adtrg-0 {
  400. atmel,pins = <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  401. };
  402. };
  403. dbgu {
  404. pinctrl_dbgu: dbgu-0 {
  405. atmel,pins =
  406. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
  407. <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  408. };
  409. };
  410. ebi {
  411. pinctrl_ebi_addr_nand: ebi-addr-0 {
  412. atmel,pins =
  413. <AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  414. <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  415. };
  416. };
  417. fb {
  418. pinctrl_fb: fb-0 {
  419. atmel,pins =
  420. <AT91_PIOC 1 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  421. <AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  422. <AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  423. <AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  424. <AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  425. <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  426. <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  427. <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  428. <AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  429. <AT91_PIOC 13 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  430. <AT91_PIOC 15 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  431. <AT91_PIOC 16 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  432. <AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  433. <AT91_PIOC 18 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  434. <AT91_PIOC 19 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  435. <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  436. <AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  437. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  438. <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  439. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  440. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  441. };
  442. };
  443. i2c_gpio0 {
  444. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  445. atmel,pins =
  446. <AT91_PIOA 23 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>,
  447. <AT91_PIOA 24 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;
  448. };
  449. };
  450. i2c_gpio1 {
  451. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  452. atmel,pins =
  453. <AT91_PIOD 10 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>,
  454. <AT91_PIOD 11 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;
  455. };
  456. };
  457. mmc0 {
  458. pinctrl_mmc0_clk: mmc0_clk-0 {
  459. atmel,pins =
  460. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  461. };
  462. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  463. atmel,pins =
  464. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
  465. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  466. };
  467. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  468. atmel,pins =
  469. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
  470. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
  471. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  472. };
  473. };
  474. nand {
  475. pinctrl_nand_rb: nand-rb-0 {
  476. atmel,pins =
  477. <AT91_PIOD 17 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  478. };
  479. pinctrl_nand_cs: nand-cs-0 {
  480. atmel,pins =
  481. <AT91_PIOB 6 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  482. };
  483. pinctrl_nand_oe_we: nand-oe-we-0 {
  484. atmel,pins =
  485. <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  486. <AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  487. };
  488. };
  489. pwm0 {
  490. pinctrl_pwm0_pwm0_0: pwm0_pwm0-0 {
  491. atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  492. };
  493. pinctrl_pwm0_pwm0_1: pwm0_pwm0-1 {
  494. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  495. };
  496. pinctrl_pwm0_pwm0_2: pwm0_pwm0-2 {
  497. atmel,pins = <AT91_PIOD 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  498. };
  499. pinctrl_pwm0_pwm1_0: pwm0_pwm1-0 {
  500. atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  501. };
  502. pinctrl_pwm0_pwm1_1: pwm0_pwm1-1 {
  503. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  504. };
  505. pinctrl_pwm0_pwm1_2: pwm0_pwm1-2 {
  506. atmel,pins = <AT91_PIOD 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  507. };
  508. pinctrl_pwm0_pwm2_0: pwm0_pwm2-0 {
  509. atmel,pins = <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  510. };
  511. pinctrl_pwm0_pwm2_1: pwm0_pwm2-1 {
  512. atmel,pins = <AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  513. };
  514. pinctrl_pwm0_pwm2_2: pwm0_pwm2-2 {
  515. atmel,pins = <AT91_PIOD 16 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  516. };
  517. pinctrl_pwm0_pwm3_0: pwm0_pwm3-0 {
  518. atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  519. };
  520. pinctrl_pwm0_pwm3_1: pwm0_pwm3-1 {
  521. atmel,pins = <AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  522. };
  523. };
  524. spi0 {
  525. pinctrl_spi0: spi0-0 {
  526. atmel,pins =
  527. <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  528. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  529. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  530. };
  531. };
  532. ssc0 {
  533. pinctrl_ssc0_tx: ssc0_tx-0 {
  534. atmel,pins =
  535. <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  536. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  537. <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  538. };
  539. pinctrl_ssc0_rx: ssc0_rx-0 {
  540. atmel,pins =
  541. <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  542. <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  543. <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  544. };
  545. };
  546. ssc1 {
  547. pinctrl_ssc1_tx: ssc1_tx-0 {
  548. atmel,pins =
  549. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  550. <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  551. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  552. };
  553. pinctrl_ssc1_rx: ssc1_rx-0 {
  554. atmel,pins =
  555. <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  556. <AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE>,
  557. <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  558. };
  559. };
  560. tcb0 {
  561. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  562. atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  563. };
  564. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  565. atmel,pins = <AT91_PIOC 31 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  566. };
  567. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  568. atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  569. };
  570. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  571. atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  572. };
  573. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  574. atmel,pins = <AT91_PIOC 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  575. };
  576. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  577. atmel,pins = <AT91_PIOD 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  578. };
  579. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  580. atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  581. };
  582. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  583. atmel,pins = <AT91_PIOC 30 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  584. };
  585. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  586. atmel,pins = <AT91_PIOD 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  587. };
  588. };
  589. usart0 {
  590. pinctrl_usart0: usart0-0 {
  591. atmel,pins =
  592. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  593. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  594. };
  595. pinctrl_usart0_rts: usart0_rts-0 {
  596. atmel,pins =
  597. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  598. };
  599. pinctrl_usart0_cts: usart0_cts-0 {
  600. atmel,pins =
  601. <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  602. };
  603. pinctrl_usart0_dtr_dsr: usart0_dtr_dsr-0 {
  604. atmel,pins =
  605. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  606. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  607. };
  608. pinctrl_usart0_dcd: usart0_dcd-0 {
  609. atmel,pins =
  610. <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  611. };
  612. pinctrl_usart0_ri: usart0_ri-0 {
  613. atmel,pins =
  614. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  615. };
  616. pinctrl_usart0_sck: usart0_sck-0 {
  617. atmel,pins =
  618. <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  619. };
  620. };
  621. usart1 {
  622. pinctrl_usart1: usart1-0 {
  623. atmel,pins =
  624. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  625. <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  626. };
  627. pinctrl_usart1_rts: usart1_rts-0 {
  628. atmel,pins =
  629. <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  630. };
  631. pinctrl_usart1_cts: usart1_cts-0 {
  632. atmel,pins =
  633. <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  634. };
  635. pinctrl_usart1_sck: usart1_sck-0 {
  636. atmel,pins =
  637. <AT91_PIOD 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  638. };
  639. };
  640. usart2 {
  641. pinctrl_usart2: usart2-0 {
  642. atmel,pins =
  643. <AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  644. <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  645. };
  646. pinctrl_usart2_rts: usart2_rts-0 {
  647. atmel,pins =
  648. <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  649. };
  650. pinctrl_usart2_cts: usart2_cts-0 {
  651. atmel,pins =
  652. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  653. };
  654. pinctrl_usart2_sck: usart2_sck-0 {
  655. atmel,pins =
  656. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  657. };
  658. };
  659. usart3 {
  660. pinctrl_usart3: usart3-0 {
  661. atmel,pins =
  662. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE>,
  663. <AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  664. };
  665. pinctrl_usart3_rts: usart3_rts-0 {
  666. atmel,pins =
  667. <AT91_PIOD 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  668. };
  669. pinctrl_usart3_cts: usart3_cts-0 {
  670. atmel,pins =
  671. <AT91_PIOD 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  672. };
  673. pinctrl_usart3_sck: usart3_sck-0 {
  674. atmel,pins =
  675. <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  676. };
  677. };
  678. pioA: gpio@fffff400 {
  679. compatible = "atmel,at91rm9200-gpio";
  680. reg = <0xfffff400 0x200>;
  681. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  682. #gpio-cells = <2>;
  683. gpio-controller;
  684. interrupt-controller;
  685. #interrupt-cells = <2>;
  686. clocks = <&pioA_clk>;
  687. };
  688. pioB: gpio@fffff600 {
  689. compatible = "atmel,at91rm9200-gpio";
  690. reg = <0xfffff600 0x200>;
  691. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  692. #gpio-cells = <2>;
  693. gpio-controller;
  694. interrupt-controller;
  695. #interrupt-cells = <2>;
  696. clocks = <&pioB_clk>;
  697. };
  698. pioC: gpio@fffff800 {
  699. compatible = "atmel,at91rm9200-gpio";
  700. reg = <0xfffff800 0x200>;
  701. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  702. #gpio-cells = <2>;
  703. gpio-controller;
  704. interrupt-controller;
  705. #interrupt-cells = <2>;
  706. clocks = <&pioC_clk>;
  707. };
  708. pioD: gpio@fffffa00 {
  709. compatible = "atmel,at91rm9200-gpio";
  710. reg = <0xfffffa00 0x200>;
  711. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  712. #gpio-cells = <2>;
  713. gpio-controller;
  714. interrupt-controller;
  715. #interrupt-cells = <2>;
  716. clocks = <&pioD_clk>;
  717. };
  718. };
  719. pmc: pmc@fffffc00 {
  720. compatible = "atmel,at91sam9rl-pmc", "syscon";
  721. reg = <0xfffffc00 0x100>;
  722. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  723. interrupt-controller;
  724. #address-cells = <1>;
  725. #size-cells = <0>;
  726. #interrupt-cells = <1>;
  727. main: mainck {
  728. compatible = "atmel,at91rm9200-clk-main";
  729. #clock-cells = <0>;
  730. interrupts-extended = <&pmc AT91_PMC_MOSCS>;
  731. clocks = <&main_xtal>;
  732. };
  733. plla: pllack {
  734. compatible = "atmel,at91rm9200-clk-pll";
  735. #clock-cells = <0>;
  736. interrupts-extended = <&pmc AT91_PMC_LOCKA>;
  737. clocks = <&main>;
  738. reg = <0>;
  739. atmel,clk-input-range = <1000000 32000000>;
  740. #atmel,pll-clk-output-range-cells = <3>;
  741. atmel,pll-clk-output-ranges = <80000000 200000000 0>,
  742. <190000000 240000000 2>;
  743. };
  744. utmi: utmick {
  745. compatible = "atmel,at91sam9x5-clk-utmi";
  746. #clock-cells = <0>;
  747. interrupt-parent = <&pmc>;
  748. interrupts = <AT91_PMC_LOCKU>;
  749. clocks = <&main>;
  750. };
  751. mck: masterck {
  752. compatible = "atmel,at91rm9200-clk-master";
  753. #clock-cells = <0>;
  754. interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
  755. clocks = <&clk32k>, <&main>, <&plla>, <&utmi>;
  756. atmel,clk-output-range = <0 94000000>;
  757. atmel,clk-divisors = <1 2 4 0>;
  758. };
  759. prog: progck {
  760. compatible = "atmel,at91rm9200-clk-programmable";
  761. #address-cells = <1>;
  762. #size-cells = <0>;
  763. interrupt-parent = <&pmc>;
  764. clocks = <&clk32k>, <&main>, <&plla>, <&utmi>, <&mck>;
  765. prog0: prog0 {
  766. #clock-cells = <0>;
  767. reg = <0>;
  768. interrupts = <AT91_PMC_PCKRDY(0)>;
  769. };
  770. prog1: prog1 {
  771. #clock-cells = <0>;
  772. reg = <1>;
  773. interrupts = <AT91_PMC_PCKRDY(1)>;
  774. };
  775. };
  776. systemck {
  777. compatible = "atmel,at91rm9200-clk-system";
  778. #address-cells = <1>;
  779. #size-cells = <0>;
  780. pck0: pck0 {
  781. #clock-cells = <0>;
  782. reg = <8>;
  783. clocks = <&prog0>;
  784. };
  785. pck1: pck1 {
  786. #clock-cells = <0>;
  787. reg = <9>;
  788. clocks = <&prog1>;
  789. };
  790. };
  791. periphck {
  792. compatible = "atmel,at91rm9200-clk-peripheral";
  793. #address-cells = <1>;
  794. #size-cells = <0>;
  795. clocks = <&mck>;
  796. pioA_clk: pioA_clk {
  797. #clock-cells = <0>;
  798. reg = <2>;
  799. };
  800. pioB_clk: pioB_clk {
  801. #clock-cells = <0>;
  802. reg = <3>;
  803. };
  804. pioC_clk: pioC_clk {
  805. #clock-cells = <0>;
  806. reg = <4>;
  807. };
  808. pioD_clk: pioD_clk {
  809. #clock-cells = <0>;
  810. reg = <5>;
  811. };
  812. usart0_clk: usart0_clk {
  813. #clock-cells = <0>;
  814. reg = <6>;
  815. };
  816. usart1_clk: usart1_clk {
  817. #clock-cells = <0>;
  818. reg = <7>;
  819. };
  820. usart2_clk: usart2_clk {
  821. #clock-cells = <0>;
  822. reg = <8>;
  823. };
  824. usart3_clk: usart3_clk {
  825. #clock-cells = <0>;
  826. reg = <9>;
  827. };
  828. mci0_clk: mci0_clk {
  829. #clock-cells = <0>;
  830. reg = <10>;
  831. };
  832. twi0_clk: twi0_clk {
  833. #clock-cells = <0>;
  834. reg = <11>;
  835. };
  836. twi1_clk: twi1_clk {
  837. #clock-cells = <0>;
  838. reg = <12>;
  839. };
  840. spi0_clk: spi0_clk {
  841. #clock-cells = <0>;
  842. reg = <13>;
  843. };
  844. ssc0_clk: ssc0_clk {
  845. #clock-cells = <0>;
  846. reg = <14>;
  847. };
  848. ssc1_clk: ssc1_clk {
  849. #clock-cells = <0>;
  850. reg = <15>;
  851. };
  852. tc0_clk: tc0_clk {
  853. #clock-cells = <0>;
  854. reg = <16>;
  855. };
  856. tc1_clk: tc1_clk {
  857. #clock-cells = <0>;
  858. reg = <17>;
  859. };
  860. tc2_clk: tc2_clk {
  861. #clock-cells = <0>;
  862. reg = <18>;
  863. };
  864. pwm_clk: pwm_clk {
  865. #clock-cells = <0>;
  866. reg = <19>;
  867. };
  868. adc_clk: adc_clk {
  869. #clock-cells = <0>;
  870. reg = <20>;
  871. };
  872. dma0_clk: dma0_clk {
  873. #clock-cells = <0>;
  874. reg = <21>;
  875. };
  876. udphs_clk: udphs_clk {
  877. #clock-cells = <0>;
  878. reg = <22>;
  879. };
  880. lcd_clk: lcd_clk {
  881. #clock-cells = <0>;
  882. reg = <23>;
  883. };
  884. };
  885. };
  886. rstc@fffffd00 {
  887. compatible = "atmel,at91sam9260-rstc";
  888. reg = <0xfffffd00 0x10>;
  889. clocks = <&clk32k>;
  890. };
  891. shdwc@fffffd10 {
  892. compatible = "atmel,at91sam9260-shdwc";
  893. reg = <0xfffffd10 0x10>;
  894. clocks = <&clk32k>;
  895. };
  896. pit: timer@fffffd30 {
  897. compatible = "atmel,at91sam9260-pit";
  898. reg = <0xfffffd30 0xf>;
  899. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  900. clocks = <&mck>;
  901. };
  902. watchdog@fffffd40 {
  903. compatible = "atmel,at91sam9260-wdt";
  904. reg = <0xfffffd40 0x10>;
  905. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  906. clocks = <&clk32k>;
  907. status = "disabled";
  908. };
  909. sckc@fffffd50 {
  910. compatible = "atmel,at91sam9x5-sckc";
  911. reg = <0xfffffd50 0x4>;
  912. slow_osc: slow_osc {
  913. compatible = "atmel,at91sam9x5-clk-slow-osc";
  914. #clock-cells = <0>;
  915. atmel,startup-time-usec = <1200000>;
  916. clocks = <&slow_xtal>;
  917. };
  918. slow_rc_osc: slow_rc_osc {
  919. compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
  920. #clock-cells = <0>;
  921. atmel,startup-time-usec = <75>;
  922. clock-frequency = <32768>;
  923. clock-accuracy = <50000000>;
  924. };
  925. clk32k: slck {
  926. compatible = "atmel,at91sam9x5-clk-slow";
  927. #clock-cells = <0>;
  928. clocks = <&slow_rc_osc &slow_osc>;
  929. };
  930. };
  931. rtc@fffffd20 {
  932. compatible = "atmel,at91sam9260-rtt";
  933. reg = <0xfffffd20 0x10>;
  934. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  935. clocks = <&clk32k>;
  936. status = "disabled";
  937. };
  938. gpbr: syscon@fffffd60 {
  939. compatible = "atmel,at91sam9260-gpbr", "syscon";
  940. reg = <0xfffffd60 0x10>;
  941. status = "disabled";
  942. };
  943. rtc@fffffe00 {
  944. compatible = "atmel,at91rm9200-rtc";
  945. reg = <0xfffffe00 0x40>;
  946. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  947. clocks = <&clk32k>;
  948. status = "disabled";
  949. };
  950. };
  951. };
  952. i2c-gpio-0 {
  953. compatible = "i2c-gpio";
  954. gpios = <&pioA 23 GPIO_ACTIVE_HIGH>, /* sda */
  955. <&pioA 24 GPIO_ACTIVE_HIGH>; /* scl */
  956. i2c-gpio,sda-open-drain;
  957. i2c-gpio,scl-open-drain;
  958. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  959. #address-cells = <1>;
  960. #size-cells = <0>;
  961. pinctrl-names = "default";
  962. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  963. status = "disabled";
  964. };
  965. i2c-gpio-1 {
  966. compatible = "i2c-gpio";
  967. gpios = <&pioD 10 GPIO_ACTIVE_HIGH>, /* sda */
  968. <&pioD 11 GPIO_ACTIVE_HIGH>; /* scl */
  969. i2c-gpio,sda-open-drain;
  970. i2c-gpio,scl-open-drain;
  971. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  972. #address-cells = <1>;
  973. #size-cells = <0>;
  974. pinctrl-names = "default";
  975. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  976. status = "disabled";
  977. };
  978. };