gpio-omap.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. int irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. raw_spinlock_t wa_lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  79. #define LINE_USED(line, offset) (line & (BIT(offset)))
  80. static void omap_gpio_unmask_irq(struct irq_data *d);
  81. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  82. {
  83. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  84. return gpiochip_get_data(chip);
  85. }
  86. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  87. int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = readl_relaxed(reg);
  93. if (is_input)
  94. l |= BIT(gpio);
  95. else
  96. l &= ~(BIT(gpio));
  97. writel_relaxed(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  102. int enable)
  103. {
  104. void __iomem *reg = bank->base;
  105. u32 l = BIT(offset);
  106. if (enable) {
  107. reg += bank->regs->set_dataout;
  108. bank->context.dataout |= l;
  109. } else {
  110. reg += bank->regs->clr_dataout;
  111. bank->context.dataout &= ~l;
  112. }
  113. writel_relaxed(l, reg);
  114. }
  115. /* set data out value using mask register */
  116. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  117. int enable)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->dataout;
  120. u32 gpio_bit = BIT(offset);
  121. u32 l;
  122. l = readl_relaxed(reg);
  123. if (enable)
  124. l |= gpio_bit;
  125. else
  126. l &= ~gpio_bit;
  127. writel_relaxed(l, reg);
  128. bank->context.dataout = l;
  129. }
  130. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->datain;
  133. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  134. }
  135. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->dataout;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  141. {
  142. int l = readl_relaxed(base + reg);
  143. if (set)
  144. l |= mask;
  145. else
  146. l &= ~mask;
  147. writel_relaxed(l, base + reg);
  148. }
  149. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  150. {
  151. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  152. clk_enable(bank->dbck);
  153. bank->dbck_enabled = true;
  154. writel_relaxed(bank->dbck_enable_mask,
  155. bank->base + bank->regs->debounce_en);
  156. }
  157. }
  158. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  159. {
  160. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  161. /*
  162. * Disable debounce before cutting it's clock. If debounce is
  163. * enabled but the clock is not, GPIO module seems to be unable
  164. * to detect events and generate interrupts at least on OMAP3.
  165. */
  166. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  167. clk_disable(bank->dbck);
  168. bank->dbck_enabled = false;
  169. }
  170. }
  171. /**
  172. * omap2_set_gpio_debounce - low level gpio debounce time
  173. * @bank: the gpio bank we're acting upon
  174. * @offset: the gpio number on this @bank
  175. * @debounce: debounce time to use
  176. *
  177. * OMAP's debounce time is in 31us steps
  178. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  179. * so we need to convert and round up to the closest unit.
  180. */
  181. static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  182. unsigned debounce)
  183. {
  184. void __iomem *reg;
  185. u32 val;
  186. u32 l;
  187. bool enable = !!debounce;
  188. if (!bank->dbck_flag)
  189. return;
  190. if (enable) {
  191. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  192. debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK;
  193. }
  194. l = BIT(offset);
  195. clk_enable(bank->dbck);
  196. reg = bank->base + bank->regs->debounce;
  197. writel_relaxed(debounce, reg);
  198. reg = bank->base + bank->regs->debounce_en;
  199. val = readl_relaxed(reg);
  200. if (enable)
  201. val |= l;
  202. else
  203. val &= ~l;
  204. bank->dbck_enable_mask = val;
  205. writel_relaxed(val, reg);
  206. clk_disable(bank->dbck);
  207. /*
  208. * Enable debounce clock per module.
  209. * This call is mandatory because in omap_gpio_request() when
  210. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  211. * runtime callbck fails to turn on dbck because dbck_enable_mask
  212. * used within _gpio_dbck_enable() is still not initialized at
  213. * that point. Therefore we have to enable dbck here.
  214. */
  215. omap_gpio_dbck_enable(bank);
  216. if (bank->dbck_enable_mask) {
  217. bank->context.debounce = debounce;
  218. bank->context.debounce_en = val;
  219. }
  220. }
  221. /**
  222. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  223. * @bank: the gpio bank we're acting upon
  224. * @offset: the gpio number on this @bank
  225. *
  226. * If a gpio is using debounce, then clear the debounce enable bit and if
  227. * this is the only gpio in this bank using debounce, then clear the debounce
  228. * time too. The debounce clock will also be disabled when calling this function
  229. * if this is the only gpio in the bank using debounce.
  230. */
  231. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  232. {
  233. u32 gpio_bit = BIT(offset);
  234. if (!bank->dbck_flag)
  235. return;
  236. if (!(bank->dbck_enable_mask & gpio_bit))
  237. return;
  238. bank->dbck_enable_mask &= ~gpio_bit;
  239. bank->context.debounce_en &= ~gpio_bit;
  240. writel_relaxed(bank->context.debounce_en,
  241. bank->base + bank->regs->debounce_en);
  242. if (!bank->dbck_enable_mask) {
  243. bank->context.debounce = 0;
  244. writel_relaxed(bank->context.debounce, bank->base +
  245. bank->regs->debounce);
  246. clk_disable(bank->dbck);
  247. bank->dbck_enabled = false;
  248. }
  249. }
  250. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  251. unsigned trigger)
  252. {
  253. void __iomem *base = bank->base;
  254. u32 gpio_bit = BIT(gpio);
  255. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  256. trigger & IRQ_TYPE_LEVEL_LOW);
  257. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  258. trigger & IRQ_TYPE_LEVEL_HIGH);
  259. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  260. trigger & IRQ_TYPE_EDGE_RISING);
  261. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  262. trigger & IRQ_TYPE_EDGE_FALLING);
  263. bank->context.leveldetect0 =
  264. readl_relaxed(bank->base + bank->regs->leveldetect0);
  265. bank->context.leveldetect1 =
  266. readl_relaxed(bank->base + bank->regs->leveldetect1);
  267. bank->context.risingdetect =
  268. readl_relaxed(bank->base + bank->regs->risingdetect);
  269. bank->context.fallingdetect =
  270. readl_relaxed(bank->base + bank->regs->fallingdetect);
  271. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  272. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  273. bank->context.wake_en =
  274. readl_relaxed(bank->base + bank->regs->wkup_en);
  275. }
  276. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  277. if (!bank->regs->irqctrl) {
  278. /* On omap24xx proceed only when valid GPIO bit is set */
  279. if (bank->non_wakeup_gpios) {
  280. if (!(bank->non_wakeup_gpios & gpio_bit))
  281. goto exit;
  282. }
  283. /*
  284. * Log the edge gpio and manually trigger the IRQ
  285. * after resume if the input level changes
  286. * to avoid irq lost during PER RET/OFF mode
  287. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  288. */
  289. if (trigger & IRQ_TYPE_EDGE_BOTH)
  290. bank->enabled_non_wakeup_gpios |= gpio_bit;
  291. else
  292. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  293. }
  294. exit:
  295. bank->level_mask =
  296. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  297. readl_relaxed(bank->base + bank->regs->leveldetect1);
  298. }
  299. #ifdef CONFIG_ARCH_OMAP1
  300. /*
  301. * This only applies to chips that can't do both rising and falling edge
  302. * detection at once. For all other chips, this function is a noop.
  303. */
  304. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  305. {
  306. void __iomem *reg = bank->base;
  307. u32 l = 0;
  308. if (!bank->regs->irqctrl)
  309. return;
  310. reg += bank->regs->irqctrl;
  311. l = readl_relaxed(reg);
  312. if ((l >> gpio) & 1)
  313. l &= ~(BIT(gpio));
  314. else
  315. l |= BIT(gpio);
  316. writel_relaxed(l, reg);
  317. }
  318. #else
  319. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  320. #endif
  321. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  322. unsigned trigger)
  323. {
  324. void __iomem *reg = bank->base;
  325. void __iomem *base = bank->base;
  326. u32 l = 0;
  327. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  328. omap_set_gpio_trigger(bank, gpio, trigger);
  329. } else if (bank->regs->irqctrl) {
  330. reg += bank->regs->irqctrl;
  331. l = readl_relaxed(reg);
  332. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  333. bank->toggle_mask |= BIT(gpio);
  334. if (trigger & IRQ_TYPE_EDGE_RISING)
  335. l |= BIT(gpio);
  336. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  337. l &= ~(BIT(gpio));
  338. else
  339. return -EINVAL;
  340. writel_relaxed(l, reg);
  341. } else if (bank->regs->edgectrl1) {
  342. if (gpio & 0x08)
  343. reg += bank->regs->edgectrl2;
  344. else
  345. reg += bank->regs->edgectrl1;
  346. gpio &= 0x07;
  347. l = readl_relaxed(reg);
  348. l &= ~(3 << (gpio << 1));
  349. if (trigger & IRQ_TYPE_EDGE_RISING)
  350. l |= 2 << (gpio << 1);
  351. if (trigger & IRQ_TYPE_EDGE_FALLING)
  352. l |= BIT(gpio << 1);
  353. /* Enable wake-up during idle for dynamic tick */
  354. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  355. bank->context.wake_en =
  356. readl_relaxed(bank->base + bank->regs->wkup_en);
  357. writel_relaxed(l, reg);
  358. }
  359. return 0;
  360. }
  361. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  362. {
  363. if (bank->regs->pinctrl) {
  364. void __iomem *reg = bank->base + bank->regs->pinctrl;
  365. /* Claim the pin for MPU */
  366. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  367. }
  368. if (bank->regs->ctrl && !BANK_USED(bank)) {
  369. void __iomem *reg = bank->base + bank->regs->ctrl;
  370. u32 ctrl;
  371. ctrl = readl_relaxed(reg);
  372. /* Module is enabled, clocks are not gated */
  373. ctrl &= ~GPIO_MOD_CTRL_BIT;
  374. writel_relaxed(ctrl, reg);
  375. bank->context.ctrl = ctrl;
  376. }
  377. }
  378. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  379. {
  380. void __iomem *base = bank->base;
  381. if (bank->regs->wkup_en &&
  382. !LINE_USED(bank->mod_usage, offset) &&
  383. !LINE_USED(bank->irq_usage, offset)) {
  384. /* Disable wake-up during idle for dynamic tick */
  385. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  386. bank->context.wake_en =
  387. readl_relaxed(bank->base + bank->regs->wkup_en);
  388. }
  389. if (bank->regs->ctrl && !BANK_USED(bank)) {
  390. void __iomem *reg = bank->base + bank->regs->ctrl;
  391. u32 ctrl;
  392. ctrl = readl_relaxed(reg);
  393. /* Module is disabled, clocks are gated */
  394. ctrl |= GPIO_MOD_CTRL_BIT;
  395. writel_relaxed(ctrl, reg);
  396. bank->context.ctrl = ctrl;
  397. }
  398. }
  399. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  400. {
  401. void __iomem *reg = bank->base + bank->regs->direction;
  402. return readl_relaxed(reg) & BIT(offset);
  403. }
  404. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  405. {
  406. if (!LINE_USED(bank->mod_usage, offset)) {
  407. omap_enable_gpio_module(bank, offset);
  408. omap_set_gpio_direction(bank, offset, 1);
  409. }
  410. bank->irq_usage |= BIT(offset);
  411. }
  412. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  413. {
  414. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  415. int retval;
  416. unsigned long flags;
  417. unsigned offset = d->hwirq;
  418. if (type & ~IRQ_TYPE_SENSE_MASK)
  419. return -EINVAL;
  420. if (!bank->regs->leveldetect0 &&
  421. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  422. return -EINVAL;
  423. raw_spin_lock_irqsave(&bank->lock, flags);
  424. retval = omap_set_gpio_triggering(bank, offset, type);
  425. if (retval) {
  426. raw_spin_unlock_irqrestore(&bank->lock, flags);
  427. goto error;
  428. }
  429. omap_gpio_init_irq(bank, offset);
  430. if (!omap_gpio_is_input(bank, offset)) {
  431. raw_spin_unlock_irqrestore(&bank->lock, flags);
  432. retval = -EINVAL;
  433. goto error;
  434. }
  435. raw_spin_unlock_irqrestore(&bank->lock, flags);
  436. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  437. irq_set_handler_locked(d, handle_level_irq);
  438. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  439. irq_set_handler_locked(d, handle_edge_irq);
  440. return 0;
  441. error:
  442. return retval;
  443. }
  444. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  445. {
  446. void __iomem *reg = bank->base;
  447. reg += bank->regs->irqstatus;
  448. writel_relaxed(gpio_mask, reg);
  449. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  450. if (bank->regs->irqstatus2) {
  451. reg = bank->base + bank->regs->irqstatus2;
  452. writel_relaxed(gpio_mask, reg);
  453. }
  454. /* Flush posted write for the irq status to avoid spurious interrupts */
  455. readl_relaxed(reg);
  456. }
  457. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  458. unsigned offset)
  459. {
  460. omap_clear_gpio_irqbank(bank, BIT(offset));
  461. }
  462. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  463. {
  464. void __iomem *reg = bank->base;
  465. u32 l;
  466. u32 mask = (BIT(bank->width)) - 1;
  467. reg += bank->regs->irqenable;
  468. l = readl_relaxed(reg);
  469. if (bank->regs->irqenable_inv)
  470. l = ~l;
  471. l &= mask;
  472. return l;
  473. }
  474. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  475. {
  476. void __iomem *reg = bank->base;
  477. u32 l;
  478. if (bank->regs->set_irqenable) {
  479. reg += bank->regs->set_irqenable;
  480. l = gpio_mask;
  481. bank->context.irqenable1 |= gpio_mask;
  482. } else {
  483. reg += bank->regs->irqenable;
  484. l = readl_relaxed(reg);
  485. if (bank->regs->irqenable_inv)
  486. l &= ~gpio_mask;
  487. else
  488. l |= gpio_mask;
  489. bank->context.irqenable1 = l;
  490. }
  491. writel_relaxed(l, reg);
  492. }
  493. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  494. {
  495. void __iomem *reg = bank->base;
  496. u32 l;
  497. if (bank->regs->clr_irqenable) {
  498. reg += bank->regs->clr_irqenable;
  499. l = gpio_mask;
  500. bank->context.irqenable1 &= ~gpio_mask;
  501. } else {
  502. reg += bank->regs->irqenable;
  503. l = readl_relaxed(reg);
  504. if (bank->regs->irqenable_inv)
  505. l |= gpio_mask;
  506. else
  507. l &= ~gpio_mask;
  508. bank->context.irqenable1 = l;
  509. }
  510. writel_relaxed(l, reg);
  511. }
  512. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  513. unsigned offset, int enable)
  514. {
  515. if (enable)
  516. omap_enable_gpio_irqbank(bank, BIT(offset));
  517. else
  518. omap_disable_gpio_irqbank(bank, BIT(offset));
  519. }
  520. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  521. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  522. {
  523. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  524. return irq_set_irq_wake(bank->irq, enable);
  525. }
  526. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  527. {
  528. struct gpio_bank *bank = gpiochip_get_data(chip);
  529. unsigned long flags;
  530. /*
  531. * If this is the first gpio_request for the bank,
  532. * enable the bank module.
  533. */
  534. if (!BANK_USED(bank))
  535. pm_runtime_get_sync(chip->parent);
  536. raw_spin_lock_irqsave(&bank->lock, flags);
  537. omap_enable_gpio_module(bank, offset);
  538. bank->mod_usage |= BIT(offset);
  539. raw_spin_unlock_irqrestore(&bank->lock, flags);
  540. return 0;
  541. }
  542. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  543. {
  544. struct gpio_bank *bank = gpiochip_get_data(chip);
  545. unsigned long flags;
  546. raw_spin_lock_irqsave(&bank->lock, flags);
  547. bank->mod_usage &= ~(BIT(offset));
  548. if (!LINE_USED(bank->irq_usage, offset)) {
  549. omap_set_gpio_direction(bank, offset, 1);
  550. omap_clear_gpio_debounce(bank, offset);
  551. }
  552. omap_disable_gpio_module(bank, offset);
  553. raw_spin_unlock_irqrestore(&bank->lock, flags);
  554. /*
  555. * If this is the last gpio to be freed in the bank,
  556. * disable the bank module.
  557. */
  558. if (!BANK_USED(bank))
  559. pm_runtime_put(chip->parent);
  560. }
  561. /*
  562. * We need to unmask the GPIO bank interrupt as soon as possible to
  563. * avoid missing GPIO interrupts for other lines in the bank.
  564. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  565. * in the bank to avoid missing nested interrupts for a GPIO line.
  566. * If we wait to unmask individual GPIO lines in the bank after the
  567. * line's interrupt handler has been run, we may miss some nested
  568. * interrupts.
  569. */
  570. static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
  571. {
  572. void __iomem *isr_reg = NULL;
  573. u32 isr;
  574. unsigned int bit;
  575. struct gpio_bank *bank = gpiobank;
  576. unsigned long wa_lock_flags;
  577. unsigned long lock_flags;
  578. isr_reg = bank->base + bank->regs->irqstatus;
  579. if (WARN_ON(!isr_reg))
  580. goto exit;
  581. pm_runtime_get_sync(bank->chip.parent);
  582. while (1) {
  583. u32 isr_saved, level_mask = 0;
  584. u32 enabled;
  585. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  586. enabled = omap_get_gpio_irqbank_mask(bank);
  587. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  588. if (bank->level_mask)
  589. level_mask = bank->level_mask & enabled;
  590. /* clear edge sensitive interrupts before handler(s) are
  591. called so that we don't miss any interrupt occurred while
  592. executing them */
  593. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  594. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  595. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  596. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  597. if (!isr)
  598. break;
  599. while (isr) {
  600. bit = __ffs(isr);
  601. isr &= ~(BIT(bit));
  602. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  603. /*
  604. * Some chips can't respond to both rising and falling
  605. * at the same time. If this irq was requested with
  606. * both flags, we need to flip the ICR data for the IRQ
  607. * to respond to the IRQ for the opposite direction.
  608. * This will be indicated in the bank toggle_mask.
  609. */
  610. if (bank->toggle_mask & (BIT(bit)))
  611. omap_toggle_gpio_edge_triggering(bank, bit);
  612. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  613. raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
  614. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  615. bit));
  616. raw_spin_unlock_irqrestore(&bank->wa_lock,
  617. wa_lock_flags);
  618. }
  619. }
  620. exit:
  621. pm_runtime_put(bank->chip.parent);
  622. return IRQ_HANDLED;
  623. }
  624. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  625. {
  626. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  627. unsigned long flags;
  628. unsigned offset = d->hwirq;
  629. raw_spin_lock_irqsave(&bank->lock, flags);
  630. if (!LINE_USED(bank->mod_usage, offset))
  631. omap_set_gpio_direction(bank, offset, 1);
  632. else if (!omap_gpio_is_input(bank, offset))
  633. goto err;
  634. omap_enable_gpio_module(bank, offset);
  635. bank->irq_usage |= BIT(offset);
  636. raw_spin_unlock_irqrestore(&bank->lock, flags);
  637. omap_gpio_unmask_irq(d);
  638. return 0;
  639. err:
  640. raw_spin_unlock_irqrestore(&bank->lock, flags);
  641. return -EINVAL;
  642. }
  643. static void omap_gpio_irq_shutdown(struct irq_data *d)
  644. {
  645. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  646. unsigned long flags;
  647. unsigned offset = d->hwirq;
  648. raw_spin_lock_irqsave(&bank->lock, flags);
  649. bank->irq_usage &= ~(BIT(offset));
  650. omap_set_gpio_irqenable(bank, offset, 0);
  651. omap_clear_gpio_irqstatus(bank, offset);
  652. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  653. if (!LINE_USED(bank->mod_usage, offset))
  654. omap_clear_gpio_debounce(bank, offset);
  655. omap_disable_gpio_module(bank, offset);
  656. raw_spin_unlock_irqrestore(&bank->lock, flags);
  657. }
  658. static void omap_gpio_irq_bus_lock(struct irq_data *data)
  659. {
  660. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  661. if (!BANK_USED(bank))
  662. pm_runtime_get_sync(bank->chip.parent);
  663. }
  664. static void gpio_irq_bus_sync_unlock(struct irq_data *data)
  665. {
  666. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  667. /*
  668. * If this is the last IRQ to be freed in the bank,
  669. * disable the bank module.
  670. */
  671. if (!BANK_USED(bank))
  672. pm_runtime_put(bank->chip.parent);
  673. }
  674. static void omap_gpio_ack_irq(struct irq_data *d)
  675. {
  676. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  677. unsigned offset = d->hwirq;
  678. omap_clear_gpio_irqstatus(bank, offset);
  679. }
  680. static void omap_gpio_mask_irq(struct irq_data *d)
  681. {
  682. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  683. unsigned offset = d->hwirq;
  684. unsigned long flags;
  685. raw_spin_lock_irqsave(&bank->lock, flags);
  686. omap_set_gpio_irqenable(bank, offset, 0);
  687. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  688. raw_spin_unlock_irqrestore(&bank->lock, flags);
  689. }
  690. static void omap_gpio_unmask_irq(struct irq_data *d)
  691. {
  692. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  693. unsigned offset = d->hwirq;
  694. u32 trigger = irqd_get_trigger_type(d);
  695. unsigned long flags;
  696. raw_spin_lock_irqsave(&bank->lock, flags);
  697. if (trigger)
  698. omap_set_gpio_triggering(bank, offset, trigger);
  699. /* For level-triggered GPIOs, the clearing must be done after
  700. * the HW source is cleared, thus after the handler has run */
  701. if (bank->level_mask & BIT(offset)) {
  702. omap_set_gpio_irqenable(bank, offset, 0);
  703. omap_clear_gpio_irqstatus(bank, offset);
  704. }
  705. omap_set_gpio_irqenable(bank, offset, 1);
  706. raw_spin_unlock_irqrestore(&bank->lock, flags);
  707. }
  708. /*---------------------------------------------------------------------*/
  709. static int omap_mpuio_suspend_noirq(struct device *dev)
  710. {
  711. struct platform_device *pdev = to_platform_device(dev);
  712. struct gpio_bank *bank = platform_get_drvdata(pdev);
  713. void __iomem *mask_reg = bank->base +
  714. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  715. unsigned long flags;
  716. raw_spin_lock_irqsave(&bank->lock, flags);
  717. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  718. raw_spin_unlock_irqrestore(&bank->lock, flags);
  719. return 0;
  720. }
  721. static int omap_mpuio_resume_noirq(struct device *dev)
  722. {
  723. struct platform_device *pdev = to_platform_device(dev);
  724. struct gpio_bank *bank = platform_get_drvdata(pdev);
  725. void __iomem *mask_reg = bank->base +
  726. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  727. unsigned long flags;
  728. raw_spin_lock_irqsave(&bank->lock, flags);
  729. writel_relaxed(bank->context.wake_en, mask_reg);
  730. raw_spin_unlock_irqrestore(&bank->lock, flags);
  731. return 0;
  732. }
  733. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  734. .suspend_noirq = omap_mpuio_suspend_noirq,
  735. .resume_noirq = omap_mpuio_resume_noirq,
  736. };
  737. /* use platform_driver for this. */
  738. static struct platform_driver omap_mpuio_driver = {
  739. .driver = {
  740. .name = "mpuio",
  741. .pm = &omap_mpuio_dev_pm_ops,
  742. },
  743. };
  744. static struct platform_device omap_mpuio_device = {
  745. .name = "mpuio",
  746. .id = -1,
  747. .dev = {
  748. .driver = &omap_mpuio_driver.driver,
  749. }
  750. /* could list the /proc/iomem resources */
  751. };
  752. static inline void omap_mpuio_init(struct gpio_bank *bank)
  753. {
  754. platform_set_drvdata(&omap_mpuio_device, bank);
  755. if (platform_driver_register(&omap_mpuio_driver) == 0)
  756. (void) platform_device_register(&omap_mpuio_device);
  757. }
  758. /*---------------------------------------------------------------------*/
  759. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  760. {
  761. struct gpio_bank *bank;
  762. unsigned long flags;
  763. void __iomem *reg;
  764. int dir;
  765. bank = gpiochip_get_data(chip);
  766. reg = bank->base + bank->regs->direction;
  767. raw_spin_lock_irqsave(&bank->lock, flags);
  768. dir = !!(readl_relaxed(reg) & BIT(offset));
  769. raw_spin_unlock_irqrestore(&bank->lock, flags);
  770. return dir;
  771. }
  772. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  773. {
  774. struct gpio_bank *bank;
  775. unsigned long flags;
  776. bank = gpiochip_get_data(chip);
  777. raw_spin_lock_irqsave(&bank->lock, flags);
  778. omap_set_gpio_direction(bank, offset, 1);
  779. raw_spin_unlock_irqrestore(&bank->lock, flags);
  780. return 0;
  781. }
  782. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  783. {
  784. struct gpio_bank *bank;
  785. bank = gpiochip_get_data(chip);
  786. if (omap_gpio_is_input(bank, offset))
  787. return omap_get_gpio_datain(bank, offset);
  788. else
  789. return omap_get_gpio_dataout(bank, offset);
  790. }
  791. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  792. {
  793. struct gpio_bank *bank;
  794. unsigned long flags;
  795. bank = gpiochip_get_data(chip);
  796. raw_spin_lock_irqsave(&bank->lock, flags);
  797. bank->set_dataout(bank, offset, value);
  798. omap_set_gpio_direction(bank, offset, 0);
  799. raw_spin_unlock_irqrestore(&bank->lock, flags);
  800. return 0;
  801. }
  802. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  803. unsigned debounce)
  804. {
  805. struct gpio_bank *bank;
  806. unsigned long flags;
  807. bank = gpiochip_get_data(chip);
  808. raw_spin_lock_irqsave(&bank->lock, flags);
  809. omap2_set_gpio_debounce(bank, offset, debounce);
  810. raw_spin_unlock_irqrestore(&bank->lock, flags);
  811. return 0;
  812. }
  813. static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
  814. unsigned long config)
  815. {
  816. u32 debounce;
  817. if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
  818. return -ENOTSUPP;
  819. debounce = pinconf_to_config_argument(config);
  820. return omap_gpio_debounce(chip, offset, debounce);
  821. }
  822. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  823. {
  824. struct gpio_bank *bank;
  825. unsigned long flags;
  826. bank = gpiochip_get_data(chip);
  827. raw_spin_lock_irqsave(&bank->lock, flags);
  828. bank->set_dataout(bank, offset, value);
  829. raw_spin_unlock_irqrestore(&bank->lock, flags);
  830. }
  831. /*---------------------------------------------------------------------*/
  832. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  833. {
  834. static bool called;
  835. u32 rev;
  836. if (called || bank->regs->revision == USHRT_MAX)
  837. return;
  838. rev = readw_relaxed(bank->base + bank->regs->revision);
  839. pr_info("OMAP GPIO hardware version %d.%d\n",
  840. (rev >> 4) & 0x0f, rev & 0x0f);
  841. called = true;
  842. }
  843. static void omap_gpio_mod_init(struct gpio_bank *bank)
  844. {
  845. void __iomem *base = bank->base;
  846. u32 l = 0xffffffff;
  847. if (bank->width == 16)
  848. l = 0xffff;
  849. if (bank->is_mpuio) {
  850. writel_relaxed(l, bank->base + bank->regs->irqenable);
  851. return;
  852. }
  853. omap_gpio_rmw(base, bank->regs->irqenable, l,
  854. bank->regs->irqenable_inv);
  855. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  856. !bank->regs->irqenable_inv);
  857. if (bank->regs->debounce_en)
  858. writel_relaxed(0, base + bank->regs->debounce_en);
  859. /* Save OE default value (0xffffffff) in the context */
  860. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  861. /* Initialize interface clk ungated, module enabled */
  862. if (bank->regs->ctrl)
  863. writel_relaxed(0, base + bank->regs->ctrl);
  864. }
  865. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  866. {
  867. static int gpio;
  868. int irq_base = 0;
  869. int ret;
  870. /*
  871. * REVISIT eventually switch from OMAP-specific gpio structs
  872. * over to the generic ones
  873. */
  874. bank->chip.request = omap_gpio_request;
  875. bank->chip.free = omap_gpio_free;
  876. bank->chip.get_direction = omap_gpio_get_direction;
  877. bank->chip.direction_input = omap_gpio_input;
  878. bank->chip.get = omap_gpio_get;
  879. bank->chip.direction_output = omap_gpio_output;
  880. bank->chip.set_config = omap_gpio_set_config;
  881. bank->chip.set = omap_gpio_set;
  882. if (bank->is_mpuio) {
  883. bank->chip.label = "mpuio";
  884. if (bank->regs->wkup_en)
  885. bank->chip.parent = &omap_mpuio_device.dev;
  886. bank->chip.base = OMAP_MPUIO(0);
  887. } else {
  888. bank->chip.label = "gpio";
  889. bank->chip.base = gpio;
  890. }
  891. bank->chip.ngpio = bank->width;
  892. ret = gpiochip_add_data(&bank->chip, bank);
  893. if (ret) {
  894. dev_err(bank->chip.parent,
  895. "Could not register gpio chip %d\n", ret);
  896. return ret;
  897. }
  898. if (!bank->is_mpuio)
  899. gpio += bank->width;
  900. #ifdef CONFIG_ARCH_OMAP1
  901. /*
  902. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  903. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  904. */
  905. irq_base = devm_irq_alloc_descs(bank->chip.parent,
  906. -1, 0, bank->width, 0);
  907. if (irq_base < 0) {
  908. dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
  909. return -ENODEV;
  910. }
  911. #endif
  912. /* MPUIO is a bit different, reading IRQ status clears it */
  913. if (bank->is_mpuio) {
  914. irqc->irq_ack = dummy_irq_chip.irq_ack;
  915. if (!bank->regs->wkup_en)
  916. irqc->irq_set_wake = NULL;
  917. }
  918. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  919. irq_base, handle_bad_irq,
  920. IRQ_TYPE_NONE);
  921. if (ret) {
  922. dev_err(bank->chip.parent,
  923. "Couldn't add irqchip to gpiochip %d\n", ret);
  924. gpiochip_remove(&bank->chip);
  925. return -ENODEV;
  926. }
  927. gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL);
  928. ret = devm_request_irq(bank->chip.parent, bank->irq,
  929. omap_gpio_irq_handler,
  930. 0, dev_name(bank->chip.parent), bank);
  931. if (ret)
  932. gpiochip_remove(&bank->chip);
  933. return ret;
  934. }
  935. static const struct of_device_id omap_gpio_match[];
  936. static int omap_gpio_probe(struct platform_device *pdev)
  937. {
  938. struct device *dev = &pdev->dev;
  939. struct device_node *node = dev->of_node;
  940. const struct of_device_id *match;
  941. const struct omap_gpio_platform_data *pdata;
  942. struct resource *res;
  943. struct gpio_bank *bank;
  944. struct irq_chip *irqc;
  945. int ret;
  946. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  947. pdata = match ? match->data : dev_get_platdata(dev);
  948. if (!pdata)
  949. return -EINVAL;
  950. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  951. if (!bank) {
  952. dev_err(dev, "Memory alloc failed\n");
  953. return -ENOMEM;
  954. }
  955. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  956. if (!irqc)
  957. return -ENOMEM;
  958. irqc->irq_startup = omap_gpio_irq_startup,
  959. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  960. irqc->irq_ack = omap_gpio_ack_irq,
  961. irqc->irq_mask = omap_gpio_mask_irq,
  962. irqc->irq_unmask = omap_gpio_unmask_irq,
  963. irqc->irq_set_type = omap_gpio_irq_type,
  964. irqc->irq_set_wake = omap_gpio_wake_enable,
  965. irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
  966. irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
  967. irqc->name = dev_name(&pdev->dev);
  968. irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
  969. bank->irq = platform_get_irq(pdev, 0);
  970. if (bank->irq <= 0) {
  971. if (!bank->irq)
  972. bank->irq = -ENXIO;
  973. if (bank->irq != -EPROBE_DEFER)
  974. dev_err(dev,
  975. "can't get irq resource ret=%d\n", bank->irq);
  976. return bank->irq;
  977. }
  978. bank->chip.parent = dev;
  979. bank->chip.owner = THIS_MODULE;
  980. bank->dbck_flag = pdata->dbck_flag;
  981. bank->stride = pdata->bank_stride;
  982. bank->width = pdata->bank_width;
  983. bank->is_mpuio = pdata->is_mpuio;
  984. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  985. bank->regs = pdata->regs;
  986. #ifdef CONFIG_OF_GPIO
  987. bank->chip.of_node = of_node_get(node);
  988. #endif
  989. if (node) {
  990. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  991. bank->loses_context = true;
  992. } else {
  993. bank->loses_context = pdata->loses_context;
  994. if (bank->loses_context)
  995. bank->get_context_loss_count =
  996. pdata->get_context_loss_count;
  997. }
  998. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  999. bank->set_dataout = omap_set_gpio_dataout_reg;
  1000. else
  1001. bank->set_dataout = omap_set_gpio_dataout_mask;
  1002. raw_spin_lock_init(&bank->lock);
  1003. raw_spin_lock_init(&bank->wa_lock);
  1004. /* Static mapping, never released */
  1005. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1006. bank->base = devm_ioremap_resource(dev, res);
  1007. if (IS_ERR(bank->base)) {
  1008. return PTR_ERR(bank->base);
  1009. }
  1010. if (bank->dbck_flag) {
  1011. bank->dbck = devm_clk_get(dev, "dbclk");
  1012. if (IS_ERR(bank->dbck)) {
  1013. dev_err(dev,
  1014. "Could not get gpio dbck. Disable debounce\n");
  1015. bank->dbck_flag = false;
  1016. } else {
  1017. clk_prepare(bank->dbck);
  1018. }
  1019. }
  1020. platform_set_drvdata(pdev, bank);
  1021. pm_runtime_enable(dev);
  1022. pm_runtime_irq_safe(dev);
  1023. pm_runtime_get_sync(dev);
  1024. if (bank->is_mpuio)
  1025. omap_mpuio_init(bank);
  1026. omap_gpio_mod_init(bank);
  1027. ret = omap_gpio_chip_init(bank, irqc);
  1028. if (ret) {
  1029. pm_runtime_put_sync(dev);
  1030. pm_runtime_disable(dev);
  1031. return ret;
  1032. }
  1033. omap_gpio_show_rev(bank);
  1034. pm_runtime_put(dev);
  1035. list_add_tail(&bank->node, &omap_gpio_list);
  1036. return 0;
  1037. }
  1038. static int omap_gpio_remove(struct platform_device *pdev)
  1039. {
  1040. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1041. list_del(&bank->node);
  1042. gpiochip_remove(&bank->chip);
  1043. pm_runtime_disable(&pdev->dev);
  1044. if (bank->dbck_flag)
  1045. clk_unprepare(bank->dbck);
  1046. return 0;
  1047. }
  1048. #ifdef CONFIG_ARCH_OMAP2PLUS
  1049. #if defined(CONFIG_PM)
  1050. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1051. static int omap_gpio_runtime_suspend(struct device *dev)
  1052. {
  1053. struct platform_device *pdev = to_platform_device(dev);
  1054. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1055. u32 l1 = 0, l2 = 0;
  1056. unsigned long flags;
  1057. u32 wake_low, wake_hi;
  1058. raw_spin_lock_irqsave(&bank->lock, flags);
  1059. /*
  1060. * Only edges can generate a wakeup event to the PRCM.
  1061. *
  1062. * Therefore, ensure any wake-up capable GPIOs have
  1063. * edge-detection enabled before going idle to ensure a wakeup
  1064. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1065. * NDA TRM 25.5.3.1)
  1066. *
  1067. * The normal values will be restored upon ->runtime_resume()
  1068. * by writing back the values saved in bank->context.
  1069. */
  1070. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1071. if (wake_low)
  1072. writel_relaxed(wake_low | bank->context.fallingdetect,
  1073. bank->base + bank->regs->fallingdetect);
  1074. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1075. if (wake_hi)
  1076. writel_relaxed(wake_hi | bank->context.risingdetect,
  1077. bank->base + bank->regs->risingdetect);
  1078. if (!bank->enabled_non_wakeup_gpios)
  1079. goto update_gpio_context_count;
  1080. if (bank->power_mode != OFF_MODE) {
  1081. bank->power_mode = 0;
  1082. goto update_gpio_context_count;
  1083. }
  1084. /*
  1085. * If going to OFF, remove triggering for all
  1086. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1087. * generated. See OMAP2420 Errata item 1.101.
  1088. */
  1089. bank->saved_datain = readl_relaxed(bank->base +
  1090. bank->regs->datain);
  1091. l1 = bank->context.fallingdetect;
  1092. l2 = bank->context.risingdetect;
  1093. l1 &= ~bank->enabled_non_wakeup_gpios;
  1094. l2 &= ~bank->enabled_non_wakeup_gpios;
  1095. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1096. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1097. bank->workaround_enabled = true;
  1098. update_gpio_context_count:
  1099. if (bank->get_context_loss_count)
  1100. bank->context_loss_count =
  1101. bank->get_context_loss_count(dev);
  1102. omap_gpio_dbck_disable(bank);
  1103. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1104. return 0;
  1105. }
  1106. static void omap_gpio_init_context(struct gpio_bank *p);
  1107. static int omap_gpio_runtime_resume(struct device *dev)
  1108. {
  1109. struct platform_device *pdev = to_platform_device(dev);
  1110. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1111. u32 l = 0, gen, gen0, gen1;
  1112. unsigned long flags;
  1113. int c;
  1114. raw_spin_lock_irqsave(&bank->lock, flags);
  1115. /*
  1116. * On the first resume during the probe, the context has not
  1117. * been initialised and so initialise it now. Also initialise
  1118. * the context loss count.
  1119. */
  1120. if (bank->loses_context && !bank->context_valid) {
  1121. omap_gpio_init_context(bank);
  1122. if (bank->get_context_loss_count)
  1123. bank->context_loss_count =
  1124. bank->get_context_loss_count(dev);
  1125. }
  1126. omap_gpio_dbck_enable(bank);
  1127. /*
  1128. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1129. * GPIOs were set to edge trigger also in order to be able to
  1130. * generate a PRCM wakeup. Here we restore the
  1131. * pre-runtime_suspend() values for edge triggering.
  1132. */
  1133. writel_relaxed(bank->context.fallingdetect,
  1134. bank->base + bank->regs->fallingdetect);
  1135. writel_relaxed(bank->context.risingdetect,
  1136. bank->base + bank->regs->risingdetect);
  1137. if (bank->loses_context) {
  1138. if (!bank->get_context_loss_count) {
  1139. omap_gpio_restore_context(bank);
  1140. } else {
  1141. c = bank->get_context_loss_count(dev);
  1142. if (c != bank->context_loss_count) {
  1143. omap_gpio_restore_context(bank);
  1144. } else {
  1145. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1146. return 0;
  1147. }
  1148. }
  1149. }
  1150. if (!bank->workaround_enabled) {
  1151. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1152. return 0;
  1153. }
  1154. l = readl_relaxed(bank->base + bank->regs->datain);
  1155. /*
  1156. * Check if any of the non-wakeup interrupt GPIOs have changed
  1157. * state. If so, generate an IRQ by software. This is
  1158. * horribly racy, but it's the best we can do to work around
  1159. * this silicon bug.
  1160. */
  1161. l ^= bank->saved_datain;
  1162. l &= bank->enabled_non_wakeup_gpios;
  1163. /*
  1164. * No need to generate IRQs for the rising edge for gpio IRQs
  1165. * configured with falling edge only; and vice versa.
  1166. */
  1167. gen0 = l & bank->context.fallingdetect;
  1168. gen0 &= bank->saved_datain;
  1169. gen1 = l & bank->context.risingdetect;
  1170. gen1 &= ~(bank->saved_datain);
  1171. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1172. gen = l & (~(bank->context.fallingdetect) &
  1173. ~(bank->context.risingdetect));
  1174. /* Consider all GPIO IRQs needed to be updated */
  1175. gen |= gen0 | gen1;
  1176. if (gen) {
  1177. u32 old0, old1;
  1178. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1179. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1180. if (!bank->regs->irqstatus_raw0) {
  1181. writel_relaxed(old0 | gen, bank->base +
  1182. bank->regs->leveldetect0);
  1183. writel_relaxed(old1 | gen, bank->base +
  1184. bank->regs->leveldetect1);
  1185. }
  1186. if (bank->regs->irqstatus_raw0) {
  1187. writel_relaxed(old0 | l, bank->base +
  1188. bank->regs->leveldetect0);
  1189. writel_relaxed(old1 | l, bank->base +
  1190. bank->regs->leveldetect1);
  1191. }
  1192. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1193. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1194. }
  1195. bank->workaround_enabled = false;
  1196. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1197. return 0;
  1198. }
  1199. #endif /* CONFIG_PM */
  1200. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1201. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1202. {
  1203. struct gpio_bank *bank;
  1204. list_for_each_entry(bank, &omap_gpio_list, node) {
  1205. if (!BANK_USED(bank) || !bank->loses_context)
  1206. continue;
  1207. bank->power_mode = pwr_mode;
  1208. pm_runtime_put_sync_suspend(bank->chip.parent);
  1209. }
  1210. }
  1211. void omap2_gpio_resume_after_idle(void)
  1212. {
  1213. struct gpio_bank *bank;
  1214. list_for_each_entry(bank, &omap_gpio_list, node) {
  1215. if (!BANK_USED(bank) || !bank->loses_context)
  1216. continue;
  1217. pm_runtime_get_sync(bank->chip.parent);
  1218. }
  1219. }
  1220. #endif
  1221. #if defined(CONFIG_PM)
  1222. static void omap_gpio_init_context(struct gpio_bank *p)
  1223. {
  1224. struct omap_gpio_reg_offs *regs = p->regs;
  1225. void __iomem *base = p->base;
  1226. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1227. p->context.oe = readl_relaxed(base + regs->direction);
  1228. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1229. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1230. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1231. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1232. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1233. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1234. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1235. if (regs->set_dataout && p->regs->clr_dataout)
  1236. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1237. else
  1238. p->context.dataout = readl_relaxed(base + regs->dataout);
  1239. p->context_valid = true;
  1240. }
  1241. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1242. {
  1243. writel_relaxed(bank->context.wake_en,
  1244. bank->base + bank->regs->wkup_en);
  1245. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1246. writel_relaxed(bank->context.leveldetect0,
  1247. bank->base + bank->regs->leveldetect0);
  1248. writel_relaxed(bank->context.leveldetect1,
  1249. bank->base + bank->regs->leveldetect1);
  1250. writel_relaxed(bank->context.risingdetect,
  1251. bank->base + bank->regs->risingdetect);
  1252. writel_relaxed(bank->context.fallingdetect,
  1253. bank->base + bank->regs->fallingdetect);
  1254. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1255. writel_relaxed(bank->context.dataout,
  1256. bank->base + bank->regs->set_dataout);
  1257. else
  1258. writel_relaxed(bank->context.dataout,
  1259. bank->base + bank->regs->dataout);
  1260. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1261. if (bank->dbck_enable_mask) {
  1262. writel_relaxed(bank->context.debounce, bank->base +
  1263. bank->regs->debounce);
  1264. writel_relaxed(bank->context.debounce_en,
  1265. bank->base + bank->regs->debounce_en);
  1266. }
  1267. writel_relaxed(bank->context.irqenable1,
  1268. bank->base + bank->regs->irqenable);
  1269. writel_relaxed(bank->context.irqenable2,
  1270. bank->base + bank->regs->irqenable2);
  1271. }
  1272. #endif /* CONFIG_PM */
  1273. #else
  1274. #define omap_gpio_runtime_suspend NULL
  1275. #define omap_gpio_runtime_resume NULL
  1276. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1277. #endif
  1278. static const struct dev_pm_ops gpio_pm_ops = {
  1279. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1280. NULL)
  1281. };
  1282. #if defined(CONFIG_OF)
  1283. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1284. .revision = OMAP24XX_GPIO_REVISION,
  1285. .direction = OMAP24XX_GPIO_OE,
  1286. .datain = OMAP24XX_GPIO_DATAIN,
  1287. .dataout = OMAP24XX_GPIO_DATAOUT,
  1288. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1289. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1290. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1291. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1292. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1293. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1294. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1295. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1296. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1297. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1298. .ctrl = OMAP24XX_GPIO_CTRL,
  1299. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1300. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1301. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1302. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1303. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1304. };
  1305. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1306. .revision = OMAP4_GPIO_REVISION,
  1307. .direction = OMAP4_GPIO_OE,
  1308. .datain = OMAP4_GPIO_DATAIN,
  1309. .dataout = OMAP4_GPIO_DATAOUT,
  1310. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1311. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1312. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1313. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1314. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1315. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1316. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1317. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1318. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1319. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1320. .ctrl = OMAP4_GPIO_CTRL,
  1321. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1322. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1323. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1324. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1325. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1326. };
  1327. static const struct omap_gpio_platform_data omap2_pdata = {
  1328. .regs = &omap2_gpio_regs,
  1329. .bank_width = 32,
  1330. .dbck_flag = false,
  1331. };
  1332. static const struct omap_gpio_platform_data omap3_pdata = {
  1333. .regs = &omap2_gpio_regs,
  1334. .bank_width = 32,
  1335. .dbck_flag = true,
  1336. };
  1337. static const struct omap_gpio_platform_data omap4_pdata = {
  1338. .regs = &omap4_gpio_regs,
  1339. .bank_width = 32,
  1340. .dbck_flag = true,
  1341. };
  1342. static const struct of_device_id omap_gpio_match[] = {
  1343. {
  1344. .compatible = "ti,omap4-gpio",
  1345. .data = &omap4_pdata,
  1346. },
  1347. {
  1348. .compatible = "ti,omap3-gpio",
  1349. .data = &omap3_pdata,
  1350. },
  1351. {
  1352. .compatible = "ti,omap2-gpio",
  1353. .data = &omap2_pdata,
  1354. },
  1355. { },
  1356. };
  1357. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1358. #endif
  1359. static struct platform_driver omap_gpio_driver = {
  1360. .probe = omap_gpio_probe,
  1361. .remove = omap_gpio_remove,
  1362. .driver = {
  1363. .name = "omap_gpio",
  1364. .pm = &gpio_pm_ops,
  1365. .of_match_table = of_match_ptr(omap_gpio_match),
  1366. },
  1367. };
  1368. /*
  1369. * gpio driver register needs to be done before
  1370. * machine_init functions access gpio APIs.
  1371. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1372. */
  1373. static int __init omap_gpio_drv_reg(void)
  1374. {
  1375. return platform_driver_register(&omap_gpio_driver);
  1376. }
  1377. postcore_initcall(omap_gpio_drv_reg);
  1378. static void __exit omap_gpio_exit(void)
  1379. {
  1380. platform_driver_unregister(&omap_gpio_driver);
  1381. }
  1382. module_exit(omap_gpio_exit);
  1383. MODULE_DESCRIPTION("omap gpio driver");
  1384. MODULE_ALIAS("platform:gpio-omap");
  1385. MODULE_LICENSE("GPL v2");