gfx_v8_0.c 244 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  619. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  620. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. /* chain ib ucode isn't formal released, just disable it by far
  884. * TODO: when ucod ready we should use ucode version to judge if
  885. * chain-ib support or not.
  886. */
  887. adev->virt.chained_ib_support = false;
  888. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  890. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  891. if (err)
  892. goto out;
  893. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  894. if (err)
  895. goto out;
  896. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  897. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  898. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  900. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  901. if (err)
  902. goto out;
  903. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  904. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  905. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  906. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  907. adev->gfx.rlc.save_and_restore_offset =
  908. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  909. adev->gfx.rlc.clear_state_descriptor_offset =
  910. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  911. adev->gfx.rlc.avail_scratch_ram_locations =
  912. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  913. adev->gfx.rlc.reg_restore_list_size =
  914. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  915. adev->gfx.rlc.reg_list_format_start =
  916. le32_to_cpu(rlc_hdr->reg_list_format_start);
  917. adev->gfx.rlc.reg_list_format_separate_start =
  918. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  919. adev->gfx.rlc.starting_offsets_start =
  920. le32_to_cpu(rlc_hdr->starting_offsets_start);
  921. adev->gfx.rlc.reg_list_format_size_bytes =
  922. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  923. adev->gfx.rlc.reg_list_size_bytes =
  924. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  925. adev->gfx.rlc.register_list_format =
  926. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  927. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  928. if (!adev->gfx.rlc.register_list_format) {
  929. err = -ENOMEM;
  930. goto out;
  931. }
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  936. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  941. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  942. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  943. if (err)
  944. goto out;
  945. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  946. if (err)
  947. goto out;
  948. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  949. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  950. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  951. if ((adev->asic_type != CHIP_STONEY) &&
  952. (adev->asic_type != CHIP_TOPAZ)) {
  953. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  954. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  955. if (!err) {
  956. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  957. if (err)
  958. goto out;
  959. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  960. adev->gfx.mec2_fw->data;
  961. adev->gfx.mec2_fw_version =
  962. le32_to_cpu(cp_hdr->header.ucode_version);
  963. adev->gfx.mec2_feature_version =
  964. le32_to_cpu(cp_hdr->ucode_feature_version);
  965. } else {
  966. err = 0;
  967. adev->gfx.mec2_fw = NULL;
  968. }
  969. }
  970. if (adev->firmware.smu_load) {
  971. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  972. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  973. info->fw = adev->gfx.pfp_fw;
  974. header = (const struct common_firmware_header *)info->fw->data;
  975. adev->firmware.fw_size +=
  976. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  979. info->fw = adev->gfx.me_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  985. info->fw = adev->gfx.ce_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  990. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  991. info->fw = adev->gfx.rlc_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  996. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  997. info->fw = adev->gfx.mec_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. /* we need account JT in */
  1002. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1005. if (amdgpu_sriov_vf(adev)) {
  1006. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1007. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1008. info->fw = adev->gfx.mec_fw;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1011. }
  1012. if (adev->gfx.mec2_fw) {
  1013. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1014. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1015. info->fw = adev->gfx.mec2_fw;
  1016. header = (const struct common_firmware_header *)info->fw->data;
  1017. adev->firmware.fw_size +=
  1018. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1019. }
  1020. }
  1021. out:
  1022. if (err) {
  1023. dev_err(adev->dev,
  1024. "gfx8: Failed to load firmware \"%s\"\n",
  1025. fw_name);
  1026. release_firmware(adev->gfx.pfp_fw);
  1027. adev->gfx.pfp_fw = NULL;
  1028. release_firmware(adev->gfx.me_fw);
  1029. adev->gfx.me_fw = NULL;
  1030. release_firmware(adev->gfx.ce_fw);
  1031. adev->gfx.ce_fw = NULL;
  1032. release_firmware(adev->gfx.rlc_fw);
  1033. adev->gfx.rlc_fw = NULL;
  1034. release_firmware(adev->gfx.mec_fw);
  1035. adev->gfx.mec_fw = NULL;
  1036. release_firmware(adev->gfx.mec2_fw);
  1037. adev->gfx.mec2_fw = NULL;
  1038. }
  1039. return err;
  1040. }
  1041. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1042. volatile u32 *buffer)
  1043. {
  1044. u32 count = 0, i;
  1045. const struct cs_section_def *sect = NULL;
  1046. const struct cs_extent_def *ext = NULL;
  1047. if (adev->gfx.rlc.cs_data == NULL)
  1048. return;
  1049. if (buffer == NULL)
  1050. return;
  1051. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1052. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1054. buffer[count++] = cpu_to_le32(0x80000000);
  1055. buffer[count++] = cpu_to_le32(0x80000000);
  1056. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1057. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1058. if (sect->id == SECT_CONTEXT) {
  1059. buffer[count++] =
  1060. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1061. buffer[count++] = cpu_to_le32(ext->reg_index -
  1062. PACKET3_SET_CONTEXT_REG_START);
  1063. for (i = 0; i < ext->reg_count; i++)
  1064. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1065. } else {
  1066. return;
  1067. }
  1068. }
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1071. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1072. PACKET3_SET_CONTEXT_REG_START);
  1073. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1074. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1077. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1078. buffer[count++] = cpu_to_le32(0);
  1079. }
  1080. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1081. {
  1082. const __le32 *fw_data;
  1083. volatile u32 *dst_ptr;
  1084. int me, i, max_me = 4;
  1085. u32 bo_offset = 0;
  1086. u32 table_offset, table_size;
  1087. if (adev->asic_type == CHIP_CARRIZO)
  1088. max_me = 5;
  1089. /* write the cp table buffer */
  1090. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1091. for (me = 0; me < max_me; me++) {
  1092. if (me == 0) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.ce_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 1) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.pfp_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 2) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.me_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 3) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. } else if (me == 4) {
  1125. const struct gfx_firmware_header_v1_0 *hdr =
  1126. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1127. fw_data = (const __le32 *)
  1128. (adev->gfx.mec2_fw->data +
  1129. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1130. table_offset = le32_to_cpu(hdr->jt_offset);
  1131. table_size = le32_to_cpu(hdr->jt_size);
  1132. }
  1133. for (i = 0; i < table_size; i ++) {
  1134. dst_ptr[bo_offset + i] =
  1135. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1136. }
  1137. bo_offset += table_size;
  1138. }
  1139. }
  1140. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. /* clear state block */
  1144. if (adev->gfx.rlc.clear_state_obj) {
  1145. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1146. if (unlikely(r != 0))
  1147. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1148. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1150. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1151. adev->gfx.rlc.clear_state_obj = NULL;
  1152. }
  1153. /* jump table block */
  1154. if (adev->gfx.rlc.cp_table_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1161. adev->gfx.rlc.cp_table_obj = NULL;
  1162. }
  1163. }
  1164. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1165. {
  1166. volatile u32 *dst_ptr;
  1167. u32 dws;
  1168. const struct cs_section_def *cs_data;
  1169. int r;
  1170. adev->gfx.rlc.cs_data = vi_cs_data;
  1171. cs_data = adev->gfx.rlc.cs_data;
  1172. if (cs_data) {
  1173. /* clear state block */
  1174. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1175. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1176. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_VRAM,
  1178. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1179. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1180. NULL, NULL,
  1181. &adev->gfx.rlc.clear_state_obj);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. }
  1188. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1189. if (unlikely(r != 0)) {
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1194. &adev->gfx.rlc.clear_state_gpu_addr);
  1195. if (r) {
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1202. if (r) {
  1203. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. /* set up the cs buffer */
  1208. dst_ptr = adev->gfx.rlc.cs_ptr;
  1209. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1210. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1211. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1212. }
  1213. if ((adev->asic_type == CHIP_CARRIZO) ||
  1214. (adev->asic_type == CHIP_STONEY)) {
  1215. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1216. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1217. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1218. AMDGPU_GEM_DOMAIN_VRAM,
  1219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1220. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1221. NULL, NULL,
  1222. &adev->gfx.rlc.cp_table_obj);
  1223. if (r) {
  1224. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1225. return r;
  1226. }
  1227. }
  1228. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1229. if (unlikely(r != 0)) {
  1230. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1234. &adev->gfx.rlc.cp_table_gpu_addr);
  1235. if (r) {
  1236. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1237. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1241. if (r) {
  1242. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. cz_init_cp_jump_table(adev);
  1246. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1247. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1248. }
  1249. return 0;
  1250. }
  1251. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1252. {
  1253. int r;
  1254. if (adev->gfx.mec.hpd_eop_obj) {
  1255. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1256. if (unlikely(r != 0))
  1257. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1258. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1260. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1261. adev->gfx.mec.hpd_eop_obj = NULL;
  1262. }
  1263. }
  1264. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *ring,
  1266. struct amdgpu_irq_src *irq)
  1267. {
  1268. int r = 0;
  1269. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1270. if (r)
  1271. return r;
  1272. ring->adev = NULL;
  1273. ring->ring_obj = NULL;
  1274. ring->use_doorbell = true;
  1275. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1276. if (adev->gfx.mec2_fw) {
  1277. ring->me = 2;
  1278. ring->pipe = 0;
  1279. } else {
  1280. ring->me = 1;
  1281. ring->pipe = 1;
  1282. }
  1283. irq->data = ring;
  1284. ring->queue = 0;
  1285. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1286. r = amdgpu_ring_init(adev, ring, 1024,
  1287. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1288. if (r)
  1289. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1290. return r;
  1291. }
  1292. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1293. struct amdgpu_irq_src *irq)
  1294. {
  1295. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1296. amdgpu_ring_fini(ring);
  1297. irq->data = NULL;
  1298. }
  1299. #define MEC_HPD_SIZE 2048
  1300. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1301. {
  1302. int r;
  1303. u32 *hpd;
  1304. /*
  1305. * we assign only 1 pipe because all other pipes will
  1306. * be handled by KFD
  1307. */
  1308. adev->gfx.mec.num_mec = 1;
  1309. adev->gfx.mec.num_pipe = 1;
  1310. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1311. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1312. r = amdgpu_bo_create(adev,
  1313. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1314. PAGE_SIZE, true,
  1315. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1316. &adev->gfx.mec.hpd_eop_obj);
  1317. if (r) {
  1318. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1319. return r;
  1320. }
  1321. }
  1322. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1323. if (unlikely(r != 0)) {
  1324. gfx_v8_0_mec_fini(adev);
  1325. return r;
  1326. }
  1327. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1328. &adev->gfx.mec.hpd_eop_gpu_addr);
  1329. if (r) {
  1330. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1331. gfx_v8_0_mec_fini(adev);
  1332. return r;
  1333. }
  1334. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1335. if (r) {
  1336. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1337. gfx_v8_0_mec_fini(adev);
  1338. return r;
  1339. }
  1340. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1341. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1342. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1343. return 0;
  1344. }
  1345. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1346. {
  1347. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1348. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1349. }
  1350. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1351. {
  1352. int r;
  1353. u32 *hpd;
  1354. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1355. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1356. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1357. &kiq->eop_gpu_addr, (void **)&hpd);
  1358. if (r) {
  1359. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1360. return r;
  1361. }
  1362. memset(hpd, 0, MEC_HPD_SIZE);
  1363. amdgpu_bo_kunmap(kiq->eop_obj);
  1364. return 0;
  1365. }
  1366. static const u32 vgpr_init_compute_shader[] =
  1367. {
  1368. 0x7e000209, 0x7e020208,
  1369. 0x7e040207, 0x7e060206,
  1370. 0x7e080205, 0x7e0a0204,
  1371. 0x7e0c0203, 0x7e0e0202,
  1372. 0x7e100201, 0x7e120200,
  1373. 0x7e140209, 0x7e160208,
  1374. 0x7e180207, 0x7e1a0206,
  1375. 0x7e1c0205, 0x7e1e0204,
  1376. 0x7e200203, 0x7e220202,
  1377. 0x7e240201, 0x7e260200,
  1378. 0x7e280209, 0x7e2a0208,
  1379. 0x7e2c0207, 0x7e2e0206,
  1380. 0x7e300205, 0x7e320204,
  1381. 0x7e340203, 0x7e360202,
  1382. 0x7e380201, 0x7e3a0200,
  1383. 0x7e3c0209, 0x7e3e0208,
  1384. 0x7e400207, 0x7e420206,
  1385. 0x7e440205, 0x7e460204,
  1386. 0x7e480203, 0x7e4a0202,
  1387. 0x7e4c0201, 0x7e4e0200,
  1388. 0x7e500209, 0x7e520208,
  1389. 0x7e540207, 0x7e560206,
  1390. 0x7e580205, 0x7e5a0204,
  1391. 0x7e5c0203, 0x7e5e0202,
  1392. 0x7e600201, 0x7e620200,
  1393. 0x7e640209, 0x7e660208,
  1394. 0x7e680207, 0x7e6a0206,
  1395. 0x7e6c0205, 0x7e6e0204,
  1396. 0x7e700203, 0x7e720202,
  1397. 0x7e740201, 0x7e760200,
  1398. 0x7e780209, 0x7e7a0208,
  1399. 0x7e7c0207, 0x7e7e0206,
  1400. 0xbf8a0000, 0xbf810000,
  1401. };
  1402. static const u32 sgpr_init_compute_shader[] =
  1403. {
  1404. 0xbe8a0100, 0xbe8c0102,
  1405. 0xbe8e0104, 0xbe900106,
  1406. 0xbe920108, 0xbe940100,
  1407. 0xbe960102, 0xbe980104,
  1408. 0xbe9a0106, 0xbe9c0108,
  1409. 0xbe9e0100, 0xbea00102,
  1410. 0xbea20104, 0xbea40106,
  1411. 0xbea60108, 0xbea80100,
  1412. 0xbeaa0102, 0xbeac0104,
  1413. 0xbeae0106, 0xbeb00108,
  1414. 0xbeb20100, 0xbeb40102,
  1415. 0xbeb60104, 0xbeb80106,
  1416. 0xbeba0108, 0xbebc0100,
  1417. 0xbebe0102, 0xbec00104,
  1418. 0xbec20106, 0xbec40108,
  1419. 0xbec60100, 0xbec80102,
  1420. 0xbee60004, 0xbee70005,
  1421. 0xbeea0006, 0xbeeb0007,
  1422. 0xbee80008, 0xbee90009,
  1423. 0xbefc0000, 0xbf8a0000,
  1424. 0xbf810000, 0x00000000,
  1425. };
  1426. static const u32 vgpr_init_regs[] =
  1427. {
  1428. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1429. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1430. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1431. mmCOMPUTE_NUM_THREAD_Y, 1,
  1432. mmCOMPUTE_NUM_THREAD_Z, 1,
  1433. mmCOMPUTE_PGM_RSRC2, 20,
  1434. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1435. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1436. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1437. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1438. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1439. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1440. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1441. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1442. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1443. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1444. };
  1445. static const u32 sgpr1_init_regs[] =
  1446. {
  1447. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1448. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1449. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1450. mmCOMPUTE_NUM_THREAD_Y, 1,
  1451. mmCOMPUTE_NUM_THREAD_Z, 1,
  1452. mmCOMPUTE_PGM_RSRC2, 20,
  1453. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1454. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1455. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1456. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1457. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1458. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1459. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1460. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1461. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1462. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1463. };
  1464. static const u32 sgpr2_init_regs[] =
  1465. {
  1466. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1467. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1468. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1469. mmCOMPUTE_NUM_THREAD_Y, 1,
  1470. mmCOMPUTE_NUM_THREAD_Z, 1,
  1471. mmCOMPUTE_PGM_RSRC2, 20,
  1472. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1473. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1474. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1475. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1476. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1477. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1478. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1479. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1480. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1481. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1482. };
  1483. static const u32 sec_ded_counter_registers[] =
  1484. {
  1485. mmCPC_EDC_ATC_CNT,
  1486. mmCPC_EDC_SCRATCH_CNT,
  1487. mmCPC_EDC_UCODE_CNT,
  1488. mmCPF_EDC_ATC_CNT,
  1489. mmCPF_EDC_ROQ_CNT,
  1490. mmCPF_EDC_TAG_CNT,
  1491. mmCPG_EDC_ATC_CNT,
  1492. mmCPG_EDC_DMA_CNT,
  1493. mmCPG_EDC_TAG_CNT,
  1494. mmDC_EDC_CSINVOC_CNT,
  1495. mmDC_EDC_RESTORE_CNT,
  1496. mmDC_EDC_STATE_CNT,
  1497. mmGDS_EDC_CNT,
  1498. mmGDS_EDC_GRBM_CNT,
  1499. mmGDS_EDC_OA_DED,
  1500. mmSPI_EDC_CNT,
  1501. mmSQC_ATC_EDC_GATCL1_CNT,
  1502. mmSQC_EDC_CNT,
  1503. mmSQ_EDC_DED_CNT,
  1504. mmSQ_EDC_INFO,
  1505. mmSQ_EDC_SEC_CNT,
  1506. mmTCC_EDC_CNT,
  1507. mmTCP_ATC_EDC_GATCL1_CNT,
  1508. mmTCP_EDC_CNT,
  1509. mmTD_EDC_CNT
  1510. };
  1511. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1512. {
  1513. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1514. struct amdgpu_ib ib;
  1515. struct dma_fence *f = NULL;
  1516. int r, i;
  1517. u32 tmp;
  1518. unsigned total_size, vgpr_offset, sgpr_offset;
  1519. u64 gpu_addr;
  1520. /* only supported on CZ */
  1521. if (adev->asic_type != CHIP_CARRIZO)
  1522. return 0;
  1523. /* bail if the compute ring is not ready */
  1524. if (!ring->ready)
  1525. return 0;
  1526. tmp = RREG32(mmGB_EDC_MODE);
  1527. WREG32(mmGB_EDC_MODE, 0);
  1528. total_size =
  1529. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1530. total_size +=
  1531. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1532. total_size +=
  1533. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1534. total_size = ALIGN(total_size, 256);
  1535. vgpr_offset = total_size;
  1536. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1537. sgpr_offset = total_size;
  1538. total_size += sizeof(sgpr_init_compute_shader);
  1539. /* allocate an indirect buffer to put the commands in */
  1540. memset(&ib, 0, sizeof(ib));
  1541. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1542. if (r) {
  1543. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1544. return r;
  1545. }
  1546. /* load the compute shaders */
  1547. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1548. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1549. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1550. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1551. /* init the ib length to 0 */
  1552. ib.length_dw = 0;
  1553. /* VGPR */
  1554. /* write the register state for the compute dispatch */
  1555. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1556. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1557. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1558. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1559. }
  1560. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1561. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1562. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1563. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1564. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1565. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1566. /* write dispatch packet */
  1567. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1568. ib.ptr[ib.length_dw++] = 8; /* x */
  1569. ib.ptr[ib.length_dw++] = 1; /* y */
  1570. ib.ptr[ib.length_dw++] = 1; /* z */
  1571. ib.ptr[ib.length_dw++] =
  1572. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1573. /* write CS partial flush packet */
  1574. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1575. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1576. /* SGPR1 */
  1577. /* write the register state for the compute dispatch */
  1578. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1579. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1580. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1581. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1582. }
  1583. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1584. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1585. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1586. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1587. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1588. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1589. /* write dispatch packet */
  1590. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1591. ib.ptr[ib.length_dw++] = 8; /* x */
  1592. ib.ptr[ib.length_dw++] = 1; /* y */
  1593. ib.ptr[ib.length_dw++] = 1; /* z */
  1594. ib.ptr[ib.length_dw++] =
  1595. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1596. /* write CS partial flush packet */
  1597. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1598. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1599. /* SGPR2 */
  1600. /* write the register state for the compute dispatch */
  1601. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1602. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1603. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1604. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1605. }
  1606. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1607. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1608. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1609. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1610. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1611. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1612. /* write dispatch packet */
  1613. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1614. ib.ptr[ib.length_dw++] = 8; /* x */
  1615. ib.ptr[ib.length_dw++] = 1; /* y */
  1616. ib.ptr[ib.length_dw++] = 1; /* z */
  1617. ib.ptr[ib.length_dw++] =
  1618. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1619. /* write CS partial flush packet */
  1620. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1621. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1622. /* shedule the ib on the ring */
  1623. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1624. if (r) {
  1625. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1626. goto fail;
  1627. }
  1628. /* wait for the GPU to finish processing the IB */
  1629. r = dma_fence_wait(f, false);
  1630. if (r) {
  1631. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1632. goto fail;
  1633. }
  1634. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1635. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1636. WREG32(mmGB_EDC_MODE, tmp);
  1637. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1638. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1639. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1640. /* read back registers to clear the counters */
  1641. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1642. RREG32(sec_ded_counter_registers[i]);
  1643. fail:
  1644. amdgpu_ib_free(adev, &ib, NULL);
  1645. dma_fence_put(f);
  1646. return r;
  1647. }
  1648. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1649. {
  1650. u32 gb_addr_config;
  1651. u32 mc_shared_chmap, mc_arb_ramcfg;
  1652. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1653. u32 tmp;
  1654. int ret;
  1655. switch (adev->asic_type) {
  1656. case CHIP_TOPAZ:
  1657. adev->gfx.config.max_shader_engines = 1;
  1658. adev->gfx.config.max_tile_pipes = 2;
  1659. adev->gfx.config.max_cu_per_sh = 6;
  1660. adev->gfx.config.max_sh_per_se = 1;
  1661. adev->gfx.config.max_backends_per_se = 2;
  1662. adev->gfx.config.max_texture_channel_caches = 2;
  1663. adev->gfx.config.max_gprs = 256;
  1664. adev->gfx.config.max_gs_threads = 32;
  1665. adev->gfx.config.max_hw_contexts = 8;
  1666. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1667. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1668. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1669. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1670. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1671. break;
  1672. case CHIP_FIJI:
  1673. adev->gfx.config.max_shader_engines = 4;
  1674. adev->gfx.config.max_tile_pipes = 16;
  1675. adev->gfx.config.max_cu_per_sh = 16;
  1676. adev->gfx.config.max_sh_per_se = 1;
  1677. adev->gfx.config.max_backends_per_se = 4;
  1678. adev->gfx.config.max_texture_channel_caches = 16;
  1679. adev->gfx.config.max_gprs = 256;
  1680. adev->gfx.config.max_gs_threads = 32;
  1681. adev->gfx.config.max_hw_contexts = 8;
  1682. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1683. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1684. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1685. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1686. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1687. break;
  1688. case CHIP_POLARIS11:
  1689. case CHIP_POLARIS12:
  1690. ret = amdgpu_atombios_get_gfx_info(adev);
  1691. if (ret)
  1692. return ret;
  1693. adev->gfx.config.max_gprs = 256;
  1694. adev->gfx.config.max_gs_threads = 32;
  1695. adev->gfx.config.max_hw_contexts = 8;
  1696. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1697. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1698. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1699. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1700. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1701. break;
  1702. case CHIP_POLARIS10:
  1703. ret = amdgpu_atombios_get_gfx_info(adev);
  1704. if (ret)
  1705. return ret;
  1706. adev->gfx.config.max_gprs = 256;
  1707. adev->gfx.config.max_gs_threads = 32;
  1708. adev->gfx.config.max_hw_contexts = 8;
  1709. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1710. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1711. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1712. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1713. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1714. break;
  1715. case CHIP_TONGA:
  1716. adev->gfx.config.max_shader_engines = 4;
  1717. adev->gfx.config.max_tile_pipes = 8;
  1718. adev->gfx.config.max_cu_per_sh = 8;
  1719. adev->gfx.config.max_sh_per_se = 1;
  1720. adev->gfx.config.max_backends_per_se = 2;
  1721. adev->gfx.config.max_texture_channel_caches = 8;
  1722. adev->gfx.config.max_gprs = 256;
  1723. adev->gfx.config.max_gs_threads = 32;
  1724. adev->gfx.config.max_hw_contexts = 8;
  1725. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1726. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1727. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1728. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1729. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1730. break;
  1731. case CHIP_CARRIZO:
  1732. adev->gfx.config.max_shader_engines = 1;
  1733. adev->gfx.config.max_tile_pipes = 2;
  1734. adev->gfx.config.max_sh_per_se = 1;
  1735. adev->gfx.config.max_backends_per_se = 2;
  1736. switch (adev->pdev->revision) {
  1737. case 0xc4:
  1738. case 0x84:
  1739. case 0xc8:
  1740. case 0xcc:
  1741. case 0xe1:
  1742. case 0xe3:
  1743. /* B10 */
  1744. adev->gfx.config.max_cu_per_sh = 8;
  1745. break;
  1746. case 0xc5:
  1747. case 0x81:
  1748. case 0x85:
  1749. case 0xc9:
  1750. case 0xcd:
  1751. case 0xe2:
  1752. case 0xe4:
  1753. /* B8 */
  1754. adev->gfx.config.max_cu_per_sh = 6;
  1755. break;
  1756. case 0xc6:
  1757. case 0xca:
  1758. case 0xce:
  1759. case 0x88:
  1760. /* B6 */
  1761. adev->gfx.config.max_cu_per_sh = 6;
  1762. break;
  1763. case 0xc7:
  1764. case 0x87:
  1765. case 0xcb:
  1766. case 0xe5:
  1767. case 0x89:
  1768. default:
  1769. /* B4 */
  1770. adev->gfx.config.max_cu_per_sh = 4;
  1771. break;
  1772. }
  1773. adev->gfx.config.max_texture_channel_caches = 2;
  1774. adev->gfx.config.max_gprs = 256;
  1775. adev->gfx.config.max_gs_threads = 32;
  1776. adev->gfx.config.max_hw_contexts = 8;
  1777. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1778. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1779. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1780. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1781. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1782. break;
  1783. case CHIP_STONEY:
  1784. adev->gfx.config.max_shader_engines = 1;
  1785. adev->gfx.config.max_tile_pipes = 2;
  1786. adev->gfx.config.max_sh_per_se = 1;
  1787. adev->gfx.config.max_backends_per_se = 1;
  1788. switch (adev->pdev->revision) {
  1789. case 0xc0:
  1790. case 0xc1:
  1791. case 0xc2:
  1792. case 0xc4:
  1793. case 0xc8:
  1794. case 0xc9:
  1795. adev->gfx.config.max_cu_per_sh = 3;
  1796. break;
  1797. case 0xd0:
  1798. case 0xd1:
  1799. case 0xd2:
  1800. default:
  1801. adev->gfx.config.max_cu_per_sh = 2;
  1802. break;
  1803. }
  1804. adev->gfx.config.max_texture_channel_caches = 2;
  1805. adev->gfx.config.max_gprs = 256;
  1806. adev->gfx.config.max_gs_threads = 16;
  1807. adev->gfx.config.max_hw_contexts = 8;
  1808. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1809. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1810. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1811. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1812. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1813. break;
  1814. default:
  1815. adev->gfx.config.max_shader_engines = 2;
  1816. adev->gfx.config.max_tile_pipes = 4;
  1817. adev->gfx.config.max_cu_per_sh = 2;
  1818. adev->gfx.config.max_sh_per_se = 1;
  1819. adev->gfx.config.max_backends_per_se = 2;
  1820. adev->gfx.config.max_texture_channel_caches = 4;
  1821. adev->gfx.config.max_gprs = 256;
  1822. adev->gfx.config.max_gs_threads = 32;
  1823. adev->gfx.config.max_hw_contexts = 8;
  1824. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1825. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1826. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1827. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1828. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1829. break;
  1830. }
  1831. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1832. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1833. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1834. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1835. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1836. if (adev->flags & AMD_IS_APU) {
  1837. /* Get memory bank mapping mode. */
  1838. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1839. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1840. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1841. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1842. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1843. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1844. /* Validate settings in case only one DIMM installed. */
  1845. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1846. dimm00_addr_map = 0;
  1847. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1848. dimm01_addr_map = 0;
  1849. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1850. dimm10_addr_map = 0;
  1851. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1852. dimm11_addr_map = 0;
  1853. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1854. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1855. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1856. adev->gfx.config.mem_row_size_in_kb = 2;
  1857. else
  1858. adev->gfx.config.mem_row_size_in_kb = 1;
  1859. } else {
  1860. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1861. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1862. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1863. adev->gfx.config.mem_row_size_in_kb = 4;
  1864. }
  1865. adev->gfx.config.shader_engine_tile_size = 32;
  1866. adev->gfx.config.num_gpus = 1;
  1867. adev->gfx.config.multi_gpu_tile_size = 64;
  1868. /* fix up row size */
  1869. switch (adev->gfx.config.mem_row_size_in_kb) {
  1870. case 1:
  1871. default:
  1872. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1873. break;
  1874. case 2:
  1875. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1876. break;
  1877. case 4:
  1878. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1879. break;
  1880. }
  1881. adev->gfx.config.gb_addr_config = gb_addr_config;
  1882. return 0;
  1883. }
  1884. static int gfx_v8_0_sw_init(void *handle)
  1885. {
  1886. int i, r;
  1887. struct amdgpu_ring *ring;
  1888. struct amdgpu_kiq *kiq;
  1889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1890. /* KIQ event */
  1891. r = amdgpu_irq_add_id(adev, 178, &adev->gfx.kiq.irq);
  1892. if (r)
  1893. return r;
  1894. /* EOP Event */
  1895. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1896. if (r)
  1897. return r;
  1898. /* Privileged reg */
  1899. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1900. if (r)
  1901. return r;
  1902. /* Privileged inst */
  1903. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1904. if (r)
  1905. return r;
  1906. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1907. gfx_v8_0_scratch_init(adev);
  1908. r = gfx_v8_0_init_microcode(adev);
  1909. if (r) {
  1910. DRM_ERROR("Failed to load gfx firmware!\n");
  1911. return r;
  1912. }
  1913. r = gfx_v8_0_rlc_init(adev);
  1914. if (r) {
  1915. DRM_ERROR("Failed to init rlc BOs!\n");
  1916. return r;
  1917. }
  1918. r = gfx_v8_0_mec_init(adev);
  1919. if (r) {
  1920. DRM_ERROR("Failed to init MEC BOs!\n");
  1921. return r;
  1922. }
  1923. r = gfx_v8_0_kiq_init(adev);
  1924. if (r) {
  1925. DRM_ERROR("Failed to init KIQ BOs!\n");
  1926. return r;
  1927. }
  1928. kiq = &adev->gfx.kiq;
  1929. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1930. if (r)
  1931. return r;
  1932. /* set up the gfx ring */
  1933. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1934. ring = &adev->gfx.gfx_ring[i];
  1935. ring->ring_obj = NULL;
  1936. sprintf(ring->name, "gfx");
  1937. /* no gfx doorbells on iceland */
  1938. if (adev->asic_type != CHIP_TOPAZ) {
  1939. ring->use_doorbell = true;
  1940. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1941. }
  1942. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1943. AMDGPU_CP_IRQ_GFX_EOP);
  1944. if (r)
  1945. return r;
  1946. }
  1947. /* set up the compute queues */
  1948. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1949. unsigned irq_type;
  1950. /* max 32 queues per MEC */
  1951. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1952. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1953. break;
  1954. }
  1955. ring = &adev->gfx.compute_ring[i];
  1956. ring->ring_obj = NULL;
  1957. ring->use_doorbell = true;
  1958. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1959. ring->me = 1; /* first MEC */
  1960. ring->pipe = i / 8;
  1961. ring->queue = i % 8;
  1962. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1963. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1964. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1965. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1966. irq_type);
  1967. if (r)
  1968. return r;
  1969. }
  1970. /* reserve GDS, GWS and OA resource for gfx */
  1971. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1972. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1973. &adev->gds.gds_gfx_bo, NULL, NULL);
  1974. if (r)
  1975. return r;
  1976. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1977. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1978. &adev->gds.gws_gfx_bo, NULL, NULL);
  1979. if (r)
  1980. return r;
  1981. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1982. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1983. &adev->gds.oa_gfx_bo, NULL, NULL);
  1984. if (r)
  1985. return r;
  1986. adev->gfx.ce_ram_size = 0x8000;
  1987. r = gfx_v8_0_gpu_early_init(adev);
  1988. if (r)
  1989. return r;
  1990. return 0;
  1991. }
  1992. static int gfx_v8_0_sw_fini(void *handle)
  1993. {
  1994. int i;
  1995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1996. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1997. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1998. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1999. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2000. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2001. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2002. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2003. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2004. gfx_v8_0_kiq_fini(adev);
  2005. gfx_v8_0_mec_fini(adev);
  2006. gfx_v8_0_rlc_fini(adev);
  2007. gfx_v8_0_free_microcode(adev);
  2008. return 0;
  2009. }
  2010. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2011. {
  2012. uint32_t *modearray, *mod2array;
  2013. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2014. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2015. u32 reg_offset;
  2016. modearray = adev->gfx.config.tile_mode_array;
  2017. mod2array = adev->gfx.config.macrotile_mode_array;
  2018. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2019. modearray[reg_offset] = 0;
  2020. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2021. mod2array[reg_offset] = 0;
  2022. switch (adev->asic_type) {
  2023. case CHIP_TOPAZ:
  2024. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2028. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2032. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2036. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2040. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2044. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2048. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2051. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2052. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2053. PIPE_CONFIG(ADDR_SURF_P2));
  2054. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P2) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2058. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2062. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2066. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2070. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2074. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2078. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2082. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2086. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2087. PIPE_CONFIG(ADDR_SURF_P2) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2090. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2094. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2098. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2102. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2106. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2110. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2114. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2118. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2122. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2126. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2129. NUM_BANKS(ADDR_SURF_8_BANK));
  2130. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2133. NUM_BANKS(ADDR_SURF_8_BANK));
  2134. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2137. NUM_BANKS(ADDR_SURF_8_BANK));
  2138. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2141. NUM_BANKS(ADDR_SURF_8_BANK));
  2142. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2145. NUM_BANKS(ADDR_SURF_8_BANK));
  2146. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2149. NUM_BANKS(ADDR_SURF_8_BANK));
  2150. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2153. NUM_BANKS(ADDR_SURF_8_BANK));
  2154. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2157. NUM_BANKS(ADDR_SURF_16_BANK));
  2158. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2161. NUM_BANKS(ADDR_SURF_16_BANK));
  2162. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2165. NUM_BANKS(ADDR_SURF_16_BANK));
  2166. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2173. NUM_BANKS(ADDR_SURF_16_BANK));
  2174. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2177. NUM_BANKS(ADDR_SURF_16_BANK));
  2178. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_8_BANK));
  2182. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2183. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2184. reg_offset != 23)
  2185. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2186. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2187. if (reg_offset != 7)
  2188. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2189. break;
  2190. case CHIP_FIJI:
  2191. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2195. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2199. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2203. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2207. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2211. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2215. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2219. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2221. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2223. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2225. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2233. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2241. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2245. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2249. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2253. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2254. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2257. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2258. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2261. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2265. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2269. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2273. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2274. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2277. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2281. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2282. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2285. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2289. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2293. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2301. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2305. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2306. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2309. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2310. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2313. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2316. NUM_BANKS(ADDR_SURF_8_BANK));
  2317. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2320. NUM_BANKS(ADDR_SURF_8_BANK));
  2321. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2324. NUM_BANKS(ADDR_SURF_8_BANK));
  2325. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2328. NUM_BANKS(ADDR_SURF_8_BANK));
  2329. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2332. NUM_BANKS(ADDR_SURF_8_BANK));
  2333. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2336. NUM_BANKS(ADDR_SURF_8_BANK));
  2337. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2364. NUM_BANKS(ADDR_SURF_8_BANK));
  2365. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2368. NUM_BANKS(ADDR_SURF_4_BANK));
  2369. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2370. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2371. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2372. if (reg_offset != 7)
  2373. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2374. break;
  2375. case CHIP_TONGA:
  2376. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2380. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2384. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2388. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2392. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2396. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2400. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2404. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2408. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2410. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2418. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2426. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2430. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2434. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2438. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2442. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2446. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2447. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2450. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2451. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2454. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2458. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2459. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2462. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2463. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2466. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2467. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2470. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2471. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2474. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2475. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2478. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2482. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2483. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2486. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2487. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2490. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2491. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2494. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2495. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2497. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2498. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2501. NUM_BANKS(ADDR_SURF_16_BANK));
  2502. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2505. NUM_BANKS(ADDR_SURF_16_BANK));
  2506. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2509. NUM_BANKS(ADDR_SURF_16_BANK));
  2510. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2513. NUM_BANKS(ADDR_SURF_16_BANK));
  2514. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK));
  2518. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2521. NUM_BANKS(ADDR_SURF_16_BANK));
  2522. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2529. NUM_BANKS(ADDR_SURF_16_BANK));
  2530. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2533. NUM_BANKS(ADDR_SURF_16_BANK));
  2534. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2537. NUM_BANKS(ADDR_SURF_16_BANK));
  2538. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2541. NUM_BANKS(ADDR_SURF_16_BANK));
  2542. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2545. NUM_BANKS(ADDR_SURF_8_BANK));
  2546. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2549. NUM_BANKS(ADDR_SURF_4_BANK));
  2550. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2551. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2552. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2553. NUM_BANKS(ADDR_SURF_4_BANK));
  2554. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2555. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2556. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2557. if (reg_offset != 7)
  2558. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2559. break;
  2560. case CHIP_POLARIS11:
  2561. case CHIP_POLARIS12:
  2562. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2566. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2570. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2574. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2578. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2582. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2586. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2590. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2594. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2596. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2599. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2600. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2603. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2604. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2607. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2608. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2611. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2612. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2616. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2619. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2620. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2624. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2625. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2628. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2629. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2631. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2632. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2633. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2636. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2640. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2641. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2644. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2645. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2648. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2649. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2652. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2653. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2656. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2657. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2660. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2661. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2662. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2664. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2665. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2666. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2668. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2672. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2676. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2679. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2680. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2683. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2684. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2685. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2686. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2687. NUM_BANKS(ADDR_SURF_16_BANK));
  2688. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2689. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2690. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2691. NUM_BANKS(ADDR_SURF_16_BANK));
  2692. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2693. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2694. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2695. NUM_BANKS(ADDR_SURF_16_BANK));
  2696. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2699. NUM_BANKS(ADDR_SURF_16_BANK));
  2700. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2701. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2702. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2703. NUM_BANKS(ADDR_SURF_16_BANK));
  2704. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2707. NUM_BANKS(ADDR_SURF_16_BANK));
  2708. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2711. NUM_BANKS(ADDR_SURF_16_BANK));
  2712. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2715. NUM_BANKS(ADDR_SURF_16_BANK));
  2716. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2719. NUM_BANKS(ADDR_SURF_16_BANK));
  2720. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2723. NUM_BANKS(ADDR_SURF_16_BANK));
  2724. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2727. NUM_BANKS(ADDR_SURF_16_BANK));
  2728. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2731. NUM_BANKS(ADDR_SURF_16_BANK));
  2732. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2733. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2734. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2735. NUM_BANKS(ADDR_SURF_8_BANK));
  2736. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2739. NUM_BANKS(ADDR_SURF_4_BANK));
  2740. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2741. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2742. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2743. if (reg_offset != 7)
  2744. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2745. break;
  2746. case CHIP_POLARIS10:
  2747. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2751. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2755. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2759. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2763. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2767. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2771. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2775. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2777. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2779. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2781. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2782. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2784. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2785. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2786. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2789. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2790. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2793. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2797. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2801. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2805. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2809. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2810. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2813. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2814. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2817. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2818. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2821. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2822. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2825. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2826. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2828. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2829. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2830. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2833. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2834. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2837. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2838. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2841. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2842. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2845. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2846. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2849. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2850. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2853. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2857. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2859. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2861. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2863. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2865. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2867. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2869. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2870. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2871. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2872. NUM_BANKS(ADDR_SURF_16_BANK));
  2873. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2876. NUM_BANKS(ADDR_SURF_16_BANK));
  2877. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2880. NUM_BANKS(ADDR_SURF_16_BANK));
  2881. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2884. NUM_BANKS(ADDR_SURF_16_BANK));
  2885. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2908. NUM_BANKS(ADDR_SURF_16_BANK));
  2909. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2912. NUM_BANKS(ADDR_SURF_16_BANK));
  2913. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2916. NUM_BANKS(ADDR_SURF_8_BANK));
  2917. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2920. NUM_BANKS(ADDR_SURF_4_BANK));
  2921. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2924. NUM_BANKS(ADDR_SURF_4_BANK));
  2925. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2926. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2927. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2928. if (reg_offset != 7)
  2929. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2930. break;
  2931. case CHIP_STONEY:
  2932. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2936. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2940. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2944. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2948. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2952. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2956. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2960. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2961. PIPE_CONFIG(ADDR_SURF_P2));
  2962. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2966. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2970. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2974. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2975. PIPE_CONFIG(ADDR_SURF_P2) |
  2976. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2978. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2979. PIPE_CONFIG(ADDR_SURF_P2) |
  2980. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2982. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2983. PIPE_CONFIG(ADDR_SURF_P2) |
  2984. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2986. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2990. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2991. PIPE_CONFIG(ADDR_SURF_P2) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2994. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2995. PIPE_CONFIG(ADDR_SURF_P2) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2998. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2999. PIPE_CONFIG(ADDR_SURF_P2) |
  3000. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3002. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3003. PIPE_CONFIG(ADDR_SURF_P2) |
  3004. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3006. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3007. PIPE_CONFIG(ADDR_SURF_P2) |
  3008. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3010. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3011. PIPE_CONFIG(ADDR_SURF_P2) |
  3012. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3014. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3015. PIPE_CONFIG(ADDR_SURF_P2) |
  3016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3018. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3019. PIPE_CONFIG(ADDR_SURF_P2) |
  3020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3022. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3026. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3030. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3034. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3037. NUM_BANKS(ADDR_SURF_8_BANK));
  3038. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3041. NUM_BANKS(ADDR_SURF_8_BANK));
  3042. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3045. NUM_BANKS(ADDR_SURF_8_BANK));
  3046. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3049. NUM_BANKS(ADDR_SURF_8_BANK));
  3050. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3053. NUM_BANKS(ADDR_SURF_8_BANK));
  3054. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3057. NUM_BANKS(ADDR_SURF_8_BANK));
  3058. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3061. NUM_BANKS(ADDR_SURF_8_BANK));
  3062. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3065. NUM_BANKS(ADDR_SURF_16_BANK));
  3066. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3069. NUM_BANKS(ADDR_SURF_16_BANK));
  3070. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3073. NUM_BANKS(ADDR_SURF_16_BANK));
  3074. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3077. NUM_BANKS(ADDR_SURF_16_BANK));
  3078. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3081. NUM_BANKS(ADDR_SURF_16_BANK));
  3082. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3085. NUM_BANKS(ADDR_SURF_16_BANK));
  3086. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3089. NUM_BANKS(ADDR_SURF_8_BANK));
  3090. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3091. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3092. reg_offset != 23)
  3093. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3094. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3095. if (reg_offset != 7)
  3096. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3097. break;
  3098. default:
  3099. dev_warn(adev->dev,
  3100. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3101. adev->asic_type);
  3102. case CHIP_CARRIZO:
  3103. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3107. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3111. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3115. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3119. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3123. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3127. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3131. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3132. PIPE_CONFIG(ADDR_SURF_P2));
  3133. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3134. PIPE_CONFIG(ADDR_SURF_P2) |
  3135. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3137. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3138. PIPE_CONFIG(ADDR_SURF_P2) |
  3139. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3141. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3142. PIPE_CONFIG(ADDR_SURF_P2) |
  3143. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3145. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3146. PIPE_CONFIG(ADDR_SURF_P2) |
  3147. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3149. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3150. PIPE_CONFIG(ADDR_SURF_P2) |
  3151. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3153. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3154. PIPE_CONFIG(ADDR_SURF_P2) |
  3155. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3157. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3158. PIPE_CONFIG(ADDR_SURF_P2) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3161. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3162. PIPE_CONFIG(ADDR_SURF_P2) |
  3163. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3165. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3166. PIPE_CONFIG(ADDR_SURF_P2) |
  3167. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3169. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3170. PIPE_CONFIG(ADDR_SURF_P2) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3173. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3174. PIPE_CONFIG(ADDR_SURF_P2) |
  3175. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3177. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3178. PIPE_CONFIG(ADDR_SURF_P2) |
  3179. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3181. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3182. PIPE_CONFIG(ADDR_SURF_P2) |
  3183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3185. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3186. PIPE_CONFIG(ADDR_SURF_P2) |
  3187. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3189. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3190. PIPE_CONFIG(ADDR_SURF_P2) |
  3191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3193. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3194. PIPE_CONFIG(ADDR_SURF_P2) |
  3195. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3197. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3198. PIPE_CONFIG(ADDR_SURF_P2) |
  3199. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3201. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3202. PIPE_CONFIG(ADDR_SURF_P2) |
  3203. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3205. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3208. NUM_BANKS(ADDR_SURF_8_BANK));
  3209. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3212. NUM_BANKS(ADDR_SURF_8_BANK));
  3213. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3216. NUM_BANKS(ADDR_SURF_8_BANK));
  3217. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3220. NUM_BANKS(ADDR_SURF_8_BANK));
  3221. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3224. NUM_BANKS(ADDR_SURF_8_BANK));
  3225. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3228. NUM_BANKS(ADDR_SURF_8_BANK));
  3229. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3232. NUM_BANKS(ADDR_SURF_8_BANK));
  3233. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3236. NUM_BANKS(ADDR_SURF_16_BANK));
  3237. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3240. NUM_BANKS(ADDR_SURF_16_BANK));
  3241. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3244. NUM_BANKS(ADDR_SURF_16_BANK));
  3245. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3248. NUM_BANKS(ADDR_SURF_16_BANK));
  3249. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3252. NUM_BANKS(ADDR_SURF_16_BANK));
  3253. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3256. NUM_BANKS(ADDR_SURF_16_BANK));
  3257. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3260. NUM_BANKS(ADDR_SURF_8_BANK));
  3261. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3262. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3263. reg_offset != 23)
  3264. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3265. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3266. if (reg_offset != 7)
  3267. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3268. break;
  3269. }
  3270. }
  3271. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3272. u32 se_num, u32 sh_num, u32 instance)
  3273. {
  3274. u32 data;
  3275. if (instance == 0xffffffff)
  3276. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3277. else
  3278. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3279. if (se_num == 0xffffffff)
  3280. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3281. else
  3282. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3283. if (sh_num == 0xffffffff)
  3284. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3285. else
  3286. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3287. WREG32(mmGRBM_GFX_INDEX, data);
  3288. }
  3289. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3290. {
  3291. return (u32)((1ULL << bit_width) - 1);
  3292. }
  3293. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3294. {
  3295. u32 data, mask;
  3296. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3297. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3298. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3299. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3300. adev->gfx.config.max_sh_per_se);
  3301. return (~data) & mask;
  3302. }
  3303. static void
  3304. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3305. {
  3306. switch (adev->asic_type) {
  3307. case CHIP_FIJI:
  3308. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3309. RB_XSEL2(1) | PKR_MAP(2) |
  3310. PKR_XSEL(1) | PKR_YSEL(1) |
  3311. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3312. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3313. SE_PAIR_YSEL(2);
  3314. break;
  3315. case CHIP_TONGA:
  3316. case CHIP_POLARIS10:
  3317. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3318. SE_XSEL(1) | SE_YSEL(1);
  3319. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3320. SE_PAIR_YSEL(2);
  3321. break;
  3322. case CHIP_TOPAZ:
  3323. case CHIP_CARRIZO:
  3324. *rconf |= RB_MAP_PKR0(2);
  3325. *rconf1 |= 0x0;
  3326. break;
  3327. case CHIP_POLARIS11:
  3328. case CHIP_POLARIS12:
  3329. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3330. SE_XSEL(1) | SE_YSEL(1);
  3331. *rconf1 |= 0x0;
  3332. break;
  3333. case CHIP_STONEY:
  3334. *rconf |= 0x0;
  3335. *rconf1 |= 0x0;
  3336. break;
  3337. default:
  3338. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3339. break;
  3340. }
  3341. }
  3342. static void
  3343. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3344. u32 raster_config, u32 raster_config_1,
  3345. unsigned rb_mask, unsigned num_rb)
  3346. {
  3347. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3348. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3349. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3350. unsigned rb_per_se = num_rb / num_se;
  3351. unsigned se_mask[4];
  3352. unsigned se;
  3353. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3354. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3355. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3356. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3357. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3358. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3359. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3360. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3361. (!se_mask[2] && !se_mask[3]))) {
  3362. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3363. if (!se_mask[0] && !se_mask[1]) {
  3364. raster_config_1 |=
  3365. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3366. } else {
  3367. raster_config_1 |=
  3368. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3369. }
  3370. }
  3371. for (se = 0; se < num_se; se++) {
  3372. unsigned raster_config_se = raster_config;
  3373. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3374. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3375. int idx = (se / 2) * 2;
  3376. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3377. raster_config_se &= ~SE_MAP_MASK;
  3378. if (!se_mask[idx]) {
  3379. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3380. } else {
  3381. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3382. }
  3383. }
  3384. pkr0_mask &= rb_mask;
  3385. pkr1_mask &= rb_mask;
  3386. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3387. raster_config_se &= ~PKR_MAP_MASK;
  3388. if (!pkr0_mask) {
  3389. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3390. } else {
  3391. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3392. }
  3393. }
  3394. if (rb_per_se >= 2) {
  3395. unsigned rb0_mask = 1 << (se * rb_per_se);
  3396. unsigned rb1_mask = rb0_mask << 1;
  3397. rb0_mask &= rb_mask;
  3398. rb1_mask &= rb_mask;
  3399. if (!rb0_mask || !rb1_mask) {
  3400. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3401. if (!rb0_mask) {
  3402. raster_config_se |=
  3403. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3404. } else {
  3405. raster_config_se |=
  3406. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3407. }
  3408. }
  3409. if (rb_per_se > 2) {
  3410. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3411. rb1_mask = rb0_mask << 1;
  3412. rb0_mask &= rb_mask;
  3413. rb1_mask &= rb_mask;
  3414. if (!rb0_mask || !rb1_mask) {
  3415. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3416. if (!rb0_mask) {
  3417. raster_config_se |=
  3418. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3419. } else {
  3420. raster_config_se |=
  3421. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3422. }
  3423. }
  3424. }
  3425. }
  3426. /* GRBM_GFX_INDEX has a different offset on VI */
  3427. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3428. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3429. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3430. }
  3431. /* GRBM_GFX_INDEX has a different offset on VI */
  3432. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3433. }
  3434. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3435. {
  3436. int i, j;
  3437. u32 data;
  3438. u32 raster_config = 0, raster_config_1 = 0;
  3439. u32 active_rbs = 0;
  3440. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3441. adev->gfx.config.max_sh_per_se;
  3442. unsigned num_rb_pipes;
  3443. mutex_lock(&adev->grbm_idx_mutex);
  3444. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3445. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3446. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3447. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3448. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3449. rb_bitmap_width_per_sh);
  3450. }
  3451. }
  3452. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3453. adev->gfx.config.backend_enable_mask = active_rbs;
  3454. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3455. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3456. adev->gfx.config.max_shader_engines, 16);
  3457. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3458. if (!adev->gfx.config.backend_enable_mask ||
  3459. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3460. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3461. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3462. } else {
  3463. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3464. adev->gfx.config.backend_enable_mask,
  3465. num_rb_pipes);
  3466. }
  3467. /* cache the values for userspace */
  3468. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3469. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3470. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3471. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3472. RREG32(mmCC_RB_BACKEND_DISABLE);
  3473. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3474. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3475. adev->gfx.config.rb_config[i][j].raster_config =
  3476. RREG32(mmPA_SC_RASTER_CONFIG);
  3477. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3478. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3479. }
  3480. }
  3481. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3482. mutex_unlock(&adev->grbm_idx_mutex);
  3483. }
  3484. /**
  3485. * gfx_v8_0_init_compute_vmid - gart enable
  3486. *
  3487. * @rdev: amdgpu_device pointer
  3488. *
  3489. * Initialize compute vmid sh_mem registers
  3490. *
  3491. */
  3492. #define DEFAULT_SH_MEM_BASES (0x6000)
  3493. #define FIRST_COMPUTE_VMID (8)
  3494. #define LAST_COMPUTE_VMID (16)
  3495. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3496. {
  3497. int i;
  3498. uint32_t sh_mem_config;
  3499. uint32_t sh_mem_bases;
  3500. /*
  3501. * Configure apertures:
  3502. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3503. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3504. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3505. */
  3506. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3507. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3508. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3509. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3510. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3511. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3512. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3513. mutex_lock(&adev->srbm_mutex);
  3514. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3515. vi_srbm_select(adev, 0, 0, 0, i);
  3516. /* CP and shaders */
  3517. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3518. WREG32(mmSH_MEM_APE1_BASE, 1);
  3519. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3520. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3521. }
  3522. vi_srbm_select(adev, 0, 0, 0, 0);
  3523. mutex_unlock(&adev->srbm_mutex);
  3524. }
  3525. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3526. {
  3527. u32 tmp;
  3528. int i;
  3529. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3530. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3531. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3532. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3533. gfx_v8_0_tiling_mode_table_init(adev);
  3534. gfx_v8_0_setup_rb(adev);
  3535. gfx_v8_0_get_cu_info(adev);
  3536. /* XXX SH_MEM regs */
  3537. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3538. mutex_lock(&adev->srbm_mutex);
  3539. for (i = 0; i < 16; i++) {
  3540. vi_srbm_select(adev, 0, 0, 0, i);
  3541. /* CP and shaders */
  3542. if (i == 0) {
  3543. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3544. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3545. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3546. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3547. WREG32(mmSH_MEM_CONFIG, tmp);
  3548. } else {
  3549. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3550. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3551. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3552. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3553. WREG32(mmSH_MEM_CONFIG, tmp);
  3554. }
  3555. WREG32(mmSH_MEM_APE1_BASE, 1);
  3556. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3557. WREG32(mmSH_MEM_BASES, 0);
  3558. }
  3559. vi_srbm_select(adev, 0, 0, 0, 0);
  3560. mutex_unlock(&adev->srbm_mutex);
  3561. gfx_v8_0_init_compute_vmid(adev);
  3562. mutex_lock(&adev->grbm_idx_mutex);
  3563. /*
  3564. * making sure that the following register writes will be broadcasted
  3565. * to all the shaders
  3566. */
  3567. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3568. WREG32(mmPA_SC_FIFO_SIZE,
  3569. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3570. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3571. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3572. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3573. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3574. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3575. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3576. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3577. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3578. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3579. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3580. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3581. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3582. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3583. mutex_unlock(&adev->grbm_idx_mutex);
  3584. }
  3585. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3586. {
  3587. u32 i, j, k;
  3588. u32 mask;
  3589. mutex_lock(&adev->grbm_idx_mutex);
  3590. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3591. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3592. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3593. for (k = 0; k < adev->usec_timeout; k++) {
  3594. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3595. break;
  3596. udelay(1);
  3597. }
  3598. }
  3599. }
  3600. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3601. mutex_unlock(&adev->grbm_idx_mutex);
  3602. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3603. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3604. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3605. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3606. for (k = 0; k < adev->usec_timeout; k++) {
  3607. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3608. break;
  3609. udelay(1);
  3610. }
  3611. }
  3612. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3613. bool enable)
  3614. {
  3615. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3616. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3617. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3618. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3619. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3620. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3621. }
  3622. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3623. {
  3624. /* csib */
  3625. WREG32(mmRLC_CSIB_ADDR_HI,
  3626. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3627. WREG32(mmRLC_CSIB_ADDR_LO,
  3628. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3629. WREG32(mmRLC_CSIB_LENGTH,
  3630. adev->gfx.rlc.clear_state_size);
  3631. }
  3632. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3633. int ind_offset,
  3634. int list_size,
  3635. int *unique_indices,
  3636. int *indices_count,
  3637. int max_indices,
  3638. int *ind_start_offsets,
  3639. int *offset_count,
  3640. int max_offset)
  3641. {
  3642. int indices;
  3643. bool new_entry = true;
  3644. for (; ind_offset < list_size; ind_offset++) {
  3645. if (new_entry) {
  3646. new_entry = false;
  3647. ind_start_offsets[*offset_count] = ind_offset;
  3648. *offset_count = *offset_count + 1;
  3649. BUG_ON(*offset_count >= max_offset);
  3650. }
  3651. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3652. new_entry = true;
  3653. continue;
  3654. }
  3655. ind_offset += 2;
  3656. /* look for the matching indice */
  3657. for (indices = 0;
  3658. indices < *indices_count;
  3659. indices++) {
  3660. if (unique_indices[indices] ==
  3661. register_list_format[ind_offset])
  3662. break;
  3663. }
  3664. if (indices >= *indices_count) {
  3665. unique_indices[*indices_count] =
  3666. register_list_format[ind_offset];
  3667. indices = *indices_count;
  3668. *indices_count = *indices_count + 1;
  3669. BUG_ON(*indices_count >= max_indices);
  3670. }
  3671. register_list_format[ind_offset] = indices;
  3672. }
  3673. }
  3674. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3675. {
  3676. int i, temp, data;
  3677. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3678. int indices_count = 0;
  3679. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3680. int offset_count = 0;
  3681. int list_size;
  3682. unsigned int *register_list_format =
  3683. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3684. if (!register_list_format)
  3685. return -ENOMEM;
  3686. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3687. adev->gfx.rlc.reg_list_format_size_bytes);
  3688. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3689. RLC_FormatDirectRegListLength,
  3690. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3691. unique_indices,
  3692. &indices_count,
  3693. sizeof(unique_indices) / sizeof(int),
  3694. indirect_start_offsets,
  3695. &offset_count,
  3696. sizeof(indirect_start_offsets)/sizeof(int));
  3697. /* save and restore list */
  3698. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3699. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3700. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3701. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3702. /* indirect list */
  3703. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3704. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3705. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3706. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3707. list_size = list_size >> 1;
  3708. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3709. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3710. /* starting offsets starts */
  3711. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3712. adev->gfx.rlc.starting_offsets_start);
  3713. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3714. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3715. indirect_start_offsets[i]);
  3716. /* unique indices */
  3717. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3718. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3719. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3720. if (unique_indices[i] != 0) {
  3721. amdgpu_mm_wreg(adev, temp + i,
  3722. unique_indices[i] & 0x3FFFF, false);
  3723. amdgpu_mm_wreg(adev, data + i,
  3724. unique_indices[i] >> 20, false);
  3725. }
  3726. }
  3727. kfree(register_list_format);
  3728. return 0;
  3729. }
  3730. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3731. {
  3732. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3733. }
  3734. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3735. {
  3736. uint32_t data;
  3737. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3738. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3739. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3740. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3741. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3742. WREG32(mmRLC_PG_DELAY, data);
  3743. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3744. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3745. }
  3746. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3747. bool enable)
  3748. {
  3749. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3750. }
  3751. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3752. bool enable)
  3753. {
  3754. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3755. }
  3756. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3757. {
  3758. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3759. }
  3760. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3761. {
  3762. if ((adev->asic_type == CHIP_CARRIZO) ||
  3763. (adev->asic_type == CHIP_STONEY)) {
  3764. gfx_v8_0_init_csb(adev);
  3765. gfx_v8_0_init_save_restore_list(adev);
  3766. gfx_v8_0_enable_save_restore_machine(adev);
  3767. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3768. gfx_v8_0_init_power_gating(adev);
  3769. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3770. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3771. (adev->asic_type == CHIP_POLARIS12)) {
  3772. gfx_v8_0_init_csb(adev);
  3773. gfx_v8_0_init_save_restore_list(adev);
  3774. gfx_v8_0_enable_save_restore_machine(adev);
  3775. gfx_v8_0_init_power_gating(adev);
  3776. }
  3777. }
  3778. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3779. {
  3780. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3781. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3782. gfx_v8_0_wait_for_rlc_serdes(adev);
  3783. }
  3784. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3785. {
  3786. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3787. udelay(50);
  3788. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3789. udelay(50);
  3790. }
  3791. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3792. {
  3793. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3794. /* carrizo do enable cp interrupt after cp inited */
  3795. if (!(adev->flags & AMD_IS_APU))
  3796. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3797. udelay(50);
  3798. }
  3799. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3800. {
  3801. const struct rlc_firmware_header_v2_0 *hdr;
  3802. const __le32 *fw_data;
  3803. unsigned i, fw_size;
  3804. if (!adev->gfx.rlc_fw)
  3805. return -EINVAL;
  3806. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3807. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3808. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3809. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3810. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3811. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3812. for (i = 0; i < fw_size; i++)
  3813. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3814. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3815. return 0;
  3816. }
  3817. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3818. {
  3819. int r;
  3820. u32 tmp;
  3821. gfx_v8_0_rlc_stop(adev);
  3822. /* disable CG */
  3823. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3824. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3825. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3826. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3827. if (adev->asic_type == CHIP_POLARIS11 ||
  3828. adev->asic_type == CHIP_POLARIS10 ||
  3829. adev->asic_type == CHIP_POLARIS12) {
  3830. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3831. tmp &= ~0x3;
  3832. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3833. }
  3834. /* disable PG */
  3835. WREG32(mmRLC_PG_CNTL, 0);
  3836. gfx_v8_0_rlc_reset(adev);
  3837. gfx_v8_0_init_pg(adev);
  3838. if (!adev->pp_enabled) {
  3839. if (!adev->firmware.smu_load) {
  3840. /* legacy rlc firmware loading */
  3841. r = gfx_v8_0_rlc_load_microcode(adev);
  3842. if (r)
  3843. return r;
  3844. } else {
  3845. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3846. AMDGPU_UCODE_ID_RLC_G);
  3847. if (r)
  3848. return -EINVAL;
  3849. }
  3850. }
  3851. gfx_v8_0_rlc_start(adev);
  3852. return 0;
  3853. }
  3854. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3855. {
  3856. int i;
  3857. u32 tmp = RREG32(mmCP_ME_CNTL);
  3858. if (enable) {
  3859. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3860. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3861. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3862. } else {
  3863. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3864. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3865. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3866. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3867. adev->gfx.gfx_ring[i].ready = false;
  3868. }
  3869. WREG32(mmCP_ME_CNTL, tmp);
  3870. udelay(50);
  3871. }
  3872. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3873. {
  3874. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3875. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3876. const struct gfx_firmware_header_v1_0 *me_hdr;
  3877. const __le32 *fw_data;
  3878. unsigned i, fw_size;
  3879. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3880. return -EINVAL;
  3881. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3882. adev->gfx.pfp_fw->data;
  3883. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3884. adev->gfx.ce_fw->data;
  3885. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3886. adev->gfx.me_fw->data;
  3887. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3888. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3889. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3890. gfx_v8_0_cp_gfx_enable(adev, false);
  3891. /* PFP */
  3892. fw_data = (const __le32 *)
  3893. (adev->gfx.pfp_fw->data +
  3894. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3895. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3896. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3897. for (i = 0; i < fw_size; i++)
  3898. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3899. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3900. /* CE */
  3901. fw_data = (const __le32 *)
  3902. (adev->gfx.ce_fw->data +
  3903. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3904. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3905. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3906. for (i = 0; i < fw_size; i++)
  3907. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3908. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3909. /* ME */
  3910. fw_data = (const __le32 *)
  3911. (adev->gfx.me_fw->data +
  3912. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3913. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3914. WREG32(mmCP_ME_RAM_WADDR, 0);
  3915. for (i = 0; i < fw_size; i++)
  3916. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3917. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3918. return 0;
  3919. }
  3920. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3921. {
  3922. u32 count = 0;
  3923. const struct cs_section_def *sect = NULL;
  3924. const struct cs_extent_def *ext = NULL;
  3925. /* begin clear state */
  3926. count += 2;
  3927. /* context control state */
  3928. count += 3;
  3929. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3930. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3931. if (sect->id == SECT_CONTEXT)
  3932. count += 2 + ext->reg_count;
  3933. else
  3934. return 0;
  3935. }
  3936. }
  3937. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3938. count += 4;
  3939. /* end clear state */
  3940. count += 2;
  3941. /* clear state */
  3942. count += 2;
  3943. return count;
  3944. }
  3945. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3946. {
  3947. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3948. const struct cs_section_def *sect = NULL;
  3949. const struct cs_extent_def *ext = NULL;
  3950. int r, i;
  3951. /* init the CP */
  3952. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3953. WREG32(mmCP_ENDIAN_SWAP, 0);
  3954. WREG32(mmCP_DEVICE_ID, 1);
  3955. gfx_v8_0_cp_gfx_enable(adev, true);
  3956. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3957. if (r) {
  3958. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3959. return r;
  3960. }
  3961. /* clear state buffer */
  3962. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3963. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3964. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3965. amdgpu_ring_write(ring, 0x80000000);
  3966. amdgpu_ring_write(ring, 0x80000000);
  3967. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3968. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3969. if (sect->id == SECT_CONTEXT) {
  3970. amdgpu_ring_write(ring,
  3971. PACKET3(PACKET3_SET_CONTEXT_REG,
  3972. ext->reg_count));
  3973. amdgpu_ring_write(ring,
  3974. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3975. for (i = 0; i < ext->reg_count; i++)
  3976. amdgpu_ring_write(ring, ext->extent[i]);
  3977. }
  3978. }
  3979. }
  3980. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3981. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3982. switch (adev->asic_type) {
  3983. case CHIP_TONGA:
  3984. case CHIP_POLARIS10:
  3985. amdgpu_ring_write(ring, 0x16000012);
  3986. amdgpu_ring_write(ring, 0x0000002A);
  3987. break;
  3988. case CHIP_POLARIS11:
  3989. case CHIP_POLARIS12:
  3990. amdgpu_ring_write(ring, 0x16000012);
  3991. amdgpu_ring_write(ring, 0x00000000);
  3992. break;
  3993. case CHIP_FIJI:
  3994. amdgpu_ring_write(ring, 0x3a00161a);
  3995. amdgpu_ring_write(ring, 0x0000002e);
  3996. break;
  3997. case CHIP_CARRIZO:
  3998. amdgpu_ring_write(ring, 0x00000002);
  3999. amdgpu_ring_write(ring, 0x00000000);
  4000. break;
  4001. case CHIP_TOPAZ:
  4002. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4003. 0x00000000 : 0x00000002);
  4004. amdgpu_ring_write(ring, 0x00000000);
  4005. break;
  4006. case CHIP_STONEY:
  4007. amdgpu_ring_write(ring, 0x00000000);
  4008. amdgpu_ring_write(ring, 0x00000000);
  4009. break;
  4010. default:
  4011. BUG();
  4012. }
  4013. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4014. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4015. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4016. amdgpu_ring_write(ring, 0);
  4017. /* init the CE partitions */
  4018. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4019. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4020. amdgpu_ring_write(ring, 0x8000);
  4021. amdgpu_ring_write(ring, 0x8000);
  4022. amdgpu_ring_commit(ring);
  4023. return 0;
  4024. }
  4025. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4026. {
  4027. struct amdgpu_ring *ring;
  4028. u32 tmp;
  4029. u32 rb_bufsz;
  4030. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4031. int r;
  4032. /* Set the write pointer delay */
  4033. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4034. /* set the RB to use vmid 0 */
  4035. WREG32(mmCP_RB_VMID, 0);
  4036. /* Set ring buffer size */
  4037. ring = &adev->gfx.gfx_ring[0];
  4038. rb_bufsz = order_base_2(ring->ring_size / 8);
  4039. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4040. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4041. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4042. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4043. #ifdef __BIG_ENDIAN
  4044. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4045. #endif
  4046. WREG32(mmCP_RB0_CNTL, tmp);
  4047. /* Initialize the ring buffer's read and write pointers */
  4048. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4049. ring->wptr = 0;
  4050. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4051. /* set the wb address wether it's enabled or not */
  4052. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4053. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4054. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4055. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4056. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4057. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4058. mdelay(1);
  4059. WREG32(mmCP_RB0_CNTL, tmp);
  4060. rb_addr = ring->gpu_addr >> 8;
  4061. WREG32(mmCP_RB0_BASE, rb_addr);
  4062. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4063. /* no gfx doorbells on iceland */
  4064. if (adev->asic_type != CHIP_TOPAZ) {
  4065. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4066. if (ring->use_doorbell) {
  4067. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4068. DOORBELL_OFFSET, ring->doorbell_index);
  4069. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4070. DOORBELL_HIT, 0);
  4071. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4072. DOORBELL_EN, 1);
  4073. } else {
  4074. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4075. DOORBELL_EN, 0);
  4076. }
  4077. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4078. if (adev->asic_type == CHIP_TONGA) {
  4079. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4080. DOORBELL_RANGE_LOWER,
  4081. AMDGPU_DOORBELL_GFX_RING0);
  4082. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4083. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4084. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4085. }
  4086. }
  4087. /* start the ring */
  4088. gfx_v8_0_cp_gfx_start(adev);
  4089. ring->ready = true;
  4090. r = amdgpu_ring_test_ring(ring);
  4091. if (r)
  4092. ring->ready = false;
  4093. return r;
  4094. }
  4095. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4096. {
  4097. int i;
  4098. if (enable) {
  4099. WREG32(mmCP_MEC_CNTL, 0);
  4100. } else {
  4101. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4102. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4103. adev->gfx.compute_ring[i].ready = false;
  4104. }
  4105. udelay(50);
  4106. }
  4107. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4108. {
  4109. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4110. const __le32 *fw_data;
  4111. unsigned i, fw_size;
  4112. if (!adev->gfx.mec_fw)
  4113. return -EINVAL;
  4114. gfx_v8_0_cp_compute_enable(adev, false);
  4115. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4116. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4117. fw_data = (const __le32 *)
  4118. (adev->gfx.mec_fw->data +
  4119. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4120. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4121. /* MEC1 */
  4122. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4123. for (i = 0; i < fw_size; i++)
  4124. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4125. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4126. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4127. if (adev->gfx.mec2_fw) {
  4128. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4129. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4130. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4131. fw_data = (const __le32 *)
  4132. (adev->gfx.mec2_fw->data +
  4133. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4134. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4135. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4136. for (i = 0; i < fw_size; i++)
  4137. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4138. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4139. }
  4140. return 0;
  4141. }
  4142. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4143. {
  4144. int i, r;
  4145. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4146. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4147. if (ring->mqd_obj) {
  4148. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4149. if (unlikely(r != 0))
  4150. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4151. amdgpu_bo_unpin(ring->mqd_obj);
  4152. amdgpu_bo_unreserve(ring->mqd_obj);
  4153. amdgpu_bo_unref(&ring->mqd_obj);
  4154. ring->mqd_obj = NULL;
  4155. ring->mqd_ptr = NULL;
  4156. ring->mqd_gpu_addr = 0;
  4157. }
  4158. }
  4159. }
  4160. /* KIQ functions */
  4161. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4162. {
  4163. uint32_t tmp;
  4164. struct amdgpu_device *adev = ring->adev;
  4165. /* tell RLC which is KIQ queue */
  4166. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4167. tmp &= 0xffffff00;
  4168. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4169. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4170. tmp |= 0x80;
  4171. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4172. }
  4173. static void gfx_v8_0_kiq_enable(struct amdgpu_ring *ring)
  4174. {
  4175. amdgpu_ring_alloc(ring, 8);
  4176. /* set resources */
  4177. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4178. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4179. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  4180. amdgpu_ring_write(ring, 0); /* queue mask hi */
  4181. amdgpu_ring_write(ring, 0); /* gws mask lo */
  4182. amdgpu_ring_write(ring, 0); /* gws mask hi */
  4183. amdgpu_ring_write(ring, 0); /* oac mask */
  4184. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  4185. amdgpu_ring_commit(ring);
  4186. udelay(50);
  4187. }
  4188. static void gfx_v8_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  4189. struct amdgpu_ring *ring)
  4190. {
  4191. struct amdgpu_device *adev = kiq_ring->adev;
  4192. uint64_t mqd_addr, wptr_addr;
  4193. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4194. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4195. amdgpu_ring_alloc(kiq_ring, 8);
  4196. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4197. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4198. amdgpu_ring_write(kiq_ring, 0x21010000);
  4199. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2) |
  4200. (ring->queue << 26) |
  4201. (ring->pipe << 29) |
  4202. ((ring->me == 1 ? 0 : 1) << 31)); /* doorbell */
  4203. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4204. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4205. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4206. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4207. amdgpu_ring_commit(kiq_ring);
  4208. udelay(50);
  4209. }
  4210. static int gfx_v8_0_mqd_init(struct amdgpu_device *adev,
  4211. struct vi_mqd *mqd,
  4212. uint64_t mqd_gpu_addr,
  4213. uint64_t eop_gpu_addr,
  4214. struct amdgpu_ring *ring)
  4215. {
  4216. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4217. uint32_t tmp;
  4218. mqd->header = 0xC0310800;
  4219. mqd->compute_pipelinestat_enable = 0x00000001;
  4220. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4221. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4222. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4223. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4224. mqd->compute_misc_reserved = 0x00000003;
  4225. eop_base_addr = eop_gpu_addr >> 8;
  4226. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4227. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4228. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4229. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4230. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4231. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4232. mqd->cp_hqd_eop_control = tmp;
  4233. /* enable doorbell? */
  4234. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4235. if (ring->use_doorbell)
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4237. DOORBELL_EN, 1);
  4238. else
  4239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4240. DOORBELL_EN, 0);
  4241. mqd->cp_hqd_pq_doorbell_control = tmp;
  4242. /* disable the queue if it's active */
  4243. mqd->cp_hqd_dequeue_request = 0;
  4244. mqd->cp_hqd_pq_rptr = 0;
  4245. mqd->cp_hqd_pq_wptr = 0;
  4246. /* set the pointer to the MQD */
  4247. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4248. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4249. /* set MQD vmid to 0 */
  4250. tmp = RREG32(mmCP_MQD_CONTROL);
  4251. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4252. mqd->cp_mqd_control = tmp;
  4253. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4254. hqd_gpu_addr = ring->gpu_addr >> 8;
  4255. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4256. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4257. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4258. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4259. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4260. (order_base_2(ring->ring_size / 4) - 1));
  4261. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4262. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4263. #ifdef __BIG_ENDIAN
  4264. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4265. #endif
  4266. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4267. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4268. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4269. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4270. mqd->cp_hqd_pq_control = tmp;
  4271. /* set the wb address whether it's enabled or not */
  4272. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4273. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4274. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4275. upper_32_bits(wb_gpu_addr) & 0xffff;
  4276. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4277. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4278. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4279. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4280. tmp = 0;
  4281. /* enable the doorbell if requested */
  4282. if (ring->use_doorbell) {
  4283. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4284. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4285. DOORBELL_OFFSET, ring->doorbell_index);
  4286. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4287. DOORBELL_EN, 1);
  4288. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4289. DOORBELL_SOURCE, 0);
  4290. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4291. DOORBELL_HIT, 0);
  4292. }
  4293. mqd->cp_hqd_pq_doorbell_control = tmp;
  4294. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4295. ring->wptr = 0;
  4296. mqd->cp_hqd_pq_wptr = ring->wptr;
  4297. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4298. /* set the vmid for the queue */
  4299. mqd->cp_hqd_vmid = 0;
  4300. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4301. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4302. mqd->cp_hqd_persistent_state = tmp;
  4303. /* activate the queue */
  4304. mqd->cp_hqd_active = 1;
  4305. return 0;
  4306. }
  4307. static int gfx_v8_0_kiq_init_register(struct amdgpu_device *adev,
  4308. struct vi_mqd *mqd,
  4309. struct amdgpu_ring *ring)
  4310. {
  4311. uint32_t tmp;
  4312. int j;
  4313. /* disable wptr polling */
  4314. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4315. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4316. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4317. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4318. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4319. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4320. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4321. /* enable doorbell? */
  4322. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4323. /* disable the queue if it's active */
  4324. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4325. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4326. for (j = 0; j < adev->usec_timeout; j++) {
  4327. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4328. break;
  4329. udelay(1);
  4330. }
  4331. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4332. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4333. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4334. }
  4335. /* set the pointer to the MQD */
  4336. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4337. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4338. /* set MQD vmid to 0 */
  4339. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4340. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4341. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4342. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4343. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4344. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4345. /* set the wb address whether it's enabled or not */
  4346. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4347. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4348. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4349. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4350. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4351. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4352. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4353. /* enable the doorbell if requested */
  4354. if (ring->use_doorbell) {
  4355. if ((adev->asic_type == CHIP_CARRIZO) ||
  4356. (adev->asic_type == CHIP_FIJI) ||
  4357. (adev->asic_type == CHIP_STONEY)) {
  4358. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4359. AMDGPU_DOORBELL_KIQ << 2);
  4360. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4361. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4362. }
  4363. }
  4364. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4365. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4366. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4367. /* set the vmid for the queue */
  4368. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4369. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4370. /* activate the queue */
  4371. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4372. if (ring->use_doorbell) {
  4373. tmp = RREG32(mmCP_PQ_STATUS);
  4374. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4375. WREG32(mmCP_PQ_STATUS, tmp);
  4376. }
  4377. return 0;
  4378. }
  4379. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring,
  4380. struct vi_mqd *mqd,
  4381. u64 mqd_gpu_addr)
  4382. {
  4383. struct amdgpu_device *adev = ring->adev;
  4384. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  4385. uint64_t eop_gpu_addr;
  4386. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  4387. if (is_kiq) {
  4388. eop_gpu_addr = kiq->eop_gpu_addr;
  4389. gfx_v8_0_kiq_setting(&kiq->ring);
  4390. } else
  4391. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr +
  4392. ring->queue * MEC_HPD_SIZE;
  4393. mutex_lock(&adev->srbm_mutex);
  4394. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4395. gfx_v8_0_mqd_init(adev, mqd, mqd_gpu_addr, eop_gpu_addr, ring);
  4396. if (is_kiq)
  4397. gfx_v8_0_kiq_init_register(adev, mqd, ring);
  4398. vi_srbm_select(adev, 0, 0, 0, 0);
  4399. mutex_unlock(&adev->srbm_mutex);
  4400. if (is_kiq)
  4401. gfx_v8_0_kiq_enable(ring);
  4402. else
  4403. gfx_v8_0_map_queue_enable(&kiq->ring, ring);
  4404. return 0;
  4405. }
  4406. static void gfx_v8_0_kiq_free_queue(struct amdgpu_device *adev)
  4407. {
  4408. struct amdgpu_ring *ring = NULL;
  4409. int i;
  4410. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4411. ring = &adev->gfx.compute_ring[i];
  4412. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  4413. ring->mqd_obj = NULL;
  4414. }
  4415. ring = &adev->gfx.kiq.ring;
  4416. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  4417. ring->mqd_obj = NULL;
  4418. }
  4419. static int gfx_v8_0_kiq_setup_queue(struct amdgpu_device *adev,
  4420. struct amdgpu_ring *ring)
  4421. {
  4422. struct vi_mqd *mqd;
  4423. u64 mqd_gpu_addr;
  4424. u32 *buf;
  4425. int r = 0;
  4426. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  4427. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  4428. &mqd_gpu_addr, (void **)&buf);
  4429. if (r) {
  4430. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  4431. return r;
  4432. }
  4433. /* init the mqd struct */
  4434. memset(buf, 0, sizeof(struct vi_mqd));
  4435. mqd = (struct vi_mqd *)buf;
  4436. r = gfx_v8_0_kiq_init_queue(ring, mqd, mqd_gpu_addr);
  4437. if (r)
  4438. return r;
  4439. amdgpu_bo_kunmap(ring->mqd_obj);
  4440. return 0;
  4441. }
  4442. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4443. {
  4444. struct amdgpu_ring *ring = NULL;
  4445. int r, i;
  4446. ring = &adev->gfx.kiq.ring;
  4447. r = gfx_v8_0_kiq_setup_queue(adev, ring);
  4448. if (r)
  4449. return r;
  4450. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4451. ring = &adev->gfx.compute_ring[i];
  4452. r = gfx_v8_0_kiq_setup_queue(adev, ring);
  4453. if (r)
  4454. return r;
  4455. }
  4456. gfx_v8_0_cp_compute_enable(adev, true);
  4457. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4458. ring = &adev->gfx.compute_ring[i];
  4459. ring->ready = true;
  4460. r = amdgpu_ring_test_ring(ring);
  4461. if (r)
  4462. ring->ready = false;
  4463. }
  4464. ring = &adev->gfx.kiq.ring;
  4465. ring->ready = true;
  4466. r = amdgpu_ring_test_ring(ring);
  4467. if (r)
  4468. ring->ready = false;
  4469. return 0;
  4470. }
  4471. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4472. {
  4473. int r, i, j;
  4474. u32 tmp;
  4475. bool use_doorbell = true;
  4476. u64 hqd_gpu_addr;
  4477. u64 mqd_gpu_addr;
  4478. u64 eop_gpu_addr;
  4479. u64 wb_gpu_addr;
  4480. u32 *buf;
  4481. struct vi_mqd *mqd;
  4482. /* init the queues. */
  4483. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4484. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4485. if (ring->mqd_obj == NULL) {
  4486. r = amdgpu_bo_create(adev,
  4487. sizeof(struct vi_mqd),
  4488. PAGE_SIZE, true,
  4489. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4490. NULL, &ring->mqd_obj);
  4491. if (r) {
  4492. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4493. return r;
  4494. }
  4495. }
  4496. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4497. if (unlikely(r != 0)) {
  4498. gfx_v8_0_cp_compute_fini(adev);
  4499. return r;
  4500. }
  4501. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4502. &mqd_gpu_addr);
  4503. if (r) {
  4504. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4505. gfx_v8_0_cp_compute_fini(adev);
  4506. return r;
  4507. }
  4508. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4509. if (r) {
  4510. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4511. gfx_v8_0_cp_compute_fini(adev);
  4512. return r;
  4513. }
  4514. /* init the mqd struct */
  4515. memset(buf, 0, sizeof(struct vi_mqd));
  4516. mqd = (struct vi_mqd *)buf;
  4517. mqd->header = 0xC0310800;
  4518. mqd->compute_pipelinestat_enable = 0x00000001;
  4519. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4520. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4521. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4522. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4523. mqd->compute_misc_reserved = 0x00000003;
  4524. mutex_lock(&adev->srbm_mutex);
  4525. vi_srbm_select(adev, ring->me,
  4526. ring->pipe,
  4527. ring->queue, 0);
  4528. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4529. eop_gpu_addr >>= 8;
  4530. /* write the EOP addr */
  4531. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4532. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4533. /* set the VMID assigned */
  4534. WREG32(mmCP_HQD_VMID, 0);
  4535. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4536. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4537. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4538. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4539. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4540. /* disable wptr polling */
  4541. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4542. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4543. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4544. mqd->cp_hqd_eop_base_addr_lo =
  4545. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4546. mqd->cp_hqd_eop_base_addr_hi =
  4547. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4548. /* enable doorbell? */
  4549. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4550. if (use_doorbell) {
  4551. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4552. } else {
  4553. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4554. }
  4555. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4556. mqd->cp_hqd_pq_doorbell_control = tmp;
  4557. /* disable the queue if it's active */
  4558. mqd->cp_hqd_dequeue_request = 0;
  4559. mqd->cp_hqd_pq_rptr = 0;
  4560. mqd->cp_hqd_pq_wptr= 0;
  4561. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4562. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4563. for (j = 0; j < adev->usec_timeout; j++) {
  4564. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4565. break;
  4566. udelay(1);
  4567. }
  4568. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4569. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4570. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4571. }
  4572. /* set the pointer to the MQD */
  4573. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4574. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4575. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4576. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4577. /* set MQD vmid to 0 */
  4578. tmp = RREG32(mmCP_MQD_CONTROL);
  4579. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4580. WREG32(mmCP_MQD_CONTROL, tmp);
  4581. mqd->cp_mqd_control = tmp;
  4582. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4583. hqd_gpu_addr = ring->gpu_addr >> 8;
  4584. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4585. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4586. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4587. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4588. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4589. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4590. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4591. (order_base_2(ring->ring_size / 4) - 1));
  4592. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4593. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4594. #ifdef __BIG_ENDIAN
  4595. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4596. #endif
  4597. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4598. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4599. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4600. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4601. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4602. mqd->cp_hqd_pq_control = tmp;
  4603. /* set the wb address wether it's enabled or not */
  4604. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4605. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4606. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4607. upper_32_bits(wb_gpu_addr) & 0xffff;
  4608. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4609. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4610. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4611. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4612. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4613. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4614. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4615. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4616. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4617. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4618. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4619. /* enable the doorbell if requested */
  4620. if (use_doorbell) {
  4621. if ((adev->asic_type == CHIP_CARRIZO) ||
  4622. (adev->asic_type == CHIP_FIJI) ||
  4623. (adev->asic_type == CHIP_STONEY) ||
  4624. (adev->asic_type == CHIP_POLARIS11) ||
  4625. (adev->asic_type == CHIP_POLARIS10) ||
  4626. (adev->asic_type == CHIP_POLARIS12)) {
  4627. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4628. AMDGPU_DOORBELL_KIQ << 2);
  4629. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4630. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4631. }
  4632. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4633. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4634. DOORBELL_OFFSET, ring->doorbell_index);
  4635. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4636. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4637. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4638. mqd->cp_hqd_pq_doorbell_control = tmp;
  4639. } else {
  4640. mqd->cp_hqd_pq_doorbell_control = 0;
  4641. }
  4642. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4643. mqd->cp_hqd_pq_doorbell_control);
  4644. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4645. ring->wptr = 0;
  4646. mqd->cp_hqd_pq_wptr = ring->wptr;
  4647. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4648. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4649. /* set the vmid for the queue */
  4650. mqd->cp_hqd_vmid = 0;
  4651. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4652. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4653. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4654. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4655. mqd->cp_hqd_persistent_state = tmp;
  4656. if (adev->asic_type == CHIP_STONEY ||
  4657. adev->asic_type == CHIP_POLARIS11 ||
  4658. adev->asic_type == CHIP_POLARIS10 ||
  4659. adev->asic_type == CHIP_POLARIS12) {
  4660. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4661. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4662. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4663. }
  4664. /* activate the queue */
  4665. mqd->cp_hqd_active = 1;
  4666. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4667. vi_srbm_select(adev, 0, 0, 0, 0);
  4668. mutex_unlock(&adev->srbm_mutex);
  4669. amdgpu_bo_kunmap(ring->mqd_obj);
  4670. amdgpu_bo_unreserve(ring->mqd_obj);
  4671. }
  4672. if (use_doorbell) {
  4673. tmp = RREG32(mmCP_PQ_STATUS);
  4674. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4675. WREG32(mmCP_PQ_STATUS, tmp);
  4676. }
  4677. gfx_v8_0_cp_compute_enable(adev, true);
  4678. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4679. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4680. ring->ready = true;
  4681. r = amdgpu_ring_test_ring(ring);
  4682. if (r)
  4683. ring->ready = false;
  4684. }
  4685. return 0;
  4686. }
  4687. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4688. {
  4689. int r;
  4690. if (!(adev->flags & AMD_IS_APU))
  4691. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4692. if (!adev->pp_enabled) {
  4693. if (!adev->firmware.smu_load) {
  4694. /* legacy firmware loading */
  4695. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4696. if (r)
  4697. return r;
  4698. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4699. if (r)
  4700. return r;
  4701. } else {
  4702. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4703. AMDGPU_UCODE_ID_CP_CE);
  4704. if (r)
  4705. return -EINVAL;
  4706. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4707. AMDGPU_UCODE_ID_CP_PFP);
  4708. if (r)
  4709. return -EINVAL;
  4710. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4711. AMDGPU_UCODE_ID_CP_ME);
  4712. if (r)
  4713. return -EINVAL;
  4714. if (adev->asic_type == CHIP_TOPAZ) {
  4715. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4716. if (r)
  4717. return r;
  4718. } else {
  4719. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4720. AMDGPU_UCODE_ID_CP_MEC1);
  4721. if (r)
  4722. return -EINVAL;
  4723. }
  4724. }
  4725. }
  4726. r = gfx_v8_0_cp_gfx_resume(adev);
  4727. if (r)
  4728. return r;
  4729. if (amdgpu_sriov_vf(adev))
  4730. r = gfx_v8_0_kiq_resume(adev);
  4731. else
  4732. r = gfx_v8_0_cp_compute_resume(adev);
  4733. if (r)
  4734. return r;
  4735. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4736. return 0;
  4737. }
  4738. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4739. {
  4740. gfx_v8_0_cp_gfx_enable(adev, enable);
  4741. gfx_v8_0_cp_compute_enable(adev, enable);
  4742. }
  4743. static int gfx_v8_0_hw_init(void *handle)
  4744. {
  4745. int r;
  4746. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4747. gfx_v8_0_init_golden_registers(adev);
  4748. gfx_v8_0_gpu_init(adev);
  4749. r = gfx_v8_0_rlc_resume(adev);
  4750. if (r)
  4751. return r;
  4752. r = gfx_v8_0_cp_resume(adev);
  4753. return r;
  4754. }
  4755. static int gfx_v8_0_hw_fini(void *handle)
  4756. {
  4757. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4758. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4759. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4760. if (amdgpu_sriov_vf(adev)) {
  4761. gfx_v8_0_kiq_free_queue(adev);
  4762. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4763. return 0;
  4764. }
  4765. gfx_v8_0_cp_enable(adev, false);
  4766. gfx_v8_0_rlc_stop(adev);
  4767. gfx_v8_0_cp_compute_fini(adev);
  4768. amdgpu_set_powergating_state(adev,
  4769. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4770. return 0;
  4771. }
  4772. static int gfx_v8_0_suspend(void *handle)
  4773. {
  4774. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4775. return gfx_v8_0_hw_fini(adev);
  4776. }
  4777. static int gfx_v8_0_resume(void *handle)
  4778. {
  4779. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4780. return gfx_v8_0_hw_init(adev);
  4781. }
  4782. static bool gfx_v8_0_is_idle(void *handle)
  4783. {
  4784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4785. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4786. return false;
  4787. else
  4788. return true;
  4789. }
  4790. static int gfx_v8_0_wait_for_idle(void *handle)
  4791. {
  4792. unsigned i;
  4793. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4794. for (i = 0; i < adev->usec_timeout; i++) {
  4795. if (gfx_v8_0_is_idle(handle))
  4796. return 0;
  4797. udelay(1);
  4798. }
  4799. return -ETIMEDOUT;
  4800. }
  4801. static bool gfx_v8_0_check_soft_reset(void *handle)
  4802. {
  4803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4804. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4805. u32 tmp;
  4806. /* GRBM_STATUS */
  4807. tmp = RREG32(mmGRBM_STATUS);
  4808. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4809. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4810. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4811. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4812. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4813. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4814. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4815. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4816. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4817. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4818. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4819. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4820. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4821. }
  4822. /* GRBM_STATUS2 */
  4823. tmp = RREG32(mmGRBM_STATUS2);
  4824. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4825. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4826. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4827. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4828. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4829. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4830. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4831. SOFT_RESET_CPF, 1);
  4832. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4833. SOFT_RESET_CPC, 1);
  4834. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4835. SOFT_RESET_CPG, 1);
  4836. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4837. SOFT_RESET_GRBM, 1);
  4838. }
  4839. /* SRBM_STATUS */
  4840. tmp = RREG32(mmSRBM_STATUS);
  4841. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4842. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4843. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4844. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4845. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4846. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4847. if (grbm_soft_reset || srbm_soft_reset) {
  4848. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4849. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4850. return true;
  4851. } else {
  4852. adev->gfx.grbm_soft_reset = 0;
  4853. adev->gfx.srbm_soft_reset = 0;
  4854. return false;
  4855. }
  4856. }
  4857. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4858. struct amdgpu_ring *ring)
  4859. {
  4860. int i;
  4861. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4862. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4863. u32 tmp;
  4864. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4865. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4866. DEQUEUE_REQ, 2);
  4867. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4868. for (i = 0; i < adev->usec_timeout; i++) {
  4869. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4870. break;
  4871. udelay(1);
  4872. }
  4873. }
  4874. }
  4875. static int gfx_v8_0_pre_soft_reset(void *handle)
  4876. {
  4877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4878. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4879. if ((!adev->gfx.grbm_soft_reset) &&
  4880. (!adev->gfx.srbm_soft_reset))
  4881. return 0;
  4882. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4883. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4884. /* stop the rlc */
  4885. gfx_v8_0_rlc_stop(adev);
  4886. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4887. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4888. /* Disable GFX parsing/prefetching */
  4889. gfx_v8_0_cp_gfx_enable(adev, false);
  4890. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4891. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4892. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4893. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4894. int i;
  4895. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4896. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4897. gfx_v8_0_inactive_hqd(adev, ring);
  4898. }
  4899. /* Disable MEC parsing/prefetching */
  4900. gfx_v8_0_cp_compute_enable(adev, false);
  4901. }
  4902. return 0;
  4903. }
  4904. static int gfx_v8_0_soft_reset(void *handle)
  4905. {
  4906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4907. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4908. u32 tmp;
  4909. if ((!adev->gfx.grbm_soft_reset) &&
  4910. (!adev->gfx.srbm_soft_reset))
  4911. return 0;
  4912. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4913. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4914. if (grbm_soft_reset || srbm_soft_reset) {
  4915. tmp = RREG32(mmGMCON_DEBUG);
  4916. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4917. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4918. WREG32(mmGMCON_DEBUG, tmp);
  4919. udelay(50);
  4920. }
  4921. if (grbm_soft_reset) {
  4922. tmp = RREG32(mmGRBM_SOFT_RESET);
  4923. tmp |= grbm_soft_reset;
  4924. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4925. WREG32(mmGRBM_SOFT_RESET, tmp);
  4926. tmp = RREG32(mmGRBM_SOFT_RESET);
  4927. udelay(50);
  4928. tmp &= ~grbm_soft_reset;
  4929. WREG32(mmGRBM_SOFT_RESET, tmp);
  4930. tmp = RREG32(mmGRBM_SOFT_RESET);
  4931. }
  4932. if (srbm_soft_reset) {
  4933. tmp = RREG32(mmSRBM_SOFT_RESET);
  4934. tmp |= srbm_soft_reset;
  4935. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4936. WREG32(mmSRBM_SOFT_RESET, tmp);
  4937. tmp = RREG32(mmSRBM_SOFT_RESET);
  4938. udelay(50);
  4939. tmp &= ~srbm_soft_reset;
  4940. WREG32(mmSRBM_SOFT_RESET, tmp);
  4941. tmp = RREG32(mmSRBM_SOFT_RESET);
  4942. }
  4943. if (grbm_soft_reset || srbm_soft_reset) {
  4944. tmp = RREG32(mmGMCON_DEBUG);
  4945. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4946. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4947. WREG32(mmGMCON_DEBUG, tmp);
  4948. }
  4949. /* Wait a little for things to settle down */
  4950. udelay(50);
  4951. return 0;
  4952. }
  4953. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4954. struct amdgpu_ring *ring)
  4955. {
  4956. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4957. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4958. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4959. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4960. vi_srbm_select(adev, 0, 0, 0, 0);
  4961. }
  4962. static int gfx_v8_0_post_soft_reset(void *handle)
  4963. {
  4964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4965. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4966. if ((!adev->gfx.grbm_soft_reset) &&
  4967. (!adev->gfx.srbm_soft_reset))
  4968. return 0;
  4969. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4970. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4971. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4972. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4973. gfx_v8_0_cp_gfx_resume(adev);
  4974. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4975. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4976. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4977. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4978. int i;
  4979. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4980. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4981. gfx_v8_0_init_hqd(adev, ring);
  4982. }
  4983. gfx_v8_0_cp_compute_resume(adev);
  4984. }
  4985. gfx_v8_0_rlc_start(adev);
  4986. return 0;
  4987. }
  4988. /**
  4989. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4990. *
  4991. * @adev: amdgpu_device pointer
  4992. *
  4993. * Fetches a GPU clock counter snapshot.
  4994. * Returns the 64 bit clock counter snapshot.
  4995. */
  4996. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4997. {
  4998. uint64_t clock;
  4999. mutex_lock(&adev->gfx.gpu_clock_mutex);
  5000. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5001. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  5002. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5003. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  5004. return clock;
  5005. }
  5006. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  5007. uint32_t vmid,
  5008. uint32_t gds_base, uint32_t gds_size,
  5009. uint32_t gws_base, uint32_t gws_size,
  5010. uint32_t oa_base, uint32_t oa_size)
  5011. {
  5012. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  5013. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  5014. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  5015. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5016. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5017. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5018. /* GDS Base */
  5019. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5020. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5021. WRITE_DATA_DST_SEL(0)));
  5022. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5023. amdgpu_ring_write(ring, 0);
  5024. amdgpu_ring_write(ring, gds_base);
  5025. /* GDS Size */
  5026. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5027. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5028. WRITE_DATA_DST_SEL(0)));
  5029. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5030. amdgpu_ring_write(ring, 0);
  5031. amdgpu_ring_write(ring, gds_size);
  5032. /* GWS */
  5033. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5034. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5035. WRITE_DATA_DST_SEL(0)));
  5036. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5037. amdgpu_ring_write(ring, 0);
  5038. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5039. /* OA */
  5040. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5041. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5042. WRITE_DATA_DST_SEL(0)));
  5043. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5044. amdgpu_ring_write(ring, 0);
  5045. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5046. }
  5047. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5048. {
  5049. WREG32(mmSQ_IND_INDEX,
  5050. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5051. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5052. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5053. (SQ_IND_INDEX__FORCE_READ_MASK));
  5054. return RREG32(mmSQ_IND_DATA);
  5055. }
  5056. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5057. uint32_t wave, uint32_t thread,
  5058. uint32_t regno, uint32_t num, uint32_t *out)
  5059. {
  5060. WREG32(mmSQ_IND_INDEX,
  5061. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5062. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5063. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5064. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5065. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5066. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5067. while (num--)
  5068. *(out++) = RREG32(mmSQ_IND_DATA);
  5069. }
  5070. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5071. {
  5072. /* type 0 wave data */
  5073. dst[(*no_fields)++] = 0;
  5074. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5075. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5076. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5077. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5078. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5079. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5080. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5081. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5082. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5083. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5084. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5085. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5086. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5087. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5088. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5089. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5090. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5091. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5092. }
  5093. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5094. uint32_t wave, uint32_t start,
  5095. uint32_t size, uint32_t *dst)
  5096. {
  5097. wave_read_regs(
  5098. adev, simd, wave, 0,
  5099. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5100. }
  5101. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5102. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5103. .select_se_sh = &gfx_v8_0_select_se_sh,
  5104. .read_wave_data = &gfx_v8_0_read_wave_data,
  5105. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5106. };
  5107. static int gfx_v8_0_early_init(void *handle)
  5108. {
  5109. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5110. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5111. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5112. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5113. gfx_v8_0_set_ring_funcs(adev);
  5114. gfx_v8_0_set_irq_funcs(adev);
  5115. gfx_v8_0_set_gds_init(adev);
  5116. gfx_v8_0_set_rlc_funcs(adev);
  5117. return 0;
  5118. }
  5119. static int gfx_v8_0_late_init(void *handle)
  5120. {
  5121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5122. int r;
  5123. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5124. if (r)
  5125. return r;
  5126. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5127. if (r)
  5128. return r;
  5129. /* requires IBs so do in late init after IB pool is initialized */
  5130. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5131. if (r)
  5132. return r;
  5133. amdgpu_set_powergating_state(adev,
  5134. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5135. return 0;
  5136. }
  5137. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5138. bool enable)
  5139. {
  5140. if ((adev->asic_type == CHIP_POLARIS11) ||
  5141. (adev->asic_type == CHIP_POLARIS12))
  5142. /* Send msg to SMU via Powerplay */
  5143. amdgpu_set_powergating_state(adev,
  5144. AMD_IP_BLOCK_TYPE_SMC,
  5145. enable ?
  5146. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5147. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5148. }
  5149. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5150. bool enable)
  5151. {
  5152. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5153. }
  5154. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5155. bool enable)
  5156. {
  5157. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5158. }
  5159. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5160. bool enable)
  5161. {
  5162. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5163. }
  5164. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5165. bool enable)
  5166. {
  5167. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5168. /* Read any GFX register to wake up GFX. */
  5169. if (!enable)
  5170. RREG32(mmDB_RENDER_CONTROL);
  5171. }
  5172. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5173. bool enable)
  5174. {
  5175. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5176. cz_enable_gfx_cg_power_gating(adev, true);
  5177. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5178. cz_enable_gfx_pipeline_power_gating(adev, true);
  5179. } else {
  5180. cz_enable_gfx_cg_power_gating(adev, false);
  5181. cz_enable_gfx_pipeline_power_gating(adev, false);
  5182. }
  5183. }
  5184. static int gfx_v8_0_set_powergating_state(void *handle,
  5185. enum amd_powergating_state state)
  5186. {
  5187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5188. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5189. if (amdgpu_sriov_vf(adev))
  5190. return 0;
  5191. switch (adev->asic_type) {
  5192. case CHIP_CARRIZO:
  5193. case CHIP_STONEY:
  5194. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5195. cz_enable_sck_slow_down_on_power_up(adev, true);
  5196. cz_enable_sck_slow_down_on_power_down(adev, true);
  5197. } else {
  5198. cz_enable_sck_slow_down_on_power_up(adev, false);
  5199. cz_enable_sck_slow_down_on_power_down(adev, false);
  5200. }
  5201. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5202. cz_enable_cp_power_gating(adev, true);
  5203. else
  5204. cz_enable_cp_power_gating(adev, false);
  5205. cz_update_gfx_cg_power_gating(adev, enable);
  5206. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5207. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5208. else
  5209. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5210. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5211. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5212. else
  5213. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5214. break;
  5215. case CHIP_POLARIS11:
  5216. case CHIP_POLARIS12:
  5217. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5218. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5219. else
  5220. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5221. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5222. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5223. else
  5224. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5225. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5226. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5227. else
  5228. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5229. break;
  5230. default:
  5231. break;
  5232. }
  5233. return 0;
  5234. }
  5235. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5236. {
  5237. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5238. int data;
  5239. if (amdgpu_sriov_vf(adev))
  5240. *flags = 0;
  5241. /* AMD_CG_SUPPORT_GFX_MGCG */
  5242. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5243. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5244. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5245. /* AMD_CG_SUPPORT_GFX_CGLG */
  5246. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5247. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5248. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5249. /* AMD_CG_SUPPORT_GFX_CGLS */
  5250. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5251. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5252. /* AMD_CG_SUPPORT_GFX_CGTS */
  5253. data = RREG32(mmCGTS_SM_CTRL_REG);
  5254. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5255. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5256. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5257. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5258. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5259. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5260. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5261. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5262. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5263. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5264. data = RREG32(mmCP_MEM_SLP_CNTL);
  5265. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5266. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5267. }
  5268. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5269. uint32_t reg_addr, uint32_t cmd)
  5270. {
  5271. uint32_t data;
  5272. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5273. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5274. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5275. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5276. if (adev->asic_type == CHIP_STONEY)
  5277. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5278. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5279. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5280. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5281. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5282. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5283. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5284. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5285. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5286. else
  5287. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5288. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5289. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5290. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5291. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5292. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5293. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5294. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5295. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5296. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5297. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5298. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5299. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5300. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5301. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5302. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5303. }
  5304. #define MSG_ENTER_RLC_SAFE_MODE 1
  5305. #define MSG_EXIT_RLC_SAFE_MODE 0
  5306. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5307. #define RLC_GPR_REG2__REQ__SHIFT 0
  5308. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5309. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5310. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5311. {
  5312. u32 data;
  5313. unsigned i;
  5314. data = RREG32(mmRLC_CNTL);
  5315. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5316. return;
  5317. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5318. data |= RLC_SAFE_MODE__CMD_MASK;
  5319. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5320. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5321. WREG32(mmRLC_SAFE_MODE, data);
  5322. for (i = 0; i < adev->usec_timeout; i++) {
  5323. if ((RREG32(mmRLC_GPM_STAT) &
  5324. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5325. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5326. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5327. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5328. break;
  5329. udelay(1);
  5330. }
  5331. for (i = 0; i < adev->usec_timeout; i++) {
  5332. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5333. break;
  5334. udelay(1);
  5335. }
  5336. adev->gfx.rlc.in_safe_mode = true;
  5337. }
  5338. }
  5339. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5340. {
  5341. u32 data = 0;
  5342. unsigned i;
  5343. data = RREG32(mmRLC_CNTL);
  5344. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5345. return;
  5346. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5347. if (adev->gfx.rlc.in_safe_mode) {
  5348. data |= RLC_SAFE_MODE__CMD_MASK;
  5349. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5350. WREG32(mmRLC_SAFE_MODE, data);
  5351. adev->gfx.rlc.in_safe_mode = false;
  5352. }
  5353. }
  5354. for (i = 0; i < adev->usec_timeout; i++) {
  5355. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5356. break;
  5357. udelay(1);
  5358. }
  5359. }
  5360. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5361. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5362. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5363. };
  5364. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5365. bool enable)
  5366. {
  5367. uint32_t temp, data;
  5368. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5369. /* It is disabled by HW by default */
  5370. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5371. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5372. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5373. /* 1 - RLC memory Light sleep */
  5374. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5375. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5376. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5377. }
  5378. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5379. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5380. if (adev->flags & AMD_IS_APU)
  5381. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5382. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5383. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5384. else
  5385. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5386. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5387. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5388. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5389. if (temp != data)
  5390. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5391. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5392. gfx_v8_0_wait_for_rlc_serdes(adev);
  5393. /* 5 - clear mgcg override */
  5394. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5395. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5396. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5397. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5398. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5399. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5400. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5401. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5402. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5403. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5404. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5405. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5406. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5407. if (temp != data)
  5408. WREG32(mmCGTS_SM_CTRL_REG, data);
  5409. }
  5410. udelay(50);
  5411. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5412. gfx_v8_0_wait_for_rlc_serdes(adev);
  5413. } else {
  5414. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5415. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5416. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5417. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5418. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5419. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5420. if (temp != data)
  5421. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5422. /* 2 - disable MGLS in RLC */
  5423. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5424. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5425. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5426. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5427. }
  5428. /* 3 - disable MGLS in CP */
  5429. data = RREG32(mmCP_MEM_SLP_CNTL);
  5430. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5431. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5432. WREG32(mmCP_MEM_SLP_CNTL, data);
  5433. }
  5434. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5435. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5436. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5437. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5438. if (temp != data)
  5439. WREG32(mmCGTS_SM_CTRL_REG, data);
  5440. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5441. gfx_v8_0_wait_for_rlc_serdes(adev);
  5442. /* 6 - set mgcg override */
  5443. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5444. udelay(50);
  5445. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5446. gfx_v8_0_wait_for_rlc_serdes(adev);
  5447. }
  5448. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5449. }
  5450. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5451. bool enable)
  5452. {
  5453. uint32_t temp, temp1, data, data1;
  5454. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5455. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5456. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5457. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5458. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5459. if (temp1 != data1)
  5460. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5461. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5462. gfx_v8_0_wait_for_rlc_serdes(adev);
  5463. /* 2 - clear cgcg override */
  5464. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5465. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5466. gfx_v8_0_wait_for_rlc_serdes(adev);
  5467. /* 3 - write cmd to set CGLS */
  5468. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5469. /* 4 - enable cgcg */
  5470. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5471. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5472. /* enable cgls*/
  5473. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5474. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5475. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5476. if (temp1 != data1)
  5477. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5478. } else {
  5479. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5480. }
  5481. if (temp != data)
  5482. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5483. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5484. * Cmp_busy/GFX_Idle interrupts
  5485. */
  5486. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5487. } else {
  5488. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5489. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5490. /* TEST CGCG */
  5491. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5492. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5493. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5494. if (temp1 != data1)
  5495. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5496. /* read gfx register to wake up cgcg */
  5497. RREG32(mmCB_CGTT_SCLK_CTRL);
  5498. RREG32(mmCB_CGTT_SCLK_CTRL);
  5499. RREG32(mmCB_CGTT_SCLK_CTRL);
  5500. RREG32(mmCB_CGTT_SCLK_CTRL);
  5501. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5502. gfx_v8_0_wait_for_rlc_serdes(adev);
  5503. /* write cmd to Set CGCG Overrride */
  5504. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5505. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5506. gfx_v8_0_wait_for_rlc_serdes(adev);
  5507. /* write cmd to Clear CGLS */
  5508. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5509. /* disable cgcg, cgls should be disabled too. */
  5510. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5511. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5512. if (temp != data)
  5513. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5514. }
  5515. gfx_v8_0_wait_for_rlc_serdes(adev);
  5516. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5517. }
  5518. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5519. bool enable)
  5520. {
  5521. if (enable) {
  5522. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5523. * === MGCG + MGLS + TS(CG/LS) ===
  5524. */
  5525. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5526. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5527. } else {
  5528. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5529. * === CGCG + CGLS ===
  5530. */
  5531. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5532. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5533. }
  5534. return 0;
  5535. }
  5536. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5537. enum amd_clockgating_state state)
  5538. {
  5539. uint32_t msg_id, pp_state = 0;
  5540. uint32_t pp_support_state = 0;
  5541. void *pp_handle = adev->powerplay.pp_handle;
  5542. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5543. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5544. pp_support_state = PP_STATE_SUPPORT_LS;
  5545. pp_state = PP_STATE_LS;
  5546. }
  5547. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5548. pp_support_state |= PP_STATE_SUPPORT_CG;
  5549. pp_state |= PP_STATE_CG;
  5550. }
  5551. if (state == AMD_CG_STATE_UNGATE)
  5552. pp_state = 0;
  5553. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5554. PP_BLOCK_GFX_CG,
  5555. pp_support_state,
  5556. pp_state);
  5557. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5558. }
  5559. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5560. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5561. pp_support_state = PP_STATE_SUPPORT_LS;
  5562. pp_state = PP_STATE_LS;
  5563. }
  5564. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5565. pp_support_state |= PP_STATE_SUPPORT_CG;
  5566. pp_state |= PP_STATE_CG;
  5567. }
  5568. if (state == AMD_CG_STATE_UNGATE)
  5569. pp_state = 0;
  5570. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5571. PP_BLOCK_GFX_MG,
  5572. pp_support_state,
  5573. pp_state);
  5574. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5575. }
  5576. return 0;
  5577. }
  5578. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5579. enum amd_clockgating_state state)
  5580. {
  5581. uint32_t msg_id, pp_state = 0;
  5582. uint32_t pp_support_state = 0;
  5583. void *pp_handle = adev->powerplay.pp_handle;
  5584. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5585. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5586. pp_support_state = PP_STATE_SUPPORT_LS;
  5587. pp_state = PP_STATE_LS;
  5588. }
  5589. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5590. pp_support_state |= PP_STATE_SUPPORT_CG;
  5591. pp_state |= PP_STATE_CG;
  5592. }
  5593. if (state == AMD_CG_STATE_UNGATE)
  5594. pp_state = 0;
  5595. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5596. PP_BLOCK_GFX_CG,
  5597. pp_support_state,
  5598. pp_state);
  5599. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5600. }
  5601. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5602. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5603. pp_support_state = PP_STATE_SUPPORT_LS;
  5604. pp_state = PP_STATE_LS;
  5605. }
  5606. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5607. pp_support_state |= PP_STATE_SUPPORT_CG;
  5608. pp_state |= PP_STATE_CG;
  5609. }
  5610. if (state == AMD_CG_STATE_UNGATE)
  5611. pp_state = 0;
  5612. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5613. PP_BLOCK_GFX_3D,
  5614. pp_support_state,
  5615. pp_state);
  5616. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5617. }
  5618. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5619. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5620. pp_support_state = PP_STATE_SUPPORT_LS;
  5621. pp_state = PP_STATE_LS;
  5622. }
  5623. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5624. pp_support_state |= PP_STATE_SUPPORT_CG;
  5625. pp_state |= PP_STATE_CG;
  5626. }
  5627. if (state == AMD_CG_STATE_UNGATE)
  5628. pp_state = 0;
  5629. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5630. PP_BLOCK_GFX_MG,
  5631. pp_support_state,
  5632. pp_state);
  5633. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5634. }
  5635. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5636. pp_support_state = PP_STATE_SUPPORT_LS;
  5637. if (state == AMD_CG_STATE_UNGATE)
  5638. pp_state = 0;
  5639. else
  5640. pp_state = PP_STATE_LS;
  5641. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5642. PP_BLOCK_GFX_RLC,
  5643. pp_support_state,
  5644. pp_state);
  5645. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5646. }
  5647. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5648. pp_support_state = PP_STATE_SUPPORT_LS;
  5649. if (state == AMD_CG_STATE_UNGATE)
  5650. pp_state = 0;
  5651. else
  5652. pp_state = PP_STATE_LS;
  5653. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5654. PP_BLOCK_GFX_CP,
  5655. pp_support_state,
  5656. pp_state);
  5657. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5658. }
  5659. return 0;
  5660. }
  5661. static int gfx_v8_0_set_clockgating_state(void *handle,
  5662. enum amd_clockgating_state state)
  5663. {
  5664. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5665. if (amdgpu_sriov_vf(adev))
  5666. return 0;
  5667. switch (adev->asic_type) {
  5668. case CHIP_FIJI:
  5669. case CHIP_CARRIZO:
  5670. case CHIP_STONEY:
  5671. gfx_v8_0_update_gfx_clock_gating(adev,
  5672. state == AMD_CG_STATE_GATE ? true : false);
  5673. break;
  5674. case CHIP_TONGA:
  5675. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5676. break;
  5677. case CHIP_POLARIS10:
  5678. case CHIP_POLARIS11:
  5679. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5680. break;
  5681. default:
  5682. break;
  5683. }
  5684. return 0;
  5685. }
  5686. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5687. {
  5688. return ring->adev->wb.wb[ring->rptr_offs];
  5689. }
  5690. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5691. {
  5692. struct amdgpu_device *adev = ring->adev;
  5693. if (ring->use_doorbell)
  5694. /* XXX check if swapping is necessary on BE */
  5695. return ring->adev->wb.wb[ring->wptr_offs];
  5696. else
  5697. return RREG32(mmCP_RB0_WPTR);
  5698. }
  5699. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5700. {
  5701. struct amdgpu_device *adev = ring->adev;
  5702. if (ring->use_doorbell) {
  5703. /* XXX check if swapping is necessary on BE */
  5704. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5705. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5706. } else {
  5707. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5708. (void)RREG32(mmCP_RB0_WPTR);
  5709. }
  5710. }
  5711. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5712. {
  5713. u32 ref_and_mask, reg_mem_engine;
  5714. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5715. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5716. switch (ring->me) {
  5717. case 1:
  5718. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5719. break;
  5720. case 2:
  5721. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5722. break;
  5723. default:
  5724. return;
  5725. }
  5726. reg_mem_engine = 0;
  5727. } else {
  5728. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5729. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5730. }
  5731. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5732. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5733. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5734. reg_mem_engine));
  5735. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5736. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5737. amdgpu_ring_write(ring, ref_and_mask);
  5738. amdgpu_ring_write(ring, ref_and_mask);
  5739. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5740. }
  5741. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5742. {
  5743. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5744. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5745. EVENT_INDEX(4));
  5746. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5747. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5748. EVENT_INDEX(0));
  5749. }
  5750. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5751. {
  5752. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5753. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5754. WRITE_DATA_DST_SEL(0) |
  5755. WR_CONFIRM));
  5756. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5757. amdgpu_ring_write(ring, 0);
  5758. amdgpu_ring_write(ring, 1);
  5759. }
  5760. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5761. struct amdgpu_ib *ib,
  5762. unsigned vm_id, bool ctx_switch)
  5763. {
  5764. u32 header, control = 0;
  5765. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5766. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5767. else
  5768. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5769. control |= ib->length_dw | (vm_id << 24);
  5770. amdgpu_ring_write(ring, header);
  5771. amdgpu_ring_write(ring,
  5772. #ifdef __BIG_ENDIAN
  5773. (2 << 0) |
  5774. #endif
  5775. (ib->gpu_addr & 0xFFFFFFFC));
  5776. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5777. amdgpu_ring_write(ring, control);
  5778. }
  5779. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5780. struct amdgpu_ib *ib,
  5781. unsigned vm_id, bool ctx_switch)
  5782. {
  5783. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5784. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5785. amdgpu_ring_write(ring,
  5786. #ifdef __BIG_ENDIAN
  5787. (2 << 0) |
  5788. #endif
  5789. (ib->gpu_addr & 0xFFFFFFFC));
  5790. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5791. amdgpu_ring_write(ring, control);
  5792. }
  5793. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5794. u64 seq, unsigned flags)
  5795. {
  5796. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5797. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5798. /* EVENT_WRITE_EOP - flush caches, send int */
  5799. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5800. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5801. EOP_TC_ACTION_EN |
  5802. EOP_TC_WB_ACTION_EN |
  5803. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5804. EVENT_INDEX(5)));
  5805. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5806. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5807. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5808. amdgpu_ring_write(ring, lower_32_bits(seq));
  5809. amdgpu_ring_write(ring, upper_32_bits(seq));
  5810. }
  5811. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5812. {
  5813. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5814. uint32_t seq = ring->fence_drv.sync_seq;
  5815. uint64_t addr = ring->fence_drv.gpu_addr;
  5816. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5817. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5818. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5819. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5820. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5821. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5822. amdgpu_ring_write(ring, seq);
  5823. amdgpu_ring_write(ring, 0xffffffff);
  5824. amdgpu_ring_write(ring, 4); /* poll interval */
  5825. }
  5826. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5827. unsigned vm_id, uint64_t pd_addr)
  5828. {
  5829. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5830. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5831. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5832. WRITE_DATA_DST_SEL(0)) |
  5833. WR_CONFIRM);
  5834. if (vm_id < 8) {
  5835. amdgpu_ring_write(ring,
  5836. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5837. } else {
  5838. amdgpu_ring_write(ring,
  5839. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5840. }
  5841. amdgpu_ring_write(ring, 0);
  5842. amdgpu_ring_write(ring, pd_addr >> 12);
  5843. /* bits 0-15 are the VM contexts0-15 */
  5844. /* invalidate the cache */
  5845. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5846. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5847. WRITE_DATA_DST_SEL(0)));
  5848. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5849. amdgpu_ring_write(ring, 0);
  5850. amdgpu_ring_write(ring, 1 << vm_id);
  5851. /* wait for the invalidate to complete */
  5852. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5853. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5854. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5855. WAIT_REG_MEM_ENGINE(0))); /* me */
  5856. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5857. amdgpu_ring_write(ring, 0);
  5858. amdgpu_ring_write(ring, 0); /* ref */
  5859. amdgpu_ring_write(ring, 0); /* mask */
  5860. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5861. /* compute doesn't have PFP */
  5862. if (usepfp) {
  5863. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5864. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5865. amdgpu_ring_write(ring, 0x0);
  5866. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5867. amdgpu_ring_insert_nop(ring, 128);
  5868. }
  5869. }
  5870. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5871. {
  5872. return ring->adev->wb.wb[ring->wptr_offs];
  5873. }
  5874. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5875. {
  5876. struct amdgpu_device *adev = ring->adev;
  5877. /* XXX check if swapping is necessary on BE */
  5878. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5879. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5880. }
  5881. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5882. u64 addr, u64 seq,
  5883. unsigned flags)
  5884. {
  5885. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5886. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5887. /* RELEASE_MEM - flush caches, send int */
  5888. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5889. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5890. EOP_TC_ACTION_EN |
  5891. EOP_TC_WB_ACTION_EN |
  5892. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5893. EVENT_INDEX(5)));
  5894. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5895. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5896. amdgpu_ring_write(ring, upper_32_bits(addr));
  5897. amdgpu_ring_write(ring, lower_32_bits(seq));
  5898. amdgpu_ring_write(ring, upper_32_bits(seq));
  5899. }
  5900. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5901. u64 seq, unsigned int flags)
  5902. {
  5903. /* we only allocate 32bit for each seq wb address */
  5904. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5905. /* write fence seq to the "addr" */
  5906. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5907. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5908. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5909. amdgpu_ring_write(ring, lower_32_bits(addr));
  5910. amdgpu_ring_write(ring, upper_32_bits(addr));
  5911. amdgpu_ring_write(ring, lower_32_bits(seq));
  5912. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5913. /* set register to trigger INT */
  5914. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5915. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5916. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5917. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5918. amdgpu_ring_write(ring, 0);
  5919. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5920. }
  5921. }
  5922. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5923. {
  5924. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5925. amdgpu_ring_write(ring, 0);
  5926. }
  5927. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5928. {
  5929. uint32_t dw2 = 0;
  5930. if (amdgpu_sriov_vf(ring->adev))
  5931. gfx_v8_0_ring_emit_ce_meta_init(ring,
  5932. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5933. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5934. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5935. gfx_v8_0_ring_emit_vgt_flush(ring);
  5936. /* set load_global_config & load_global_uconfig */
  5937. dw2 |= 0x8001;
  5938. /* set load_cs_sh_regs */
  5939. dw2 |= 0x01000000;
  5940. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5941. dw2 |= 0x10002;
  5942. /* set load_ce_ram if preamble presented */
  5943. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5944. dw2 |= 0x10000000;
  5945. } else {
  5946. /* still load_ce_ram if this is the first time preamble presented
  5947. * although there is no context switch happens.
  5948. */
  5949. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5950. dw2 |= 0x10000000;
  5951. }
  5952. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5953. amdgpu_ring_write(ring, dw2);
  5954. amdgpu_ring_write(ring, 0);
  5955. if (amdgpu_sriov_vf(ring->adev))
  5956. gfx_v8_0_ring_emit_de_meta_init(ring,
  5957. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5958. }
  5959. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5960. {
  5961. struct amdgpu_device *adev = ring->adev;
  5962. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5963. amdgpu_ring_write(ring, 0 | /* src: register*/
  5964. (5 << 8) | /* dst: memory */
  5965. (1 << 20)); /* write confirm */
  5966. amdgpu_ring_write(ring, reg);
  5967. amdgpu_ring_write(ring, 0);
  5968. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5969. adev->virt.reg_val_offs * 4));
  5970. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5971. adev->virt.reg_val_offs * 4));
  5972. }
  5973. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5974. uint32_t val)
  5975. {
  5976. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5977. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5978. amdgpu_ring_write(ring, reg);
  5979. amdgpu_ring_write(ring, 0);
  5980. amdgpu_ring_write(ring, val);
  5981. }
  5982. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5983. enum amdgpu_interrupt_state state)
  5984. {
  5985. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5986. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5987. }
  5988. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5989. int me, int pipe,
  5990. enum amdgpu_interrupt_state state)
  5991. {
  5992. /*
  5993. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5994. * handles the setting of interrupts for this specific pipe. All other
  5995. * pipes' interrupts are set by amdkfd.
  5996. */
  5997. if (me == 1) {
  5998. switch (pipe) {
  5999. case 0:
  6000. break;
  6001. default:
  6002. DRM_DEBUG("invalid pipe %d\n", pipe);
  6003. return;
  6004. }
  6005. } else {
  6006. DRM_DEBUG("invalid me %d\n", me);
  6007. return;
  6008. }
  6009. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  6010. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6011. }
  6012. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  6013. struct amdgpu_irq_src *source,
  6014. unsigned type,
  6015. enum amdgpu_interrupt_state state)
  6016. {
  6017. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6018. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6019. return 0;
  6020. }
  6021. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6022. struct amdgpu_irq_src *source,
  6023. unsigned type,
  6024. enum amdgpu_interrupt_state state)
  6025. {
  6026. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6027. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6028. return 0;
  6029. }
  6030. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6031. struct amdgpu_irq_src *src,
  6032. unsigned type,
  6033. enum amdgpu_interrupt_state state)
  6034. {
  6035. switch (type) {
  6036. case AMDGPU_CP_IRQ_GFX_EOP:
  6037. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6038. break;
  6039. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6040. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6041. break;
  6042. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6043. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6044. break;
  6045. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6046. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6047. break;
  6048. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6049. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6050. break;
  6051. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6052. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6053. break;
  6054. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6055. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6056. break;
  6057. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6058. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6059. break;
  6060. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6061. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6062. break;
  6063. default:
  6064. break;
  6065. }
  6066. return 0;
  6067. }
  6068. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6069. struct amdgpu_irq_src *source,
  6070. struct amdgpu_iv_entry *entry)
  6071. {
  6072. int i;
  6073. u8 me_id, pipe_id, queue_id;
  6074. struct amdgpu_ring *ring;
  6075. DRM_DEBUG("IH: CP EOP\n");
  6076. me_id = (entry->ring_id & 0x0c) >> 2;
  6077. pipe_id = (entry->ring_id & 0x03) >> 0;
  6078. queue_id = (entry->ring_id & 0x70) >> 4;
  6079. switch (me_id) {
  6080. case 0:
  6081. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6082. break;
  6083. case 1:
  6084. case 2:
  6085. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6086. ring = &adev->gfx.compute_ring[i];
  6087. /* Per-queue interrupt is supported for MEC starting from VI.
  6088. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6089. */
  6090. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6091. amdgpu_fence_process(ring);
  6092. }
  6093. break;
  6094. }
  6095. return 0;
  6096. }
  6097. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6098. struct amdgpu_irq_src *source,
  6099. struct amdgpu_iv_entry *entry)
  6100. {
  6101. DRM_ERROR("Illegal register access in command stream\n");
  6102. schedule_work(&adev->reset_work);
  6103. return 0;
  6104. }
  6105. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6106. struct amdgpu_irq_src *source,
  6107. struct amdgpu_iv_entry *entry)
  6108. {
  6109. DRM_ERROR("Illegal instruction in command stream\n");
  6110. schedule_work(&adev->reset_work);
  6111. return 0;
  6112. }
  6113. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6114. struct amdgpu_irq_src *src,
  6115. unsigned int type,
  6116. enum amdgpu_interrupt_state state)
  6117. {
  6118. uint32_t tmp, target;
  6119. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  6120. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6121. if (ring->me == 1)
  6122. target = mmCP_ME1_PIPE0_INT_CNTL;
  6123. else
  6124. target = mmCP_ME2_PIPE0_INT_CNTL;
  6125. target += ring->pipe;
  6126. switch (type) {
  6127. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6128. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  6129. tmp = RREG32(mmCPC_INT_CNTL);
  6130. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6131. GENERIC2_INT_ENABLE, 0);
  6132. WREG32(mmCPC_INT_CNTL, tmp);
  6133. tmp = RREG32(target);
  6134. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6135. GENERIC2_INT_ENABLE, 0);
  6136. WREG32(target, tmp);
  6137. } else {
  6138. tmp = RREG32(mmCPC_INT_CNTL);
  6139. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6140. GENERIC2_INT_ENABLE, 1);
  6141. WREG32(mmCPC_INT_CNTL, tmp);
  6142. tmp = RREG32(target);
  6143. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6144. GENERIC2_INT_ENABLE, 1);
  6145. WREG32(target, tmp);
  6146. }
  6147. break;
  6148. default:
  6149. BUG(); /* kiq only support GENERIC2_INT now */
  6150. break;
  6151. }
  6152. return 0;
  6153. }
  6154. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6155. struct amdgpu_irq_src *source,
  6156. struct amdgpu_iv_entry *entry)
  6157. {
  6158. u8 me_id, pipe_id, queue_id;
  6159. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  6160. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6161. me_id = (entry->ring_id & 0x0c) >> 2;
  6162. pipe_id = (entry->ring_id & 0x03) >> 0;
  6163. queue_id = (entry->ring_id & 0x70) >> 4;
  6164. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6165. me_id, pipe_id, queue_id);
  6166. amdgpu_fence_process(ring);
  6167. return 0;
  6168. }
  6169. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6170. .name = "gfx_v8_0",
  6171. .early_init = gfx_v8_0_early_init,
  6172. .late_init = gfx_v8_0_late_init,
  6173. .sw_init = gfx_v8_0_sw_init,
  6174. .sw_fini = gfx_v8_0_sw_fini,
  6175. .hw_init = gfx_v8_0_hw_init,
  6176. .hw_fini = gfx_v8_0_hw_fini,
  6177. .suspend = gfx_v8_0_suspend,
  6178. .resume = gfx_v8_0_resume,
  6179. .is_idle = gfx_v8_0_is_idle,
  6180. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6181. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6182. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6183. .soft_reset = gfx_v8_0_soft_reset,
  6184. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6185. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6186. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6187. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6188. };
  6189. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6190. .type = AMDGPU_RING_TYPE_GFX,
  6191. .align_mask = 0xff,
  6192. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6193. .get_rptr = gfx_v8_0_ring_get_rptr,
  6194. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6195. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6196. .emit_frame_size =
  6197. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6198. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6199. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6200. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  6201. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6202. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  6203. 2 + /* gfx_v8_ring_emit_sb */
  6204. 3 + 4 + 29, /* gfx_v8_ring_emit_cntxcntl including vgt flush/meta-data */
  6205. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6206. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6207. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6208. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6209. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6210. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6211. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6212. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6213. .test_ring = gfx_v8_0_ring_test_ring,
  6214. .test_ib = gfx_v8_0_ring_test_ib,
  6215. .insert_nop = amdgpu_ring_insert_nop,
  6216. .pad_ib = amdgpu_ring_generic_pad_ib,
  6217. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6218. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6219. };
  6220. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6221. .type = AMDGPU_RING_TYPE_COMPUTE,
  6222. .align_mask = 0xff,
  6223. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6224. .get_rptr = gfx_v8_0_ring_get_rptr,
  6225. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6226. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6227. .emit_frame_size =
  6228. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6229. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6230. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6231. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6232. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6233. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6234. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6235. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6236. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6237. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6238. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6239. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6240. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6241. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6242. .test_ring = gfx_v8_0_ring_test_ring,
  6243. .test_ib = gfx_v8_0_ring_test_ib,
  6244. .insert_nop = amdgpu_ring_insert_nop,
  6245. .pad_ib = amdgpu_ring_generic_pad_ib,
  6246. };
  6247. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6248. .type = AMDGPU_RING_TYPE_KIQ,
  6249. .align_mask = 0xff,
  6250. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6251. .get_rptr = gfx_v8_0_ring_get_rptr,
  6252. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6253. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6254. .emit_frame_size =
  6255. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6256. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6257. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6258. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6259. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6260. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6261. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6262. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6263. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6264. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6265. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6266. .test_ring = gfx_v8_0_ring_test_ring,
  6267. .test_ib = gfx_v8_0_ring_test_ib,
  6268. .insert_nop = amdgpu_ring_insert_nop,
  6269. .pad_ib = amdgpu_ring_generic_pad_ib,
  6270. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6271. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6272. };
  6273. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6274. {
  6275. int i;
  6276. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6277. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6278. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6279. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6280. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6281. }
  6282. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6283. .set = gfx_v8_0_set_eop_interrupt_state,
  6284. .process = gfx_v8_0_eop_irq,
  6285. };
  6286. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6287. .set = gfx_v8_0_set_priv_reg_fault_state,
  6288. .process = gfx_v8_0_priv_reg_irq,
  6289. };
  6290. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6291. .set = gfx_v8_0_set_priv_inst_fault_state,
  6292. .process = gfx_v8_0_priv_inst_irq,
  6293. };
  6294. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6295. .set = gfx_v8_0_kiq_set_interrupt_state,
  6296. .process = gfx_v8_0_kiq_irq,
  6297. };
  6298. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6299. {
  6300. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6301. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6302. adev->gfx.priv_reg_irq.num_types = 1;
  6303. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6304. adev->gfx.priv_inst_irq.num_types = 1;
  6305. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6306. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6307. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6308. }
  6309. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6310. {
  6311. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6312. }
  6313. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6314. {
  6315. /* init asci gds info */
  6316. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6317. adev->gds.gws.total_size = 64;
  6318. adev->gds.oa.total_size = 16;
  6319. if (adev->gds.mem.total_size == 64 * 1024) {
  6320. adev->gds.mem.gfx_partition_size = 4096;
  6321. adev->gds.mem.cs_partition_size = 4096;
  6322. adev->gds.gws.gfx_partition_size = 4;
  6323. adev->gds.gws.cs_partition_size = 4;
  6324. adev->gds.oa.gfx_partition_size = 4;
  6325. adev->gds.oa.cs_partition_size = 1;
  6326. } else {
  6327. adev->gds.mem.gfx_partition_size = 1024;
  6328. adev->gds.mem.cs_partition_size = 1024;
  6329. adev->gds.gws.gfx_partition_size = 16;
  6330. adev->gds.gws.cs_partition_size = 16;
  6331. adev->gds.oa.gfx_partition_size = 4;
  6332. adev->gds.oa.cs_partition_size = 4;
  6333. }
  6334. }
  6335. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6336. u32 bitmap)
  6337. {
  6338. u32 data;
  6339. if (!bitmap)
  6340. return;
  6341. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6342. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6343. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6344. }
  6345. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6346. {
  6347. u32 data, mask;
  6348. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6349. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6350. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6351. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6352. }
  6353. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6354. {
  6355. int i, j, k, counter, active_cu_number = 0;
  6356. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6357. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6358. unsigned disable_masks[4 * 2];
  6359. memset(cu_info, 0, sizeof(*cu_info));
  6360. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6361. mutex_lock(&adev->grbm_idx_mutex);
  6362. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6363. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6364. mask = 1;
  6365. ao_bitmap = 0;
  6366. counter = 0;
  6367. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6368. if (i < 4 && j < 2)
  6369. gfx_v8_0_set_user_cu_inactive_bitmap(
  6370. adev, disable_masks[i * 2 + j]);
  6371. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6372. cu_info->bitmap[i][j] = bitmap;
  6373. for (k = 0; k < 16; k ++) {
  6374. if (bitmap & mask) {
  6375. if (counter < 2)
  6376. ao_bitmap |= mask;
  6377. counter ++;
  6378. }
  6379. mask <<= 1;
  6380. }
  6381. active_cu_number += counter;
  6382. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6383. }
  6384. }
  6385. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6386. mutex_unlock(&adev->grbm_idx_mutex);
  6387. cu_info->number = active_cu_number;
  6388. cu_info->ao_cu_mask = ao_cu_mask;
  6389. }
  6390. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6391. {
  6392. .type = AMD_IP_BLOCK_TYPE_GFX,
  6393. .major = 8,
  6394. .minor = 0,
  6395. .rev = 0,
  6396. .funcs = &gfx_v8_0_ip_funcs,
  6397. };
  6398. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6399. {
  6400. .type = AMD_IP_BLOCK_TYPE_GFX,
  6401. .major = 8,
  6402. .minor = 1,
  6403. .rev = 0,
  6404. .funcs = &gfx_v8_0_ip_funcs,
  6405. };
  6406. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6407. {
  6408. uint64_t ce_payload_addr;
  6409. int cnt_ce;
  6410. static union {
  6411. struct amdgpu_ce_ib_state regular;
  6412. struct amdgpu_ce_ib_state_chained_ib chained;
  6413. } ce_payload = {};
  6414. if (ring->adev->virt.chained_ib_support) {
  6415. ce_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data_chained_ib, ce_payload);
  6416. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6417. } else {
  6418. ce_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data, ce_payload);
  6419. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6420. }
  6421. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6422. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6423. WRITE_DATA_DST_SEL(8) |
  6424. WR_CONFIRM) |
  6425. WRITE_DATA_CACHE_POLICY(0));
  6426. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6427. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6428. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6429. }
  6430. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6431. {
  6432. uint64_t de_payload_addr, gds_addr;
  6433. int cnt_de;
  6434. static union {
  6435. struct amdgpu_de_ib_state regular;
  6436. struct amdgpu_de_ib_state_chained_ib chained;
  6437. } de_payload = {};
  6438. gds_addr = csa_addr + 4096;
  6439. if (ring->adev->virt.chained_ib_support) {
  6440. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6441. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6442. de_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data_chained_ib, de_payload);
  6443. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6444. } else {
  6445. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6446. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6447. de_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data, de_payload);
  6448. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6449. }
  6450. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6451. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6452. WRITE_DATA_DST_SEL(8) |
  6453. WR_CONFIRM) |
  6454. WRITE_DATA_CACHE_POLICY(0));
  6455. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6456. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6457. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6458. }
  6459. /* create MQD for each compute queue */
  6460. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev)
  6461. {
  6462. struct amdgpu_ring *ring = NULL;
  6463. int r, i;
  6464. /* create MQD for KIQ */
  6465. ring = &adev->gfx.kiq.ring;
  6466. if (!ring->mqd_obj) {
  6467. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6468. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6469. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6470. if (r) {
  6471. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6472. return r;
  6473. }
  6474. }
  6475. /* create MQD for each KCQ */
  6476. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6477. {
  6478. ring = &adev->gfx.compute_ring[i];
  6479. if (!ring->mqd_obj) {
  6480. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6481. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6482. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6483. if (r) {
  6484. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6485. return r;
  6486. }
  6487. }
  6488. }
  6489. return 0;
  6490. }
  6491. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev)
  6492. {
  6493. struct amdgpu_ring *ring = NULL;
  6494. int i;
  6495. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6496. ring = &adev->gfx.compute_ring[i];
  6497. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6498. }
  6499. ring = &adev->gfx.kiq.ring;
  6500. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6501. }