sstep.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <linux/uaccess.h>
  18. #include <asm/cpu_has_feature.h>
  19. #include <asm/cputable.h>
  20. extern char system_call_common[];
  21. #ifdef CONFIG_PPC64
  22. /* Bits in SRR1 that are copied from MSR */
  23. #define MSR_MASK 0xffffffff87c0ffffUL
  24. #else
  25. #define MSR_MASK 0x87c0ffff
  26. #endif
  27. /* Bits in XER */
  28. #define XER_SO 0x80000000U
  29. #define XER_OV 0x40000000U
  30. #define XER_CA 0x20000000U
  31. #ifdef CONFIG_PPC_FPU
  32. /*
  33. * Functions in ldstfp.S
  34. */
  35. extern int do_lfs(int rn, unsigned long ea);
  36. extern int do_lfd(int rn, unsigned long ea);
  37. extern int do_stfs(int rn, unsigned long ea);
  38. extern int do_stfd(int rn, unsigned long ea);
  39. extern int do_lvx(int rn, unsigned long ea);
  40. extern int do_stvx(int rn, unsigned long ea);
  41. extern int do_lxvd2x(int rn, unsigned long ea);
  42. extern int do_stxvd2x(int rn, unsigned long ea);
  43. #endif
  44. /*
  45. * Emulate the truncation of 64 bit values in 32-bit mode.
  46. */
  47. static nokprobe_inline unsigned long truncate_if_32bit(unsigned long msr,
  48. unsigned long val)
  49. {
  50. #ifdef __powerpc64__
  51. if ((msr & MSR_64BIT) == 0)
  52. val &= 0xffffffffUL;
  53. #endif
  54. return val;
  55. }
  56. /*
  57. * Determine whether a conditional branch instruction would branch.
  58. */
  59. static nokprobe_inline int branch_taken(unsigned int instr, struct pt_regs *regs)
  60. {
  61. unsigned int bo = (instr >> 21) & 0x1f;
  62. unsigned int bi;
  63. if ((bo & 4) == 0) {
  64. /* decrement counter */
  65. --regs->ctr;
  66. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  67. return 0;
  68. }
  69. if ((bo & 0x10) == 0) {
  70. /* check bit from CR */
  71. bi = (instr >> 16) & 0x1f;
  72. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  73. return 0;
  74. }
  75. return 1;
  76. }
  77. static nokprobe_inline long address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  78. {
  79. if (!user_mode(regs))
  80. return 1;
  81. return __access_ok(ea, nb, USER_DS);
  82. }
  83. /*
  84. * Calculate effective address for a D-form instruction
  85. */
  86. static nokprobe_inline unsigned long dform_ea(unsigned int instr, struct pt_regs *regs)
  87. {
  88. int ra;
  89. unsigned long ea;
  90. ra = (instr >> 16) & 0x1f;
  91. ea = (signed short) instr; /* sign-extend */
  92. if (ra)
  93. ea += regs->gpr[ra];
  94. return truncate_if_32bit(regs->msr, ea);
  95. }
  96. #ifdef __powerpc64__
  97. /*
  98. * Calculate effective address for a DS-form instruction
  99. */
  100. static nokprobe_inline unsigned long dsform_ea(unsigned int instr, struct pt_regs *regs)
  101. {
  102. int ra;
  103. unsigned long ea;
  104. ra = (instr >> 16) & 0x1f;
  105. ea = (signed short) (instr & ~3); /* sign-extend */
  106. if (ra)
  107. ea += regs->gpr[ra];
  108. return truncate_if_32bit(regs->msr, ea);
  109. }
  110. #endif /* __powerpc64 */
  111. /*
  112. * Calculate effective address for an X-form instruction
  113. */
  114. static nokprobe_inline unsigned long xform_ea(unsigned int instr,
  115. struct pt_regs *regs)
  116. {
  117. int ra, rb;
  118. unsigned long ea;
  119. ra = (instr >> 16) & 0x1f;
  120. rb = (instr >> 11) & 0x1f;
  121. ea = regs->gpr[rb];
  122. if (ra)
  123. ea += regs->gpr[ra];
  124. return truncate_if_32bit(regs->msr, ea);
  125. }
  126. /*
  127. * Return the largest power of 2, not greater than sizeof(unsigned long),
  128. * such that x is a multiple of it.
  129. */
  130. static nokprobe_inline unsigned long max_align(unsigned long x)
  131. {
  132. x |= sizeof(unsigned long);
  133. return x & -x; /* isolates rightmost bit */
  134. }
  135. static nokprobe_inline unsigned long byterev_2(unsigned long x)
  136. {
  137. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  138. }
  139. static nokprobe_inline unsigned long byterev_4(unsigned long x)
  140. {
  141. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  142. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  143. }
  144. #ifdef __powerpc64__
  145. static nokprobe_inline unsigned long byterev_8(unsigned long x)
  146. {
  147. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  148. }
  149. #endif
  150. static nokprobe_inline int read_mem_aligned(unsigned long *dest,
  151. unsigned long ea, int nb)
  152. {
  153. int err = 0;
  154. unsigned long x = 0;
  155. switch (nb) {
  156. case 1:
  157. err = __get_user(x, (unsigned char __user *) ea);
  158. break;
  159. case 2:
  160. err = __get_user(x, (unsigned short __user *) ea);
  161. break;
  162. case 4:
  163. err = __get_user(x, (unsigned int __user *) ea);
  164. break;
  165. #ifdef __powerpc64__
  166. case 8:
  167. err = __get_user(x, (unsigned long __user *) ea);
  168. break;
  169. #endif
  170. }
  171. if (!err)
  172. *dest = x;
  173. return err;
  174. }
  175. static nokprobe_inline int read_mem_unaligned(unsigned long *dest,
  176. unsigned long ea, int nb, struct pt_regs *regs)
  177. {
  178. int err;
  179. unsigned long x, b, c;
  180. #ifdef __LITTLE_ENDIAN__
  181. int len = nb; /* save a copy of the length for byte reversal */
  182. #endif
  183. /* unaligned, do this in pieces */
  184. x = 0;
  185. for (; nb > 0; nb -= c) {
  186. #ifdef __LITTLE_ENDIAN__
  187. c = 1;
  188. #endif
  189. #ifdef __BIG_ENDIAN__
  190. c = max_align(ea);
  191. #endif
  192. if (c > nb)
  193. c = max_align(nb);
  194. err = read_mem_aligned(&b, ea, c);
  195. if (err)
  196. return err;
  197. x = (x << (8 * c)) + b;
  198. ea += c;
  199. }
  200. #ifdef __LITTLE_ENDIAN__
  201. switch (len) {
  202. case 2:
  203. *dest = byterev_2(x);
  204. break;
  205. case 4:
  206. *dest = byterev_4(x);
  207. break;
  208. #ifdef __powerpc64__
  209. case 8:
  210. *dest = byterev_8(x);
  211. break;
  212. #endif
  213. }
  214. #endif
  215. #ifdef __BIG_ENDIAN__
  216. *dest = x;
  217. #endif
  218. return 0;
  219. }
  220. /*
  221. * Read memory at address ea for nb bytes, return 0 for success
  222. * or -EFAULT if an error occurred.
  223. */
  224. static int read_mem(unsigned long *dest, unsigned long ea, int nb,
  225. struct pt_regs *regs)
  226. {
  227. if (!address_ok(regs, ea, nb))
  228. return -EFAULT;
  229. if ((ea & (nb - 1)) == 0)
  230. return read_mem_aligned(dest, ea, nb);
  231. return read_mem_unaligned(dest, ea, nb, regs);
  232. }
  233. NOKPROBE_SYMBOL(read_mem);
  234. static nokprobe_inline int write_mem_aligned(unsigned long val,
  235. unsigned long ea, int nb)
  236. {
  237. int err = 0;
  238. switch (nb) {
  239. case 1:
  240. err = __put_user(val, (unsigned char __user *) ea);
  241. break;
  242. case 2:
  243. err = __put_user(val, (unsigned short __user *) ea);
  244. break;
  245. case 4:
  246. err = __put_user(val, (unsigned int __user *) ea);
  247. break;
  248. #ifdef __powerpc64__
  249. case 8:
  250. err = __put_user(val, (unsigned long __user *) ea);
  251. break;
  252. #endif
  253. }
  254. return err;
  255. }
  256. static nokprobe_inline int write_mem_unaligned(unsigned long val,
  257. unsigned long ea, int nb, struct pt_regs *regs)
  258. {
  259. int err;
  260. unsigned long c;
  261. #ifdef __LITTLE_ENDIAN__
  262. switch (nb) {
  263. case 2:
  264. val = byterev_2(val);
  265. break;
  266. case 4:
  267. val = byterev_4(val);
  268. break;
  269. #ifdef __powerpc64__
  270. case 8:
  271. val = byterev_8(val);
  272. break;
  273. #endif
  274. }
  275. #endif
  276. /* unaligned or little-endian, do this in pieces */
  277. for (; nb > 0; nb -= c) {
  278. #ifdef __LITTLE_ENDIAN__
  279. c = 1;
  280. #endif
  281. #ifdef __BIG_ENDIAN__
  282. c = max_align(ea);
  283. #endif
  284. if (c > nb)
  285. c = max_align(nb);
  286. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  287. if (err)
  288. return err;
  289. ea += c;
  290. }
  291. return 0;
  292. }
  293. /*
  294. * Write memory at address ea for nb bytes, return 0 for success
  295. * or -EFAULT if an error occurred.
  296. */
  297. static int write_mem(unsigned long val, unsigned long ea, int nb,
  298. struct pt_regs *regs)
  299. {
  300. if (!address_ok(regs, ea, nb))
  301. return -EFAULT;
  302. if ((ea & (nb - 1)) == 0)
  303. return write_mem_aligned(val, ea, nb);
  304. return write_mem_unaligned(val, ea, nb, regs);
  305. }
  306. NOKPROBE_SYMBOL(write_mem);
  307. #ifdef CONFIG_PPC_FPU
  308. /*
  309. * Check the address and alignment, and call func to do the actual
  310. * load or store.
  311. */
  312. static int do_fp_load(int rn, int (*func)(int, unsigned long),
  313. unsigned long ea, int nb,
  314. struct pt_regs *regs)
  315. {
  316. int err;
  317. union {
  318. double dbl;
  319. unsigned long ul[2];
  320. struct {
  321. #ifdef __BIG_ENDIAN__
  322. unsigned _pad_;
  323. unsigned word;
  324. #endif
  325. #ifdef __LITTLE_ENDIAN__
  326. unsigned word;
  327. unsigned _pad_;
  328. #endif
  329. } single;
  330. } data;
  331. unsigned long ptr;
  332. if (!address_ok(regs, ea, nb))
  333. return -EFAULT;
  334. if ((ea & 3) == 0)
  335. return (*func)(rn, ea);
  336. ptr = (unsigned long) &data.ul;
  337. if (sizeof(unsigned long) == 8 || nb == 4) {
  338. err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
  339. if (nb == 4)
  340. ptr = (unsigned long)&(data.single.word);
  341. } else {
  342. /* reading a double on 32-bit */
  343. err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
  344. if (!err)
  345. err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
  346. }
  347. if (err)
  348. return err;
  349. return (*func)(rn, ptr);
  350. }
  351. NOKPROBE_SYMBOL(do_fp_load);
  352. static int do_fp_store(int rn, int (*func)(int, unsigned long),
  353. unsigned long ea, int nb,
  354. struct pt_regs *regs)
  355. {
  356. int err;
  357. union {
  358. double dbl;
  359. unsigned long ul[2];
  360. struct {
  361. #ifdef __BIG_ENDIAN__
  362. unsigned _pad_;
  363. unsigned word;
  364. #endif
  365. #ifdef __LITTLE_ENDIAN__
  366. unsigned word;
  367. unsigned _pad_;
  368. #endif
  369. } single;
  370. } data;
  371. unsigned long ptr;
  372. if (!address_ok(regs, ea, nb))
  373. return -EFAULT;
  374. if ((ea & 3) == 0)
  375. return (*func)(rn, ea);
  376. ptr = (unsigned long) &data.ul[0];
  377. if (sizeof(unsigned long) == 8 || nb == 4) {
  378. if (nb == 4)
  379. ptr = (unsigned long)&(data.single.word);
  380. err = (*func)(rn, ptr);
  381. if (err)
  382. return err;
  383. err = write_mem_unaligned(data.ul[0], ea, nb, regs);
  384. } else {
  385. /* writing a double on 32-bit */
  386. err = (*func)(rn, ptr);
  387. if (err)
  388. return err;
  389. err = write_mem_unaligned(data.ul[0], ea, 4, regs);
  390. if (!err)
  391. err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
  392. }
  393. return err;
  394. }
  395. NOKPROBE_SYMBOL(do_fp_store);
  396. #endif
  397. #ifdef CONFIG_ALTIVEC
  398. /* For Altivec/VMX, no need to worry about alignment */
  399. static nokprobe_inline int do_vec_load(int rn, int (*func)(int, unsigned long),
  400. unsigned long ea, struct pt_regs *regs)
  401. {
  402. if (!address_ok(regs, ea & ~0xfUL, 16))
  403. return -EFAULT;
  404. return (*func)(rn, ea);
  405. }
  406. static nokprobe_inline int do_vec_store(int rn, int (*func)(int, unsigned long),
  407. unsigned long ea, struct pt_regs *regs)
  408. {
  409. if (!address_ok(regs, ea & ~0xfUL, 16))
  410. return -EFAULT;
  411. return (*func)(rn, ea);
  412. }
  413. #endif /* CONFIG_ALTIVEC */
  414. #ifdef CONFIG_VSX
  415. static nokprobe_inline int do_vsx_load(int rn, int (*func)(int, unsigned long),
  416. unsigned long ea, struct pt_regs *regs)
  417. {
  418. int err;
  419. unsigned long val[2];
  420. if (!address_ok(regs, ea, 16))
  421. return -EFAULT;
  422. if ((ea & 3) == 0)
  423. return (*func)(rn, ea);
  424. err = read_mem_unaligned(&val[0], ea, 8, regs);
  425. if (!err)
  426. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  427. if (!err)
  428. err = (*func)(rn, (unsigned long) &val[0]);
  429. return err;
  430. }
  431. static nokprobe_inline int do_vsx_store(int rn, int (*func)(int, unsigned long),
  432. unsigned long ea, struct pt_regs *regs)
  433. {
  434. int err;
  435. unsigned long val[2];
  436. if (!address_ok(regs, ea, 16))
  437. return -EFAULT;
  438. if ((ea & 3) == 0)
  439. return (*func)(rn, ea);
  440. err = (*func)(rn, (unsigned long) &val[0]);
  441. if (err)
  442. return err;
  443. err = write_mem_unaligned(val[0], ea, 8, regs);
  444. if (!err)
  445. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  446. return err;
  447. }
  448. #endif /* CONFIG_VSX */
  449. #define __put_user_asmx(x, addr, err, op, cr) \
  450. __asm__ __volatile__( \
  451. "1: " op " %2,0,%3\n" \
  452. " mfcr %1\n" \
  453. "2:\n" \
  454. ".section .fixup,\"ax\"\n" \
  455. "3: li %0,%4\n" \
  456. " b 2b\n" \
  457. ".previous\n" \
  458. EX_TABLE(1b, 3b) \
  459. : "=r" (err), "=r" (cr) \
  460. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  461. #define __get_user_asmx(x, addr, err, op) \
  462. __asm__ __volatile__( \
  463. "1: "op" %1,0,%2\n" \
  464. "2:\n" \
  465. ".section .fixup,\"ax\"\n" \
  466. "3: li %0,%3\n" \
  467. " b 2b\n" \
  468. ".previous\n" \
  469. EX_TABLE(1b, 3b) \
  470. : "=r" (err), "=r" (x) \
  471. : "r" (addr), "i" (-EFAULT), "0" (err))
  472. #define __cacheop_user_asmx(addr, err, op) \
  473. __asm__ __volatile__( \
  474. "1: "op" 0,%1\n" \
  475. "2:\n" \
  476. ".section .fixup,\"ax\"\n" \
  477. "3: li %0,%3\n" \
  478. " b 2b\n" \
  479. ".previous\n" \
  480. EX_TABLE(1b, 3b) \
  481. : "=r" (err) \
  482. : "r" (addr), "i" (-EFAULT), "0" (err))
  483. static nokprobe_inline void set_cr0(struct pt_regs *regs, int rd)
  484. {
  485. long val = regs->gpr[rd];
  486. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  487. #ifdef __powerpc64__
  488. if (!(regs->msr & MSR_64BIT))
  489. val = (int) val;
  490. #endif
  491. if (val < 0)
  492. regs->ccr |= 0x80000000;
  493. else if (val > 0)
  494. regs->ccr |= 0x40000000;
  495. else
  496. regs->ccr |= 0x20000000;
  497. }
  498. static nokprobe_inline void add_with_carry(struct pt_regs *regs, int rd,
  499. unsigned long val1, unsigned long val2,
  500. unsigned long carry_in)
  501. {
  502. unsigned long val = val1 + val2;
  503. if (carry_in)
  504. ++val;
  505. regs->gpr[rd] = val;
  506. #ifdef __powerpc64__
  507. if (!(regs->msr & MSR_64BIT)) {
  508. val = (unsigned int) val;
  509. val1 = (unsigned int) val1;
  510. }
  511. #endif
  512. if (val < val1 || (carry_in && val == val1))
  513. regs->xer |= XER_CA;
  514. else
  515. regs->xer &= ~XER_CA;
  516. }
  517. static nokprobe_inline void do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  518. int crfld)
  519. {
  520. unsigned int crval, shift;
  521. crval = (regs->xer >> 31) & 1; /* get SO bit */
  522. if (v1 < v2)
  523. crval |= 8;
  524. else if (v1 > v2)
  525. crval |= 4;
  526. else
  527. crval |= 2;
  528. shift = (7 - crfld) * 4;
  529. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  530. }
  531. static nokprobe_inline void do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  532. unsigned long v2, int crfld)
  533. {
  534. unsigned int crval, shift;
  535. crval = (regs->xer >> 31) & 1; /* get SO bit */
  536. if (v1 < v2)
  537. crval |= 8;
  538. else if (v1 > v2)
  539. crval |= 4;
  540. else
  541. crval |= 2;
  542. shift = (7 - crfld) * 4;
  543. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  544. }
  545. static nokprobe_inline void do_cmpb(struct pt_regs *regs, unsigned long v1,
  546. unsigned long v2, int rd)
  547. {
  548. unsigned long long out_val, mask;
  549. int i;
  550. out_val = 0;
  551. for (i = 0; i < 8; i++) {
  552. mask = 0xffUL << (i * 8);
  553. if ((v1 & mask) == (v2 & mask))
  554. out_val |= mask;
  555. }
  556. regs->gpr[rd] = out_val;
  557. }
  558. /*
  559. * The size parameter is used to adjust the equivalent popcnt instruction.
  560. * popcntb = 8, popcntw = 32, popcntd = 64
  561. */
  562. static nokprobe_inline void do_popcnt(struct pt_regs *regs, unsigned long v1,
  563. int size, int ra)
  564. {
  565. unsigned long long out = v1;
  566. out -= (out >> 1) & 0x5555555555555555;
  567. out = (0x3333333333333333 & out) + (0x3333333333333333 & (out >> 2));
  568. out = (out + (out >> 4)) & 0x0f0f0f0f0f0f0f0f;
  569. if (size == 8) { /* popcntb */
  570. regs->gpr[ra] = out;
  571. return;
  572. }
  573. out += out >> 8;
  574. out += out >> 16;
  575. if (size == 32) { /* popcntw */
  576. regs->gpr[ra] = out & 0x0000003f0000003f;
  577. return;
  578. }
  579. out = (out + (out >> 32)) & 0x7f;
  580. regs->gpr[ra] = out; /* popcntd */
  581. }
  582. #ifdef CONFIG_PPC64
  583. static nokprobe_inline void do_bpermd(struct pt_regs *regs, unsigned long v1,
  584. unsigned long v2, int ra)
  585. {
  586. unsigned char perm, idx;
  587. unsigned int i;
  588. perm = 0;
  589. for (i = 0; i < 8; i++) {
  590. idx = (v1 >> (i * 8)) & 0xff;
  591. if (idx < 64)
  592. if (v2 & PPC_BIT(idx))
  593. perm |= 1 << i;
  594. }
  595. regs->gpr[ra] = perm;
  596. }
  597. #endif /* CONFIG_PPC64 */
  598. /*
  599. * The size parameter adjusts the equivalent prty instruction.
  600. * prtyw = 32, prtyd = 64
  601. */
  602. static nokprobe_inline void do_prty(struct pt_regs *regs, unsigned long v,
  603. int size, int ra)
  604. {
  605. unsigned long long res = v ^ (v >> 8);
  606. res ^= res >> 16;
  607. if (size == 32) { /* prtyw */
  608. regs->gpr[ra] = res & 0x0000000100000001;
  609. return;
  610. }
  611. res ^= res >> 32;
  612. regs->gpr[ra] = res & 1; /*prtyd */
  613. }
  614. static nokprobe_inline int trap_compare(long v1, long v2)
  615. {
  616. int ret = 0;
  617. if (v1 < v2)
  618. ret |= 0x10;
  619. else if (v1 > v2)
  620. ret |= 0x08;
  621. else
  622. ret |= 0x04;
  623. if ((unsigned long)v1 < (unsigned long)v2)
  624. ret |= 0x02;
  625. else if ((unsigned long)v1 > (unsigned long)v2)
  626. ret |= 0x01;
  627. return ret;
  628. }
  629. /*
  630. * Elements of 32-bit rotate and mask instructions.
  631. */
  632. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  633. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  634. #ifdef __powerpc64__
  635. #define MASK64_L(mb) (~0UL >> (mb))
  636. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  637. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  638. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  639. #else
  640. #define DATA32(x) (x)
  641. #endif
  642. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  643. /*
  644. * Decode an instruction, and execute it if that can be done just by
  645. * modifying *regs (i.e. integer arithmetic and logical instructions,
  646. * branches, and barrier instructions).
  647. * Returns 1 if the instruction has been executed, or 0 if not.
  648. * Sets *op to indicate what the instruction does.
  649. */
  650. int analyse_instr(struct instruction_op *op, struct pt_regs *regs,
  651. unsigned int instr)
  652. {
  653. unsigned int opcode, ra, rb, rd, spr, u;
  654. unsigned long int imm;
  655. unsigned long int val, val2;
  656. unsigned int mb, me, sh;
  657. long ival;
  658. op->type = COMPUTE;
  659. opcode = instr >> 26;
  660. switch (opcode) {
  661. case 16: /* bc */
  662. op->type = BRANCH;
  663. imm = (signed short)(instr & 0xfffc);
  664. if ((instr & 2) == 0)
  665. imm += regs->nip;
  666. regs->nip += 4;
  667. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  668. if (instr & 1)
  669. regs->link = regs->nip;
  670. if (branch_taken(instr, regs))
  671. regs->nip = truncate_if_32bit(regs->msr, imm);
  672. return 1;
  673. #ifdef CONFIG_PPC64
  674. case 17: /* sc */
  675. if ((instr & 0xfe2) == 2)
  676. op->type = SYSCALL;
  677. else
  678. op->type = UNKNOWN;
  679. return 0;
  680. #endif
  681. case 18: /* b */
  682. op->type = BRANCH;
  683. imm = instr & 0x03fffffc;
  684. if (imm & 0x02000000)
  685. imm -= 0x04000000;
  686. if ((instr & 2) == 0)
  687. imm += regs->nip;
  688. if (instr & 1)
  689. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  690. imm = truncate_if_32bit(regs->msr, imm);
  691. regs->nip = imm;
  692. return 1;
  693. case 19:
  694. switch ((instr >> 1) & 0x3ff) {
  695. case 0: /* mcrf */
  696. rd = 7 - ((instr >> 23) & 0x7);
  697. ra = 7 - ((instr >> 18) & 0x7);
  698. rd *= 4;
  699. ra *= 4;
  700. val = (regs->ccr >> ra) & 0xf;
  701. regs->ccr = (regs->ccr & ~(0xfUL << rd)) | (val << rd);
  702. goto instr_done;
  703. case 16: /* bclr */
  704. case 528: /* bcctr */
  705. op->type = BRANCH;
  706. imm = (instr & 0x400)? regs->ctr: regs->link;
  707. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  708. imm = truncate_if_32bit(regs->msr, imm);
  709. if (instr & 1)
  710. regs->link = regs->nip;
  711. if (branch_taken(instr, regs))
  712. regs->nip = imm;
  713. return 1;
  714. case 18: /* rfid, scary */
  715. if (regs->msr & MSR_PR)
  716. goto priv;
  717. op->type = RFI;
  718. return 0;
  719. case 150: /* isync */
  720. op->type = BARRIER;
  721. isync();
  722. goto instr_done;
  723. case 33: /* crnor */
  724. case 129: /* crandc */
  725. case 193: /* crxor */
  726. case 225: /* crnand */
  727. case 257: /* crand */
  728. case 289: /* creqv */
  729. case 417: /* crorc */
  730. case 449: /* cror */
  731. ra = (instr >> 16) & 0x1f;
  732. rb = (instr >> 11) & 0x1f;
  733. rd = (instr >> 21) & 0x1f;
  734. ra = (regs->ccr >> (31 - ra)) & 1;
  735. rb = (regs->ccr >> (31 - rb)) & 1;
  736. val = (instr >> (6 + ra * 2 + rb)) & 1;
  737. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  738. (val << (31 - rd));
  739. goto instr_done;
  740. }
  741. break;
  742. case 31:
  743. switch ((instr >> 1) & 0x3ff) {
  744. case 598: /* sync */
  745. op->type = BARRIER;
  746. #ifdef __powerpc64__
  747. switch ((instr >> 21) & 3) {
  748. case 1: /* lwsync */
  749. asm volatile("lwsync" : : : "memory");
  750. goto instr_done;
  751. case 2: /* ptesync */
  752. asm volatile("ptesync" : : : "memory");
  753. goto instr_done;
  754. }
  755. #endif
  756. mb();
  757. goto instr_done;
  758. case 854: /* eieio */
  759. op->type = BARRIER;
  760. eieio();
  761. goto instr_done;
  762. }
  763. break;
  764. }
  765. /* Following cases refer to regs->gpr[], so we need all regs */
  766. if (!FULL_REGS(regs))
  767. return 0;
  768. rd = (instr >> 21) & 0x1f;
  769. ra = (instr >> 16) & 0x1f;
  770. rb = (instr >> 11) & 0x1f;
  771. switch (opcode) {
  772. #ifdef __powerpc64__
  773. case 2: /* tdi */
  774. if (rd & trap_compare(regs->gpr[ra], (short) instr))
  775. goto trap;
  776. goto instr_done;
  777. #endif
  778. case 3: /* twi */
  779. if (rd & trap_compare((int)regs->gpr[ra], (short) instr))
  780. goto trap;
  781. goto instr_done;
  782. case 7: /* mulli */
  783. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  784. goto instr_done;
  785. case 8: /* subfic */
  786. imm = (short) instr;
  787. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  788. goto instr_done;
  789. case 10: /* cmpli */
  790. imm = (unsigned short) instr;
  791. val = regs->gpr[ra];
  792. #ifdef __powerpc64__
  793. if ((rd & 1) == 0)
  794. val = (unsigned int) val;
  795. #endif
  796. do_cmp_unsigned(regs, val, imm, rd >> 2);
  797. goto instr_done;
  798. case 11: /* cmpi */
  799. imm = (short) instr;
  800. val = regs->gpr[ra];
  801. #ifdef __powerpc64__
  802. if ((rd & 1) == 0)
  803. val = (int) val;
  804. #endif
  805. do_cmp_signed(regs, val, imm, rd >> 2);
  806. goto instr_done;
  807. case 12: /* addic */
  808. imm = (short) instr;
  809. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  810. goto instr_done;
  811. case 13: /* addic. */
  812. imm = (short) instr;
  813. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  814. set_cr0(regs, rd);
  815. goto instr_done;
  816. case 14: /* addi */
  817. imm = (short) instr;
  818. if (ra)
  819. imm += regs->gpr[ra];
  820. regs->gpr[rd] = imm;
  821. goto instr_done;
  822. case 15: /* addis */
  823. imm = ((short) instr) << 16;
  824. if (ra)
  825. imm += regs->gpr[ra];
  826. regs->gpr[rd] = imm;
  827. goto instr_done;
  828. case 20: /* rlwimi */
  829. mb = (instr >> 6) & 0x1f;
  830. me = (instr >> 1) & 0x1f;
  831. val = DATA32(regs->gpr[rd]);
  832. imm = MASK32(mb, me);
  833. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  834. goto logical_done;
  835. case 21: /* rlwinm */
  836. mb = (instr >> 6) & 0x1f;
  837. me = (instr >> 1) & 0x1f;
  838. val = DATA32(regs->gpr[rd]);
  839. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  840. goto logical_done;
  841. case 23: /* rlwnm */
  842. mb = (instr >> 6) & 0x1f;
  843. me = (instr >> 1) & 0x1f;
  844. rb = regs->gpr[rb] & 0x1f;
  845. val = DATA32(regs->gpr[rd]);
  846. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  847. goto logical_done;
  848. case 24: /* ori */
  849. imm = (unsigned short) instr;
  850. regs->gpr[ra] = regs->gpr[rd] | imm;
  851. goto instr_done;
  852. case 25: /* oris */
  853. imm = (unsigned short) instr;
  854. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  855. goto instr_done;
  856. case 26: /* xori */
  857. imm = (unsigned short) instr;
  858. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  859. goto instr_done;
  860. case 27: /* xoris */
  861. imm = (unsigned short) instr;
  862. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  863. goto instr_done;
  864. case 28: /* andi. */
  865. imm = (unsigned short) instr;
  866. regs->gpr[ra] = regs->gpr[rd] & imm;
  867. set_cr0(regs, ra);
  868. goto instr_done;
  869. case 29: /* andis. */
  870. imm = (unsigned short) instr;
  871. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  872. set_cr0(regs, ra);
  873. goto instr_done;
  874. #ifdef __powerpc64__
  875. case 30: /* rld* */
  876. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  877. val = regs->gpr[rd];
  878. if ((instr & 0x10) == 0) {
  879. sh = rb | ((instr & 2) << 4);
  880. val = ROTATE(val, sh);
  881. switch ((instr >> 2) & 3) {
  882. case 0: /* rldicl */
  883. regs->gpr[ra] = val & MASK64_L(mb);
  884. goto logical_done;
  885. case 1: /* rldicr */
  886. regs->gpr[ra] = val & MASK64_R(mb);
  887. goto logical_done;
  888. case 2: /* rldic */
  889. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  890. goto logical_done;
  891. case 3: /* rldimi */
  892. imm = MASK64(mb, 63 - sh);
  893. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  894. (val & imm);
  895. goto logical_done;
  896. }
  897. } else {
  898. sh = regs->gpr[rb] & 0x3f;
  899. val = ROTATE(val, sh);
  900. switch ((instr >> 1) & 7) {
  901. case 0: /* rldcl */
  902. regs->gpr[ra] = val & MASK64_L(mb);
  903. goto logical_done;
  904. case 1: /* rldcr */
  905. regs->gpr[ra] = val & MASK64_R(mb);
  906. goto logical_done;
  907. }
  908. }
  909. #endif
  910. break; /* illegal instruction */
  911. case 31:
  912. switch ((instr >> 1) & 0x3ff) {
  913. case 4: /* tw */
  914. if (rd == 0x1f ||
  915. (rd & trap_compare((int)regs->gpr[ra],
  916. (int)regs->gpr[rb])))
  917. goto trap;
  918. goto instr_done;
  919. #ifdef __powerpc64__
  920. case 68: /* td */
  921. if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb]))
  922. goto trap;
  923. goto instr_done;
  924. #endif
  925. case 83: /* mfmsr */
  926. if (regs->msr & MSR_PR)
  927. goto priv;
  928. op->type = MFMSR;
  929. op->reg = rd;
  930. return 0;
  931. case 146: /* mtmsr */
  932. if (regs->msr & MSR_PR)
  933. goto priv;
  934. op->type = MTMSR;
  935. op->reg = rd;
  936. op->val = 0xffffffff & ~(MSR_ME | MSR_LE);
  937. return 0;
  938. #ifdef CONFIG_PPC64
  939. case 178: /* mtmsrd */
  940. if (regs->msr & MSR_PR)
  941. goto priv;
  942. op->type = MTMSR;
  943. op->reg = rd;
  944. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  945. /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */
  946. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL;
  947. op->val = imm;
  948. return 0;
  949. #endif
  950. case 19: /* mfcr */
  951. if ((instr >> 20) & 1) {
  952. imm = 0xf0000000UL;
  953. for (sh = 0; sh < 8; ++sh) {
  954. if (instr & (0x80000 >> sh)) {
  955. regs->gpr[rd] = regs->ccr & imm;
  956. break;
  957. }
  958. imm >>= 4;
  959. }
  960. goto instr_done;
  961. }
  962. regs->gpr[rd] = regs->ccr;
  963. regs->gpr[rd] &= 0xffffffffUL;
  964. goto instr_done;
  965. case 144: /* mtcrf */
  966. imm = 0xf0000000UL;
  967. val = regs->gpr[rd];
  968. for (sh = 0; sh < 8; ++sh) {
  969. if (instr & (0x80000 >> sh))
  970. regs->ccr = (regs->ccr & ~imm) |
  971. (val & imm);
  972. imm >>= 4;
  973. }
  974. goto instr_done;
  975. case 339: /* mfspr */
  976. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  977. switch (spr) {
  978. case SPRN_XER: /* mfxer */
  979. regs->gpr[rd] = regs->xer;
  980. regs->gpr[rd] &= 0xffffffffUL;
  981. goto instr_done;
  982. case SPRN_LR: /* mflr */
  983. regs->gpr[rd] = regs->link;
  984. goto instr_done;
  985. case SPRN_CTR: /* mfctr */
  986. regs->gpr[rd] = regs->ctr;
  987. goto instr_done;
  988. default:
  989. op->type = MFSPR;
  990. op->reg = rd;
  991. op->spr = spr;
  992. return 0;
  993. }
  994. break;
  995. case 467: /* mtspr */
  996. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  997. switch (spr) {
  998. case SPRN_XER: /* mtxer */
  999. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  1000. goto instr_done;
  1001. case SPRN_LR: /* mtlr */
  1002. regs->link = regs->gpr[rd];
  1003. goto instr_done;
  1004. case SPRN_CTR: /* mtctr */
  1005. regs->ctr = regs->gpr[rd];
  1006. goto instr_done;
  1007. default:
  1008. op->type = MTSPR;
  1009. op->val = regs->gpr[rd];
  1010. op->spr = spr;
  1011. return 0;
  1012. }
  1013. break;
  1014. /*
  1015. * Compare instructions
  1016. */
  1017. case 0: /* cmp */
  1018. val = regs->gpr[ra];
  1019. val2 = regs->gpr[rb];
  1020. #ifdef __powerpc64__
  1021. if ((rd & 1) == 0) {
  1022. /* word (32-bit) compare */
  1023. val = (int) val;
  1024. val2 = (int) val2;
  1025. }
  1026. #endif
  1027. do_cmp_signed(regs, val, val2, rd >> 2);
  1028. goto instr_done;
  1029. case 32: /* cmpl */
  1030. val = regs->gpr[ra];
  1031. val2 = regs->gpr[rb];
  1032. #ifdef __powerpc64__
  1033. if ((rd & 1) == 0) {
  1034. /* word (32-bit) compare */
  1035. val = (unsigned int) val;
  1036. val2 = (unsigned int) val2;
  1037. }
  1038. #endif
  1039. do_cmp_unsigned(regs, val, val2, rd >> 2);
  1040. goto instr_done;
  1041. case 508: /* cmpb */
  1042. do_cmpb(regs, regs->gpr[rd], regs->gpr[rb], ra);
  1043. goto instr_done;
  1044. /*
  1045. * Arithmetic instructions
  1046. */
  1047. case 8: /* subfc */
  1048. add_with_carry(regs, rd, ~regs->gpr[ra],
  1049. regs->gpr[rb], 1);
  1050. goto arith_done;
  1051. #ifdef __powerpc64__
  1052. case 9: /* mulhdu */
  1053. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  1054. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  1055. goto arith_done;
  1056. #endif
  1057. case 10: /* addc */
  1058. add_with_carry(regs, rd, regs->gpr[ra],
  1059. regs->gpr[rb], 0);
  1060. goto arith_done;
  1061. case 11: /* mulhwu */
  1062. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  1063. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  1064. goto arith_done;
  1065. case 40: /* subf */
  1066. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  1067. goto arith_done;
  1068. #ifdef __powerpc64__
  1069. case 73: /* mulhd */
  1070. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  1071. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  1072. goto arith_done;
  1073. #endif
  1074. case 75: /* mulhw */
  1075. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  1076. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  1077. goto arith_done;
  1078. case 104: /* neg */
  1079. regs->gpr[rd] = -regs->gpr[ra];
  1080. goto arith_done;
  1081. case 136: /* subfe */
  1082. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  1083. regs->xer & XER_CA);
  1084. goto arith_done;
  1085. case 138: /* adde */
  1086. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  1087. regs->xer & XER_CA);
  1088. goto arith_done;
  1089. case 200: /* subfze */
  1090. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  1091. regs->xer & XER_CA);
  1092. goto arith_done;
  1093. case 202: /* addze */
  1094. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  1095. regs->xer & XER_CA);
  1096. goto arith_done;
  1097. case 232: /* subfme */
  1098. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  1099. regs->xer & XER_CA);
  1100. goto arith_done;
  1101. #ifdef __powerpc64__
  1102. case 233: /* mulld */
  1103. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  1104. goto arith_done;
  1105. #endif
  1106. case 234: /* addme */
  1107. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  1108. regs->xer & XER_CA);
  1109. goto arith_done;
  1110. case 235: /* mullw */
  1111. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  1112. (unsigned int) regs->gpr[rb];
  1113. goto arith_done;
  1114. case 266: /* add */
  1115. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  1116. goto arith_done;
  1117. #ifdef __powerpc64__
  1118. case 457: /* divdu */
  1119. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  1120. goto arith_done;
  1121. #endif
  1122. case 459: /* divwu */
  1123. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  1124. (unsigned int) regs->gpr[rb];
  1125. goto arith_done;
  1126. #ifdef __powerpc64__
  1127. case 489: /* divd */
  1128. regs->gpr[rd] = (long int) regs->gpr[ra] /
  1129. (long int) regs->gpr[rb];
  1130. goto arith_done;
  1131. #endif
  1132. case 491: /* divw */
  1133. regs->gpr[rd] = (int) regs->gpr[ra] /
  1134. (int) regs->gpr[rb];
  1135. goto arith_done;
  1136. /*
  1137. * Logical instructions
  1138. */
  1139. case 26: /* cntlzw */
  1140. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  1141. "r" (regs->gpr[rd]));
  1142. goto logical_done;
  1143. #ifdef __powerpc64__
  1144. case 58: /* cntlzd */
  1145. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  1146. "r" (regs->gpr[rd]));
  1147. goto logical_done;
  1148. #endif
  1149. case 28: /* and */
  1150. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  1151. goto logical_done;
  1152. case 60: /* andc */
  1153. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  1154. goto logical_done;
  1155. case 122: /* popcntb */
  1156. do_popcnt(regs, regs->gpr[rd], 8, ra);
  1157. goto logical_done;
  1158. case 124: /* nor */
  1159. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  1160. goto logical_done;
  1161. case 154: /* prtyw */
  1162. do_prty(regs, regs->gpr[rd], 32, ra);
  1163. goto logical_done;
  1164. case 186: /* prtyd */
  1165. do_prty(regs, regs->gpr[rd], 64, ra);
  1166. goto logical_done;
  1167. #ifdef CONFIG_PPC64
  1168. case 252: /* bpermd */
  1169. do_bpermd(regs, regs->gpr[rd], regs->gpr[rb], ra);
  1170. goto logical_done;
  1171. #endif
  1172. case 284: /* xor */
  1173. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  1174. goto logical_done;
  1175. case 316: /* xor */
  1176. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  1177. goto logical_done;
  1178. case 378: /* popcntw */
  1179. do_popcnt(regs, regs->gpr[rd], 32, ra);
  1180. goto logical_done;
  1181. case 412: /* orc */
  1182. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  1183. goto logical_done;
  1184. case 444: /* or */
  1185. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  1186. goto logical_done;
  1187. case 476: /* nand */
  1188. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  1189. goto logical_done;
  1190. #ifdef CONFIG_PPC64
  1191. case 506: /* popcntd */
  1192. do_popcnt(regs, regs->gpr[rd], 64, ra);
  1193. goto logical_done;
  1194. #endif
  1195. case 922: /* extsh */
  1196. regs->gpr[ra] = (signed short) regs->gpr[rd];
  1197. goto logical_done;
  1198. case 954: /* extsb */
  1199. regs->gpr[ra] = (signed char) regs->gpr[rd];
  1200. goto logical_done;
  1201. #ifdef __powerpc64__
  1202. case 986: /* extsw */
  1203. regs->gpr[ra] = (signed int) regs->gpr[rd];
  1204. goto logical_done;
  1205. #endif
  1206. /*
  1207. * Shift instructions
  1208. */
  1209. case 24: /* slw */
  1210. sh = regs->gpr[rb] & 0x3f;
  1211. if (sh < 32)
  1212. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1213. else
  1214. regs->gpr[ra] = 0;
  1215. goto logical_done;
  1216. case 536: /* srw */
  1217. sh = regs->gpr[rb] & 0x3f;
  1218. if (sh < 32)
  1219. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1220. else
  1221. regs->gpr[ra] = 0;
  1222. goto logical_done;
  1223. case 792: /* sraw */
  1224. sh = regs->gpr[rb] & 0x3f;
  1225. ival = (signed int) regs->gpr[rd];
  1226. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1227. if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0))
  1228. regs->xer |= XER_CA;
  1229. else
  1230. regs->xer &= ~XER_CA;
  1231. goto logical_done;
  1232. case 824: /* srawi */
  1233. sh = rb;
  1234. ival = (signed int) regs->gpr[rd];
  1235. regs->gpr[ra] = ival >> sh;
  1236. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1237. regs->xer |= XER_CA;
  1238. else
  1239. regs->xer &= ~XER_CA;
  1240. goto logical_done;
  1241. #ifdef __powerpc64__
  1242. case 27: /* sld */
  1243. sh = regs->gpr[rb] & 0x7f;
  1244. if (sh < 64)
  1245. regs->gpr[ra] = regs->gpr[rd] << sh;
  1246. else
  1247. regs->gpr[ra] = 0;
  1248. goto logical_done;
  1249. case 539: /* srd */
  1250. sh = regs->gpr[rb] & 0x7f;
  1251. if (sh < 64)
  1252. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1253. else
  1254. regs->gpr[ra] = 0;
  1255. goto logical_done;
  1256. case 794: /* srad */
  1257. sh = regs->gpr[rb] & 0x7f;
  1258. ival = (signed long int) regs->gpr[rd];
  1259. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1260. if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0))
  1261. regs->xer |= XER_CA;
  1262. else
  1263. regs->xer &= ~XER_CA;
  1264. goto logical_done;
  1265. case 826: /* sradi with sh_5 = 0 */
  1266. case 827: /* sradi with sh_5 = 1 */
  1267. sh = rb | ((instr & 2) << 4);
  1268. ival = (signed long int) regs->gpr[rd];
  1269. regs->gpr[ra] = ival >> sh;
  1270. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1271. regs->xer |= XER_CA;
  1272. else
  1273. regs->xer &= ~XER_CA;
  1274. goto logical_done;
  1275. #endif /* __powerpc64__ */
  1276. /*
  1277. * Cache instructions
  1278. */
  1279. case 54: /* dcbst */
  1280. op->type = MKOP(CACHEOP, DCBST, 0);
  1281. op->ea = xform_ea(instr, regs);
  1282. return 0;
  1283. case 86: /* dcbf */
  1284. op->type = MKOP(CACHEOP, DCBF, 0);
  1285. op->ea = xform_ea(instr, regs);
  1286. return 0;
  1287. case 246: /* dcbtst */
  1288. op->type = MKOP(CACHEOP, DCBTST, 0);
  1289. op->ea = xform_ea(instr, regs);
  1290. op->reg = rd;
  1291. return 0;
  1292. case 278: /* dcbt */
  1293. op->type = MKOP(CACHEOP, DCBTST, 0);
  1294. op->ea = xform_ea(instr, regs);
  1295. op->reg = rd;
  1296. return 0;
  1297. case 982: /* icbi */
  1298. op->type = MKOP(CACHEOP, ICBI, 0);
  1299. op->ea = xform_ea(instr, regs);
  1300. return 0;
  1301. }
  1302. break;
  1303. }
  1304. /*
  1305. * Loads and stores.
  1306. */
  1307. op->type = UNKNOWN;
  1308. op->update_reg = ra;
  1309. op->reg = rd;
  1310. op->val = regs->gpr[rd];
  1311. u = (instr >> 20) & UPDATE;
  1312. switch (opcode) {
  1313. case 31:
  1314. u = instr & UPDATE;
  1315. op->ea = xform_ea(instr, regs);
  1316. switch ((instr >> 1) & 0x3ff) {
  1317. case 20: /* lwarx */
  1318. op->type = MKOP(LARX, 0, 4);
  1319. break;
  1320. case 150: /* stwcx. */
  1321. op->type = MKOP(STCX, 0, 4);
  1322. break;
  1323. #ifdef __powerpc64__
  1324. case 84: /* ldarx */
  1325. op->type = MKOP(LARX, 0, 8);
  1326. break;
  1327. case 214: /* stdcx. */
  1328. op->type = MKOP(STCX, 0, 8);
  1329. break;
  1330. case 21: /* ldx */
  1331. case 53: /* ldux */
  1332. op->type = MKOP(LOAD, u, 8);
  1333. break;
  1334. #endif
  1335. case 23: /* lwzx */
  1336. case 55: /* lwzux */
  1337. op->type = MKOP(LOAD, u, 4);
  1338. break;
  1339. case 87: /* lbzx */
  1340. case 119: /* lbzux */
  1341. op->type = MKOP(LOAD, u, 1);
  1342. break;
  1343. #ifdef CONFIG_ALTIVEC
  1344. case 103: /* lvx */
  1345. case 359: /* lvxl */
  1346. if (!(regs->msr & MSR_VEC))
  1347. goto vecunavail;
  1348. op->type = MKOP(LOAD_VMX, 0, 16);
  1349. break;
  1350. case 231: /* stvx */
  1351. case 487: /* stvxl */
  1352. if (!(regs->msr & MSR_VEC))
  1353. goto vecunavail;
  1354. op->type = MKOP(STORE_VMX, 0, 16);
  1355. break;
  1356. #endif /* CONFIG_ALTIVEC */
  1357. #ifdef __powerpc64__
  1358. case 149: /* stdx */
  1359. case 181: /* stdux */
  1360. op->type = MKOP(STORE, u, 8);
  1361. break;
  1362. #endif
  1363. case 151: /* stwx */
  1364. case 183: /* stwux */
  1365. op->type = MKOP(STORE, u, 4);
  1366. break;
  1367. case 215: /* stbx */
  1368. case 247: /* stbux */
  1369. op->type = MKOP(STORE, u, 1);
  1370. break;
  1371. case 279: /* lhzx */
  1372. case 311: /* lhzux */
  1373. op->type = MKOP(LOAD, u, 2);
  1374. break;
  1375. #ifdef __powerpc64__
  1376. case 341: /* lwax */
  1377. case 373: /* lwaux */
  1378. op->type = MKOP(LOAD, SIGNEXT | u, 4);
  1379. break;
  1380. #endif
  1381. case 343: /* lhax */
  1382. case 375: /* lhaux */
  1383. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1384. break;
  1385. case 407: /* sthx */
  1386. case 439: /* sthux */
  1387. op->type = MKOP(STORE, u, 2);
  1388. break;
  1389. #ifdef __powerpc64__
  1390. case 532: /* ldbrx */
  1391. op->type = MKOP(LOAD, BYTEREV, 8);
  1392. break;
  1393. #endif
  1394. case 533: /* lswx */
  1395. op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f);
  1396. break;
  1397. case 534: /* lwbrx */
  1398. op->type = MKOP(LOAD, BYTEREV, 4);
  1399. break;
  1400. case 597: /* lswi */
  1401. if (rb == 0)
  1402. rb = 32; /* # bytes to load */
  1403. op->type = MKOP(LOAD_MULTI, 0, rb);
  1404. op->ea = 0;
  1405. if (ra)
  1406. op->ea = truncate_if_32bit(regs->msr,
  1407. regs->gpr[ra]);
  1408. break;
  1409. #ifdef CONFIG_PPC_FPU
  1410. case 535: /* lfsx */
  1411. case 567: /* lfsux */
  1412. if (!(regs->msr & MSR_FP))
  1413. goto fpunavail;
  1414. op->type = MKOP(LOAD_FP, u, 4);
  1415. break;
  1416. case 599: /* lfdx */
  1417. case 631: /* lfdux */
  1418. if (!(regs->msr & MSR_FP))
  1419. goto fpunavail;
  1420. op->type = MKOP(LOAD_FP, u, 8);
  1421. break;
  1422. case 663: /* stfsx */
  1423. case 695: /* stfsux */
  1424. if (!(regs->msr & MSR_FP))
  1425. goto fpunavail;
  1426. op->type = MKOP(STORE_FP, u, 4);
  1427. break;
  1428. case 727: /* stfdx */
  1429. case 759: /* stfdux */
  1430. if (!(regs->msr & MSR_FP))
  1431. goto fpunavail;
  1432. op->type = MKOP(STORE_FP, u, 8);
  1433. break;
  1434. #endif
  1435. #ifdef __powerpc64__
  1436. case 660: /* stdbrx */
  1437. op->type = MKOP(STORE, BYTEREV, 8);
  1438. op->val = byterev_8(regs->gpr[rd]);
  1439. break;
  1440. #endif
  1441. case 661: /* stswx */
  1442. op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f);
  1443. break;
  1444. case 662: /* stwbrx */
  1445. op->type = MKOP(STORE, BYTEREV, 4);
  1446. op->val = byterev_4(regs->gpr[rd]);
  1447. break;
  1448. case 725:
  1449. if (rb == 0)
  1450. rb = 32; /* # bytes to store */
  1451. op->type = MKOP(STORE_MULTI, 0, rb);
  1452. op->ea = 0;
  1453. if (ra)
  1454. op->ea = truncate_if_32bit(regs->msr,
  1455. regs->gpr[ra]);
  1456. break;
  1457. case 790: /* lhbrx */
  1458. op->type = MKOP(LOAD, BYTEREV, 2);
  1459. break;
  1460. case 918: /* sthbrx */
  1461. op->type = MKOP(STORE, BYTEREV, 2);
  1462. op->val = byterev_2(regs->gpr[rd]);
  1463. break;
  1464. #ifdef CONFIG_VSX
  1465. case 844: /* lxvd2x */
  1466. case 876: /* lxvd2ux */
  1467. if (!(regs->msr & MSR_VSX))
  1468. goto vsxunavail;
  1469. op->reg = rd | ((instr & 1) << 5);
  1470. op->type = MKOP(LOAD_VSX, u, 16);
  1471. break;
  1472. case 972: /* stxvd2x */
  1473. case 1004: /* stxvd2ux */
  1474. if (!(regs->msr & MSR_VSX))
  1475. goto vsxunavail;
  1476. op->reg = rd | ((instr & 1) << 5);
  1477. op->type = MKOP(STORE_VSX, u, 16);
  1478. break;
  1479. #endif /* CONFIG_VSX */
  1480. }
  1481. break;
  1482. case 32: /* lwz */
  1483. case 33: /* lwzu */
  1484. op->type = MKOP(LOAD, u, 4);
  1485. op->ea = dform_ea(instr, regs);
  1486. break;
  1487. case 34: /* lbz */
  1488. case 35: /* lbzu */
  1489. op->type = MKOP(LOAD, u, 1);
  1490. op->ea = dform_ea(instr, regs);
  1491. break;
  1492. case 36: /* stw */
  1493. case 37: /* stwu */
  1494. op->type = MKOP(STORE, u, 4);
  1495. op->ea = dform_ea(instr, regs);
  1496. break;
  1497. case 38: /* stb */
  1498. case 39: /* stbu */
  1499. op->type = MKOP(STORE, u, 1);
  1500. op->ea = dform_ea(instr, regs);
  1501. break;
  1502. case 40: /* lhz */
  1503. case 41: /* lhzu */
  1504. op->type = MKOP(LOAD, u, 2);
  1505. op->ea = dform_ea(instr, regs);
  1506. break;
  1507. case 42: /* lha */
  1508. case 43: /* lhau */
  1509. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1510. op->ea = dform_ea(instr, regs);
  1511. break;
  1512. case 44: /* sth */
  1513. case 45: /* sthu */
  1514. op->type = MKOP(STORE, u, 2);
  1515. op->ea = dform_ea(instr, regs);
  1516. break;
  1517. case 46: /* lmw */
  1518. if (ra >= rd)
  1519. break; /* invalid form, ra in range to load */
  1520. op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd));
  1521. op->ea = dform_ea(instr, regs);
  1522. break;
  1523. case 47: /* stmw */
  1524. op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd));
  1525. op->ea = dform_ea(instr, regs);
  1526. break;
  1527. #ifdef CONFIG_PPC_FPU
  1528. case 48: /* lfs */
  1529. case 49: /* lfsu */
  1530. if (!(regs->msr & MSR_FP))
  1531. goto fpunavail;
  1532. op->type = MKOP(LOAD_FP, u, 4);
  1533. op->ea = dform_ea(instr, regs);
  1534. break;
  1535. case 50: /* lfd */
  1536. case 51: /* lfdu */
  1537. if (!(regs->msr & MSR_FP))
  1538. goto fpunavail;
  1539. op->type = MKOP(LOAD_FP, u, 8);
  1540. op->ea = dform_ea(instr, regs);
  1541. break;
  1542. case 52: /* stfs */
  1543. case 53: /* stfsu */
  1544. if (!(regs->msr & MSR_FP))
  1545. goto fpunavail;
  1546. op->type = MKOP(STORE_FP, u, 4);
  1547. op->ea = dform_ea(instr, regs);
  1548. break;
  1549. case 54: /* stfd */
  1550. case 55: /* stfdu */
  1551. if (!(regs->msr & MSR_FP))
  1552. goto fpunavail;
  1553. op->type = MKOP(STORE_FP, u, 8);
  1554. op->ea = dform_ea(instr, regs);
  1555. break;
  1556. #endif
  1557. #ifdef __powerpc64__
  1558. case 58: /* ld[u], lwa */
  1559. op->ea = dsform_ea(instr, regs);
  1560. switch (instr & 3) {
  1561. case 0: /* ld */
  1562. op->type = MKOP(LOAD, 0, 8);
  1563. break;
  1564. case 1: /* ldu */
  1565. op->type = MKOP(LOAD, UPDATE, 8);
  1566. break;
  1567. case 2: /* lwa */
  1568. op->type = MKOP(LOAD, SIGNEXT, 4);
  1569. break;
  1570. }
  1571. break;
  1572. case 62: /* std[u] */
  1573. op->ea = dsform_ea(instr, regs);
  1574. switch (instr & 3) {
  1575. case 0: /* std */
  1576. op->type = MKOP(STORE, 0, 8);
  1577. break;
  1578. case 1: /* stdu */
  1579. op->type = MKOP(STORE, UPDATE, 8);
  1580. break;
  1581. }
  1582. break;
  1583. #endif /* __powerpc64__ */
  1584. }
  1585. return 0;
  1586. logical_done:
  1587. if (instr & 1)
  1588. set_cr0(regs, ra);
  1589. goto instr_done;
  1590. arith_done:
  1591. if (instr & 1)
  1592. set_cr0(regs, rd);
  1593. instr_done:
  1594. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1595. return 1;
  1596. priv:
  1597. op->type = INTERRUPT | 0x700;
  1598. op->val = SRR1_PROGPRIV;
  1599. return 0;
  1600. trap:
  1601. op->type = INTERRUPT | 0x700;
  1602. op->val = SRR1_PROGTRAP;
  1603. return 0;
  1604. #ifdef CONFIG_PPC_FPU
  1605. fpunavail:
  1606. op->type = INTERRUPT | 0x800;
  1607. return 0;
  1608. #endif
  1609. #ifdef CONFIG_ALTIVEC
  1610. vecunavail:
  1611. op->type = INTERRUPT | 0xf20;
  1612. return 0;
  1613. #endif
  1614. #ifdef CONFIG_VSX
  1615. vsxunavail:
  1616. op->type = INTERRUPT | 0xf40;
  1617. return 0;
  1618. #endif
  1619. }
  1620. EXPORT_SYMBOL_GPL(analyse_instr);
  1621. NOKPROBE_SYMBOL(analyse_instr);
  1622. /*
  1623. * For PPC32 we always use stwu with r1 to change the stack pointer.
  1624. * So this emulated store may corrupt the exception frame, now we
  1625. * have to provide the exception frame trampoline, which is pushed
  1626. * below the kprobed function stack. So we only update gpr[1] but
  1627. * don't emulate the real store operation. We will do real store
  1628. * operation safely in exception return code by checking this flag.
  1629. */
  1630. static nokprobe_inline int handle_stack_update(unsigned long ea, struct pt_regs *regs)
  1631. {
  1632. #ifdef CONFIG_PPC32
  1633. /*
  1634. * Check if we will touch kernel stack overflow
  1635. */
  1636. if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
  1637. printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n");
  1638. return -EINVAL;
  1639. }
  1640. #endif /* CONFIG_PPC32 */
  1641. /*
  1642. * Check if we already set since that means we'll
  1643. * lose the previous value.
  1644. */
  1645. WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
  1646. set_thread_flag(TIF_EMULATE_STACK_STORE);
  1647. return 0;
  1648. }
  1649. static nokprobe_inline void do_signext(unsigned long *valp, int size)
  1650. {
  1651. switch (size) {
  1652. case 2:
  1653. *valp = (signed short) *valp;
  1654. break;
  1655. case 4:
  1656. *valp = (signed int) *valp;
  1657. break;
  1658. }
  1659. }
  1660. static nokprobe_inline void do_byterev(unsigned long *valp, int size)
  1661. {
  1662. switch (size) {
  1663. case 2:
  1664. *valp = byterev_2(*valp);
  1665. break;
  1666. case 4:
  1667. *valp = byterev_4(*valp);
  1668. break;
  1669. #ifdef __powerpc64__
  1670. case 8:
  1671. *valp = byterev_8(*valp);
  1672. break;
  1673. #endif
  1674. }
  1675. }
  1676. /*
  1677. * Emulate instructions that cause a transfer of control,
  1678. * loads and stores, and a few other instructions.
  1679. * Returns 1 if the step was emulated, 0 if not,
  1680. * or -1 if the instruction is one that should not be stepped,
  1681. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  1682. */
  1683. int emulate_step(struct pt_regs *regs, unsigned int instr)
  1684. {
  1685. struct instruction_op op;
  1686. int r, err, size;
  1687. unsigned long val;
  1688. unsigned int cr;
  1689. int i, rd, nb;
  1690. r = analyse_instr(&op, regs, instr);
  1691. if (r != 0)
  1692. return r;
  1693. err = 0;
  1694. size = GETSIZE(op.type);
  1695. switch (op.type & INSTR_TYPE_MASK) {
  1696. case CACHEOP:
  1697. if (!address_ok(regs, op.ea, 8))
  1698. return 0;
  1699. switch (op.type & CACHEOP_MASK) {
  1700. case DCBST:
  1701. __cacheop_user_asmx(op.ea, err, "dcbst");
  1702. break;
  1703. case DCBF:
  1704. __cacheop_user_asmx(op.ea, err, "dcbf");
  1705. break;
  1706. case DCBTST:
  1707. if (op.reg == 0)
  1708. prefetchw((void *) op.ea);
  1709. break;
  1710. case DCBT:
  1711. if (op.reg == 0)
  1712. prefetch((void *) op.ea);
  1713. break;
  1714. case ICBI:
  1715. __cacheop_user_asmx(op.ea, err, "icbi");
  1716. break;
  1717. }
  1718. if (err)
  1719. return 0;
  1720. goto instr_done;
  1721. case LARX:
  1722. if (op.ea & (size - 1))
  1723. break; /* can't handle misaligned */
  1724. if (!address_ok(regs, op.ea, size))
  1725. return 0;
  1726. err = 0;
  1727. switch (size) {
  1728. case 4:
  1729. __get_user_asmx(val, op.ea, err, "lwarx");
  1730. break;
  1731. #ifdef __powerpc64__
  1732. case 8:
  1733. __get_user_asmx(val, op.ea, err, "ldarx");
  1734. break;
  1735. #endif
  1736. default:
  1737. return 0;
  1738. }
  1739. if (!err)
  1740. regs->gpr[op.reg] = val;
  1741. goto ldst_done;
  1742. case STCX:
  1743. if (op.ea & (size - 1))
  1744. break; /* can't handle misaligned */
  1745. if (!address_ok(regs, op.ea, size))
  1746. return 0;
  1747. err = 0;
  1748. switch (size) {
  1749. case 4:
  1750. __put_user_asmx(op.val, op.ea, err, "stwcx.", cr);
  1751. break;
  1752. #ifdef __powerpc64__
  1753. case 8:
  1754. __put_user_asmx(op.val, op.ea, err, "stdcx.", cr);
  1755. break;
  1756. #endif
  1757. default:
  1758. return 0;
  1759. }
  1760. if (!err)
  1761. regs->ccr = (regs->ccr & 0x0fffffff) |
  1762. (cr & 0xe0000000) |
  1763. ((regs->xer >> 3) & 0x10000000);
  1764. goto ldst_done;
  1765. case LOAD:
  1766. err = read_mem(&regs->gpr[op.reg], op.ea, size, regs);
  1767. if (!err) {
  1768. if (op.type & SIGNEXT)
  1769. do_signext(&regs->gpr[op.reg], size);
  1770. if (op.type & BYTEREV)
  1771. do_byterev(&regs->gpr[op.reg], size);
  1772. }
  1773. goto ldst_done;
  1774. #ifdef CONFIG_PPC_FPU
  1775. case LOAD_FP:
  1776. if (size == 4)
  1777. err = do_fp_load(op.reg, do_lfs, op.ea, size, regs);
  1778. else
  1779. err = do_fp_load(op.reg, do_lfd, op.ea, size, regs);
  1780. goto ldst_done;
  1781. #endif
  1782. #ifdef CONFIG_ALTIVEC
  1783. case LOAD_VMX:
  1784. err = do_vec_load(op.reg, do_lvx, op.ea & ~0xfUL, regs);
  1785. goto ldst_done;
  1786. #endif
  1787. #ifdef CONFIG_VSX
  1788. case LOAD_VSX:
  1789. err = do_vsx_load(op.reg, do_lxvd2x, op.ea, regs);
  1790. goto ldst_done;
  1791. #endif
  1792. case LOAD_MULTI:
  1793. if (regs->msr & MSR_LE)
  1794. return 0;
  1795. rd = op.reg;
  1796. for (i = 0; i < size; i += 4) {
  1797. nb = size - i;
  1798. if (nb > 4)
  1799. nb = 4;
  1800. err = read_mem(&regs->gpr[rd], op.ea, nb, regs);
  1801. if (err)
  1802. return 0;
  1803. if (nb < 4) /* left-justify last bytes */
  1804. regs->gpr[rd] <<= 32 - 8 * nb;
  1805. op.ea += 4;
  1806. ++rd;
  1807. }
  1808. goto instr_done;
  1809. case STORE:
  1810. if ((op.type & UPDATE) && size == sizeof(long) &&
  1811. op.reg == 1 && op.update_reg == 1 &&
  1812. !(regs->msr & MSR_PR) &&
  1813. op.ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) {
  1814. err = handle_stack_update(op.ea, regs);
  1815. goto ldst_done;
  1816. }
  1817. err = write_mem(op.val, op.ea, size, regs);
  1818. goto ldst_done;
  1819. #ifdef CONFIG_PPC_FPU
  1820. case STORE_FP:
  1821. if (size == 4)
  1822. err = do_fp_store(op.reg, do_stfs, op.ea, size, regs);
  1823. else
  1824. err = do_fp_store(op.reg, do_stfd, op.ea, size, regs);
  1825. goto ldst_done;
  1826. #endif
  1827. #ifdef CONFIG_ALTIVEC
  1828. case STORE_VMX:
  1829. err = do_vec_store(op.reg, do_stvx, op.ea & ~0xfUL, regs);
  1830. goto ldst_done;
  1831. #endif
  1832. #ifdef CONFIG_VSX
  1833. case STORE_VSX:
  1834. err = do_vsx_store(op.reg, do_stxvd2x, op.ea, regs);
  1835. goto ldst_done;
  1836. #endif
  1837. case STORE_MULTI:
  1838. if (regs->msr & MSR_LE)
  1839. return 0;
  1840. rd = op.reg;
  1841. for (i = 0; i < size; i += 4) {
  1842. val = regs->gpr[rd];
  1843. nb = size - i;
  1844. if (nb > 4)
  1845. nb = 4;
  1846. else
  1847. val >>= 32 - 8 * nb;
  1848. err = write_mem(val, op.ea, nb, regs);
  1849. if (err)
  1850. return 0;
  1851. op.ea += 4;
  1852. ++rd;
  1853. }
  1854. goto instr_done;
  1855. case MFMSR:
  1856. regs->gpr[op.reg] = regs->msr & MSR_MASK;
  1857. goto instr_done;
  1858. case MTMSR:
  1859. val = regs->gpr[op.reg];
  1860. if ((val & MSR_RI) == 0)
  1861. /* can't step mtmsr[d] that would clear MSR_RI */
  1862. return -1;
  1863. /* here op.val is the mask of bits to change */
  1864. regs->msr = (regs->msr & ~op.val) | (val & op.val);
  1865. goto instr_done;
  1866. #ifdef CONFIG_PPC64
  1867. case SYSCALL: /* sc */
  1868. /*
  1869. * N.B. this uses knowledge about how the syscall
  1870. * entry code works. If that is changed, this will
  1871. * need to be changed also.
  1872. */
  1873. if (regs->gpr[0] == 0x1ebe &&
  1874. cpu_has_feature(CPU_FTR_REAL_LE)) {
  1875. regs->msr ^= MSR_LE;
  1876. goto instr_done;
  1877. }
  1878. regs->gpr[9] = regs->gpr[13];
  1879. regs->gpr[10] = MSR_KERNEL;
  1880. regs->gpr[11] = regs->nip + 4;
  1881. regs->gpr[12] = regs->msr & MSR_MASK;
  1882. regs->gpr[13] = (unsigned long) get_paca();
  1883. regs->nip = (unsigned long) &system_call_common;
  1884. regs->msr = MSR_KERNEL;
  1885. return 1;
  1886. case RFI:
  1887. return -1;
  1888. #endif
  1889. }
  1890. return 0;
  1891. ldst_done:
  1892. if (err)
  1893. return 0;
  1894. if (op.type & UPDATE)
  1895. regs->gpr[op.update_reg] = op.ea;
  1896. instr_done:
  1897. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1898. return 1;
  1899. }
  1900. NOKPROBE_SYMBOL(emulate_step);