atmel-aes.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for ATMEL AES HW acceleration.
  5. *
  6. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  7. * Author: Nicolas Royer <nicolas@eukrea.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from omap-aes.c driver.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/hw_random.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/device.h>
  24. #include <linux/init.h>
  25. #include <linux/errno.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irq.h>
  28. #include <linux/scatterlist.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/of_device.h>
  31. #include <linux/delay.h>
  32. #include <linux/crypto.h>
  33. #include <crypto/scatterwalk.h>
  34. #include <crypto/algapi.h>
  35. #include <crypto/aes.h>
  36. #include <linux/platform_data/crypto-atmel.h>
  37. #include <dt-bindings/dma/at91.h>
  38. #include "atmel-aes-regs.h"
  39. #define ATMEL_AES_PRIORITY 300
  40. #define ATMEL_AES_BUFFER_ORDER 2
  41. #define ATMEL_AES_BUFFER_SIZE (PAGE_SIZE << ATMEL_AES_BUFFER_ORDER)
  42. #define CFB8_BLOCK_SIZE 1
  43. #define CFB16_BLOCK_SIZE 2
  44. #define CFB32_BLOCK_SIZE 4
  45. #define CFB64_BLOCK_SIZE 8
  46. #define SIZE_IN_WORDS(x) ((x) >> 2)
  47. /* AES flags */
  48. /* Reserve bits [18:16] [14:12] [0] for mode (same as for AES_MR) */
  49. #define AES_FLAGS_ENCRYPT AES_MR_CYPHER_ENC
  50. #define AES_FLAGS_OPMODE_MASK (AES_MR_OPMOD_MASK | AES_MR_CFBS_MASK)
  51. #define AES_FLAGS_ECB AES_MR_OPMOD_ECB
  52. #define AES_FLAGS_CBC AES_MR_OPMOD_CBC
  53. #define AES_FLAGS_OFB AES_MR_OPMOD_OFB
  54. #define AES_FLAGS_CFB128 (AES_MR_OPMOD_CFB | AES_MR_CFBS_128b)
  55. #define AES_FLAGS_CFB64 (AES_MR_OPMOD_CFB | AES_MR_CFBS_64b)
  56. #define AES_FLAGS_CFB32 (AES_MR_OPMOD_CFB | AES_MR_CFBS_32b)
  57. #define AES_FLAGS_CFB16 (AES_MR_OPMOD_CFB | AES_MR_CFBS_16b)
  58. #define AES_FLAGS_CFB8 (AES_MR_OPMOD_CFB | AES_MR_CFBS_8b)
  59. #define AES_FLAGS_CTR AES_MR_OPMOD_CTR
  60. #define AES_FLAGS_MODE_MASK (AES_FLAGS_OPMODE_MASK | \
  61. AES_FLAGS_ENCRYPT)
  62. #define AES_FLAGS_INIT BIT(2)
  63. #define AES_FLAGS_BUSY BIT(3)
  64. #define AES_FLAGS_PERSISTENT (AES_FLAGS_INIT | AES_FLAGS_BUSY)
  65. #define ATMEL_AES_QUEUE_LENGTH 50
  66. #define ATMEL_AES_DMA_THRESHOLD 16
  67. struct atmel_aes_caps {
  68. bool has_dualbuff;
  69. bool has_cfb64;
  70. u32 max_burst_size;
  71. };
  72. struct atmel_aes_dev;
  73. typedef int (*atmel_aes_fn_t)(struct atmel_aes_dev *);
  74. struct atmel_aes_base_ctx {
  75. struct atmel_aes_dev *dd;
  76. atmel_aes_fn_t start;
  77. int keylen;
  78. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  79. u16 block_size;
  80. };
  81. struct atmel_aes_ctx {
  82. struct atmel_aes_base_ctx base;
  83. };
  84. struct atmel_aes_reqctx {
  85. unsigned long mode;
  86. };
  87. struct atmel_aes_dma {
  88. struct dma_chan *chan;
  89. struct scatterlist *sg;
  90. int nents;
  91. unsigned int remainder;
  92. unsigned int sg_len;
  93. };
  94. struct atmel_aes_dev {
  95. struct list_head list;
  96. unsigned long phys_base;
  97. void __iomem *io_base;
  98. struct crypto_async_request *areq;
  99. struct atmel_aes_base_ctx *ctx;
  100. bool is_async;
  101. atmel_aes_fn_t resume;
  102. atmel_aes_fn_t cpu_transfer_complete;
  103. struct device *dev;
  104. struct clk *iclk;
  105. int irq;
  106. unsigned long flags;
  107. spinlock_t lock;
  108. struct crypto_queue queue;
  109. struct tasklet_struct done_task;
  110. struct tasklet_struct queue_task;
  111. size_t total;
  112. size_t datalen;
  113. u32 *data;
  114. struct atmel_aes_dma src;
  115. struct atmel_aes_dma dst;
  116. size_t buflen;
  117. void *buf;
  118. struct scatterlist aligned_sg;
  119. struct scatterlist *real_dst;
  120. struct atmel_aes_caps caps;
  121. u32 hw_version;
  122. };
  123. struct atmel_aes_drv {
  124. struct list_head dev_list;
  125. spinlock_t lock;
  126. };
  127. static struct atmel_aes_drv atmel_aes = {
  128. .dev_list = LIST_HEAD_INIT(atmel_aes.dev_list),
  129. .lock = __SPIN_LOCK_UNLOCKED(atmel_aes.lock),
  130. };
  131. static inline u32 atmel_aes_read(struct atmel_aes_dev *dd, u32 offset)
  132. {
  133. return readl_relaxed(dd->io_base + offset);
  134. }
  135. static inline void atmel_aes_write(struct atmel_aes_dev *dd,
  136. u32 offset, u32 value)
  137. {
  138. writel_relaxed(value, dd->io_base + offset);
  139. }
  140. static void atmel_aes_read_n(struct atmel_aes_dev *dd, u32 offset,
  141. u32 *value, int count)
  142. {
  143. for (; count--; value++, offset += 4)
  144. *value = atmel_aes_read(dd, offset);
  145. }
  146. static void atmel_aes_write_n(struct atmel_aes_dev *dd, u32 offset,
  147. const u32 *value, int count)
  148. {
  149. for (; count--; value++, offset += 4)
  150. atmel_aes_write(dd, offset, *value);
  151. }
  152. static inline void atmel_aes_read_block(struct atmel_aes_dev *dd, u32 offset,
  153. u32 *value)
  154. {
  155. atmel_aes_read_n(dd, offset, value, SIZE_IN_WORDS(AES_BLOCK_SIZE));
  156. }
  157. static inline void atmel_aes_write_block(struct atmel_aes_dev *dd, u32 offset,
  158. const u32 *value)
  159. {
  160. atmel_aes_write_n(dd, offset, value, SIZE_IN_WORDS(AES_BLOCK_SIZE));
  161. }
  162. static inline int atmel_aes_wait_for_data_ready(struct atmel_aes_dev *dd,
  163. atmel_aes_fn_t resume)
  164. {
  165. u32 isr = atmel_aes_read(dd, AES_ISR);
  166. if (unlikely(isr & AES_INT_DATARDY))
  167. return resume(dd);
  168. dd->resume = resume;
  169. atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
  170. return -EINPROGRESS;
  171. }
  172. static inline size_t atmel_aes_padlen(size_t len, size_t block_size)
  173. {
  174. len &= block_size - 1;
  175. return len ? block_size - len : 0;
  176. }
  177. static struct atmel_aes_dev *atmel_aes_find_dev(struct atmel_aes_base_ctx *ctx)
  178. {
  179. struct atmel_aes_dev *aes_dd = NULL;
  180. struct atmel_aes_dev *tmp;
  181. spin_lock_bh(&atmel_aes.lock);
  182. if (!ctx->dd) {
  183. list_for_each_entry(tmp, &atmel_aes.dev_list, list) {
  184. aes_dd = tmp;
  185. break;
  186. }
  187. ctx->dd = aes_dd;
  188. } else {
  189. aes_dd = ctx->dd;
  190. }
  191. spin_unlock_bh(&atmel_aes.lock);
  192. return aes_dd;
  193. }
  194. static int atmel_aes_hw_init(struct atmel_aes_dev *dd)
  195. {
  196. int err;
  197. err = clk_prepare_enable(dd->iclk);
  198. if (err)
  199. return err;
  200. if (!(dd->flags & AES_FLAGS_INIT)) {
  201. atmel_aes_write(dd, AES_CR, AES_CR_SWRST);
  202. atmel_aes_write(dd, AES_MR, 0xE << AES_MR_CKEY_OFFSET);
  203. dd->flags |= AES_FLAGS_INIT;
  204. }
  205. return 0;
  206. }
  207. static inline unsigned int atmel_aes_get_version(struct atmel_aes_dev *dd)
  208. {
  209. return atmel_aes_read(dd, AES_HW_VERSION) & 0x00000fff;
  210. }
  211. static int atmel_aes_hw_version_init(struct atmel_aes_dev *dd)
  212. {
  213. int err;
  214. err = atmel_aes_hw_init(dd);
  215. if (err)
  216. return err;
  217. dd->hw_version = atmel_aes_get_version(dd);
  218. dev_info(dd->dev, "version: 0x%x\n", dd->hw_version);
  219. clk_disable_unprepare(dd->iclk);
  220. return 0;
  221. }
  222. static inline void atmel_aes_set_mode(struct atmel_aes_dev *dd,
  223. const struct atmel_aes_reqctx *rctx)
  224. {
  225. /* Clear all but persistent flags and set request flags. */
  226. dd->flags = (dd->flags & AES_FLAGS_PERSISTENT) | rctx->mode;
  227. }
  228. static inline int atmel_aes_complete(struct atmel_aes_dev *dd, int err)
  229. {
  230. clk_disable_unprepare(dd->iclk);
  231. dd->flags &= ~AES_FLAGS_BUSY;
  232. if (dd->is_async)
  233. dd->areq->complete(dd->areq, err);
  234. tasklet_schedule(&dd->queue_task);
  235. return err;
  236. }
  237. /* CPU transfer */
  238. static int atmel_aes_cpu_transfer(struct atmel_aes_dev *dd)
  239. {
  240. int err = 0;
  241. u32 isr;
  242. for (;;) {
  243. atmel_aes_read_block(dd, AES_ODATAR(0), dd->data);
  244. dd->data += 4;
  245. dd->datalen -= AES_BLOCK_SIZE;
  246. if (dd->datalen < AES_BLOCK_SIZE)
  247. break;
  248. atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
  249. isr = atmel_aes_read(dd, AES_ISR);
  250. if (!(isr & AES_INT_DATARDY)) {
  251. dd->resume = atmel_aes_cpu_transfer;
  252. atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
  253. return -EINPROGRESS;
  254. }
  255. }
  256. if (!sg_copy_from_buffer(dd->real_dst, sg_nents(dd->real_dst),
  257. dd->buf, dd->total))
  258. err = -EINVAL;
  259. if (err)
  260. return atmel_aes_complete(dd, err);
  261. return dd->cpu_transfer_complete(dd);
  262. }
  263. static int atmel_aes_cpu_start(struct atmel_aes_dev *dd,
  264. struct scatterlist *src,
  265. struct scatterlist *dst,
  266. size_t len,
  267. atmel_aes_fn_t resume)
  268. {
  269. size_t padlen = atmel_aes_padlen(len, AES_BLOCK_SIZE);
  270. if (unlikely(len == 0))
  271. return -EINVAL;
  272. sg_copy_to_buffer(src, sg_nents(src), dd->buf, len);
  273. dd->total = len;
  274. dd->real_dst = dst;
  275. dd->cpu_transfer_complete = resume;
  276. dd->datalen = len + padlen;
  277. dd->data = (u32 *)dd->buf;
  278. atmel_aes_write_block(dd, AES_IDATAR(0), dd->data);
  279. return atmel_aes_wait_for_data_ready(dd, atmel_aes_cpu_transfer);
  280. }
  281. /* DMA transfer */
  282. static void atmel_aes_dma_callback(void *data);
  283. static bool atmel_aes_check_aligned(struct atmel_aes_dev *dd,
  284. struct scatterlist *sg,
  285. size_t len,
  286. struct atmel_aes_dma *dma)
  287. {
  288. int nents;
  289. if (!IS_ALIGNED(len, dd->ctx->block_size))
  290. return false;
  291. for (nents = 0; sg; sg = sg_next(sg), ++nents) {
  292. if (!IS_ALIGNED(sg->offset, sizeof(u32)))
  293. return false;
  294. if (len <= sg->length) {
  295. if (!IS_ALIGNED(len, dd->ctx->block_size))
  296. return false;
  297. dma->nents = nents+1;
  298. dma->remainder = sg->length - len;
  299. sg->length = len;
  300. return true;
  301. }
  302. if (!IS_ALIGNED(sg->length, dd->ctx->block_size))
  303. return false;
  304. len -= sg->length;
  305. }
  306. return false;
  307. }
  308. static inline void atmel_aes_restore_sg(const struct atmel_aes_dma *dma)
  309. {
  310. struct scatterlist *sg = dma->sg;
  311. int nents = dma->nents;
  312. if (!dma->remainder)
  313. return;
  314. while (--nents > 0 && sg)
  315. sg = sg_next(sg);
  316. if (!sg)
  317. return;
  318. sg->length += dma->remainder;
  319. }
  320. static int atmel_aes_map(struct atmel_aes_dev *dd,
  321. struct scatterlist *src,
  322. struct scatterlist *dst,
  323. size_t len)
  324. {
  325. bool src_aligned, dst_aligned;
  326. size_t padlen;
  327. dd->total = len;
  328. dd->src.sg = src;
  329. dd->dst.sg = dst;
  330. dd->real_dst = dst;
  331. src_aligned = atmel_aes_check_aligned(dd, src, len, &dd->src);
  332. if (src == dst)
  333. dst_aligned = src_aligned;
  334. else
  335. dst_aligned = atmel_aes_check_aligned(dd, dst, len, &dd->dst);
  336. if (!src_aligned || !dst_aligned) {
  337. padlen = atmel_aes_padlen(len, dd->ctx->block_size);
  338. if (dd->buflen < len + padlen)
  339. return -ENOMEM;
  340. if (!src_aligned) {
  341. sg_copy_to_buffer(src, sg_nents(src), dd->buf, len);
  342. dd->src.sg = &dd->aligned_sg;
  343. dd->src.nents = 1;
  344. dd->src.remainder = 0;
  345. }
  346. if (!dst_aligned) {
  347. dd->dst.sg = &dd->aligned_sg;
  348. dd->dst.nents = 1;
  349. dd->dst.remainder = 0;
  350. }
  351. sg_init_table(&dd->aligned_sg, 1);
  352. sg_set_buf(&dd->aligned_sg, dd->buf, len + padlen);
  353. }
  354. if (dd->src.sg == dd->dst.sg) {
  355. dd->src.sg_len = dma_map_sg(dd->dev, dd->src.sg, dd->src.nents,
  356. DMA_BIDIRECTIONAL);
  357. dd->dst.sg_len = dd->src.sg_len;
  358. if (!dd->src.sg_len)
  359. return -EFAULT;
  360. } else {
  361. dd->src.sg_len = dma_map_sg(dd->dev, dd->src.sg, dd->src.nents,
  362. DMA_TO_DEVICE);
  363. if (!dd->src.sg_len)
  364. return -EFAULT;
  365. dd->dst.sg_len = dma_map_sg(dd->dev, dd->dst.sg, dd->dst.nents,
  366. DMA_FROM_DEVICE);
  367. if (!dd->dst.sg_len) {
  368. dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
  369. DMA_TO_DEVICE);
  370. return -EFAULT;
  371. }
  372. }
  373. return 0;
  374. }
  375. static void atmel_aes_unmap(struct atmel_aes_dev *dd)
  376. {
  377. if (dd->src.sg == dd->dst.sg) {
  378. dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
  379. DMA_BIDIRECTIONAL);
  380. if (dd->src.sg != &dd->aligned_sg)
  381. atmel_aes_restore_sg(&dd->src);
  382. } else {
  383. dma_unmap_sg(dd->dev, dd->dst.sg, dd->dst.nents,
  384. DMA_FROM_DEVICE);
  385. if (dd->dst.sg != &dd->aligned_sg)
  386. atmel_aes_restore_sg(&dd->dst);
  387. dma_unmap_sg(dd->dev, dd->src.sg, dd->src.nents,
  388. DMA_TO_DEVICE);
  389. if (dd->src.sg != &dd->aligned_sg)
  390. atmel_aes_restore_sg(&dd->src);
  391. }
  392. if (dd->dst.sg == &dd->aligned_sg)
  393. sg_copy_from_buffer(dd->real_dst, sg_nents(dd->real_dst),
  394. dd->buf, dd->total);
  395. }
  396. static int atmel_aes_dma_transfer_start(struct atmel_aes_dev *dd,
  397. enum dma_slave_buswidth addr_width,
  398. enum dma_transfer_direction dir,
  399. u32 maxburst)
  400. {
  401. struct dma_async_tx_descriptor *desc;
  402. struct dma_slave_config config;
  403. dma_async_tx_callback callback;
  404. struct atmel_aes_dma *dma;
  405. int err;
  406. memset(&config, 0, sizeof(config));
  407. config.direction = dir;
  408. config.src_addr_width = addr_width;
  409. config.dst_addr_width = addr_width;
  410. config.src_maxburst = maxburst;
  411. config.dst_maxburst = maxburst;
  412. switch (dir) {
  413. case DMA_MEM_TO_DEV:
  414. dma = &dd->src;
  415. callback = NULL;
  416. config.dst_addr = dd->phys_base + AES_IDATAR(0);
  417. break;
  418. case DMA_DEV_TO_MEM:
  419. dma = &dd->dst;
  420. callback = atmel_aes_dma_callback;
  421. config.src_addr = dd->phys_base + AES_ODATAR(0);
  422. break;
  423. default:
  424. return -EINVAL;
  425. }
  426. err = dmaengine_slave_config(dma->chan, &config);
  427. if (err)
  428. return err;
  429. desc = dmaengine_prep_slave_sg(dma->chan, dma->sg, dma->sg_len, dir,
  430. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  431. if (!desc)
  432. return -ENOMEM;
  433. desc->callback = callback;
  434. desc->callback_param = dd;
  435. dmaengine_submit(desc);
  436. dma_async_issue_pending(dma->chan);
  437. return 0;
  438. }
  439. static void atmel_aes_dma_transfer_stop(struct atmel_aes_dev *dd,
  440. enum dma_transfer_direction dir)
  441. {
  442. struct atmel_aes_dma *dma;
  443. switch (dir) {
  444. case DMA_MEM_TO_DEV:
  445. dma = &dd->src;
  446. break;
  447. case DMA_DEV_TO_MEM:
  448. dma = &dd->dst;
  449. break;
  450. default:
  451. return;
  452. }
  453. dmaengine_terminate_all(dma->chan);
  454. }
  455. static int atmel_aes_dma_start(struct atmel_aes_dev *dd,
  456. struct scatterlist *src,
  457. struct scatterlist *dst,
  458. size_t len,
  459. atmel_aes_fn_t resume)
  460. {
  461. enum dma_slave_buswidth addr_width;
  462. u32 maxburst;
  463. int err;
  464. switch (dd->ctx->block_size) {
  465. case CFB8_BLOCK_SIZE:
  466. addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  467. maxburst = 1;
  468. break;
  469. case CFB16_BLOCK_SIZE:
  470. addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  471. maxburst = 1;
  472. break;
  473. case CFB32_BLOCK_SIZE:
  474. case CFB64_BLOCK_SIZE:
  475. addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  476. maxburst = 1;
  477. break;
  478. case AES_BLOCK_SIZE:
  479. addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  480. maxburst = dd->caps.max_burst_size;
  481. break;
  482. default:
  483. err = -EINVAL;
  484. goto exit;
  485. }
  486. err = atmel_aes_map(dd, src, dst, len);
  487. if (err)
  488. goto exit;
  489. dd->resume = resume;
  490. /* Set output DMA transfer first */
  491. err = atmel_aes_dma_transfer_start(dd, addr_width, DMA_DEV_TO_MEM,
  492. maxburst);
  493. if (err)
  494. goto unmap;
  495. /* Then set input DMA transfer */
  496. err = atmel_aes_dma_transfer_start(dd, addr_width, DMA_MEM_TO_DEV,
  497. maxburst);
  498. if (err)
  499. goto output_transfer_stop;
  500. return -EINPROGRESS;
  501. output_transfer_stop:
  502. atmel_aes_dma_transfer_stop(dd, DMA_DEV_TO_MEM);
  503. unmap:
  504. atmel_aes_unmap(dd);
  505. exit:
  506. return atmel_aes_complete(dd, err);
  507. }
  508. static void atmel_aes_dma_stop(struct atmel_aes_dev *dd)
  509. {
  510. atmel_aes_dma_transfer_stop(dd, DMA_MEM_TO_DEV);
  511. atmel_aes_dma_transfer_stop(dd, DMA_DEV_TO_MEM);
  512. atmel_aes_unmap(dd);
  513. }
  514. static void atmel_aes_dma_callback(void *data)
  515. {
  516. struct atmel_aes_dev *dd = data;
  517. atmel_aes_dma_stop(dd);
  518. dd->is_async = true;
  519. (void)dd->resume(dd);
  520. }
  521. static void atmel_aes_write_ctrl(struct atmel_aes_dev *dd, bool use_dma,
  522. const u32 *iv)
  523. {
  524. u32 valmr = 0;
  525. /* MR register must be set before IV registers */
  526. if (dd->ctx->keylen == AES_KEYSIZE_128)
  527. valmr |= AES_MR_KEYSIZE_128;
  528. else if (dd->ctx->keylen == AES_KEYSIZE_192)
  529. valmr |= AES_MR_KEYSIZE_192;
  530. else
  531. valmr |= AES_MR_KEYSIZE_256;
  532. valmr |= dd->flags & AES_FLAGS_MODE_MASK;
  533. if (use_dma) {
  534. valmr |= AES_MR_SMOD_IDATAR0;
  535. if (dd->caps.has_dualbuff)
  536. valmr |= AES_MR_DUALBUFF;
  537. } else {
  538. valmr |= AES_MR_SMOD_AUTO;
  539. }
  540. atmel_aes_write(dd, AES_MR, valmr);
  541. atmel_aes_write_n(dd, AES_KEYWR(0), dd->ctx->key,
  542. SIZE_IN_WORDS(dd->ctx->keylen));
  543. if (iv && (valmr & AES_MR_OPMOD_MASK) != AES_MR_OPMOD_ECB)
  544. atmel_aes_write_block(dd, AES_IVR(0), iv);
  545. }
  546. static int atmel_aes_handle_queue(struct atmel_aes_dev *dd,
  547. struct crypto_async_request *new_areq)
  548. {
  549. struct crypto_async_request *areq, *backlog;
  550. struct atmel_aes_base_ctx *ctx;
  551. unsigned long flags;
  552. int err, ret = 0;
  553. spin_lock_irqsave(&dd->lock, flags);
  554. if (new_areq)
  555. ret = crypto_enqueue_request(&dd->queue, new_areq);
  556. if (dd->flags & AES_FLAGS_BUSY) {
  557. spin_unlock_irqrestore(&dd->lock, flags);
  558. return ret;
  559. }
  560. backlog = crypto_get_backlog(&dd->queue);
  561. areq = crypto_dequeue_request(&dd->queue);
  562. if (areq)
  563. dd->flags |= AES_FLAGS_BUSY;
  564. spin_unlock_irqrestore(&dd->lock, flags);
  565. if (!areq)
  566. return ret;
  567. if (backlog)
  568. backlog->complete(backlog, -EINPROGRESS);
  569. ctx = crypto_tfm_ctx(areq->tfm);
  570. dd->areq = areq;
  571. dd->ctx = ctx;
  572. dd->is_async = (areq != new_areq);
  573. err = ctx->start(dd);
  574. return (dd->is_async) ? ret : err;
  575. }
  576. static int atmel_aes_transfer_complete(struct atmel_aes_dev *dd)
  577. {
  578. return atmel_aes_complete(dd, 0);
  579. }
  580. static int atmel_aes_start(struct atmel_aes_dev *dd)
  581. {
  582. struct ablkcipher_request *req = ablkcipher_request_cast(dd->areq);
  583. struct atmel_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  584. bool use_dma = (req->nbytes >= ATMEL_AES_DMA_THRESHOLD ||
  585. dd->ctx->block_size != AES_BLOCK_SIZE);
  586. int err;
  587. atmel_aes_set_mode(dd, rctx);
  588. err = atmel_aes_hw_init(dd);
  589. if (err)
  590. return atmel_aes_complete(dd, err);
  591. atmel_aes_write_ctrl(dd, use_dma, req->info);
  592. if (use_dma)
  593. return atmel_aes_dma_start(dd, req->src, req->dst, req->nbytes,
  594. atmel_aes_transfer_complete);
  595. return atmel_aes_cpu_start(dd, req->src, req->dst, req->nbytes,
  596. atmel_aes_transfer_complete);
  597. }
  598. static int atmel_aes_buff_init(struct atmel_aes_dev *dd)
  599. {
  600. dd->buf = (void *)__get_free_pages(GFP_KERNEL, ATMEL_AES_BUFFER_ORDER);
  601. dd->buflen = ATMEL_AES_BUFFER_SIZE;
  602. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  603. if (!dd->buf) {
  604. dev_err(dd->dev, "unable to alloc pages.\n");
  605. return -ENOMEM;
  606. }
  607. return 0;
  608. }
  609. static void atmel_aes_buff_cleanup(struct atmel_aes_dev *dd)
  610. {
  611. free_page((unsigned long)dd->buf);
  612. }
  613. static int atmel_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  614. {
  615. struct atmel_aes_base_ctx *ctx = crypto_ablkcipher_ctx(
  616. crypto_ablkcipher_reqtfm(req));
  617. struct atmel_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  618. struct atmel_aes_dev *dd;
  619. switch (mode & AES_FLAGS_OPMODE_MASK) {
  620. case AES_FLAGS_CFB8:
  621. ctx->block_size = CFB8_BLOCK_SIZE;
  622. break;
  623. case AES_FLAGS_CFB16:
  624. ctx->block_size = CFB16_BLOCK_SIZE;
  625. break;
  626. case AES_FLAGS_CFB32:
  627. ctx->block_size = CFB32_BLOCK_SIZE;
  628. break;
  629. case AES_FLAGS_CFB64:
  630. ctx->block_size = CFB64_BLOCK_SIZE;
  631. break;
  632. default:
  633. ctx->block_size = AES_BLOCK_SIZE;
  634. break;
  635. }
  636. dd = atmel_aes_find_dev(ctx);
  637. if (!dd)
  638. return -ENODEV;
  639. rctx->mode = mode;
  640. return atmel_aes_handle_queue(dd, &req->base);
  641. }
  642. static bool atmel_aes_filter(struct dma_chan *chan, void *slave)
  643. {
  644. struct at_dma_slave *sl = slave;
  645. if (sl && sl->dma_dev == chan->device->dev) {
  646. chan->private = sl;
  647. return true;
  648. } else {
  649. return false;
  650. }
  651. }
  652. static int atmel_aes_dma_init(struct atmel_aes_dev *dd,
  653. struct crypto_platform_data *pdata)
  654. {
  655. struct at_dma_slave *slave;
  656. int err = -ENOMEM;
  657. dma_cap_mask_t mask;
  658. dma_cap_zero(mask);
  659. dma_cap_set(DMA_SLAVE, mask);
  660. /* Try to grab 2 DMA channels */
  661. slave = &pdata->dma_slave->rxdata;
  662. dd->src.chan = dma_request_slave_channel_compat(mask, atmel_aes_filter,
  663. slave, dd->dev, "tx");
  664. if (!dd->src.chan)
  665. goto err_dma_in;
  666. slave = &pdata->dma_slave->txdata;
  667. dd->dst.chan = dma_request_slave_channel_compat(mask, atmel_aes_filter,
  668. slave, dd->dev, "rx");
  669. if (!dd->dst.chan)
  670. goto err_dma_out;
  671. return 0;
  672. err_dma_out:
  673. dma_release_channel(dd->src.chan);
  674. err_dma_in:
  675. dev_warn(dd->dev, "no DMA channel available\n");
  676. return err;
  677. }
  678. static void atmel_aes_dma_cleanup(struct atmel_aes_dev *dd)
  679. {
  680. dma_release_channel(dd->dst.chan);
  681. dma_release_channel(dd->src.chan);
  682. }
  683. static int atmel_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  684. unsigned int keylen)
  685. {
  686. struct atmel_aes_base_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  687. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  688. keylen != AES_KEYSIZE_256) {
  689. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  690. return -EINVAL;
  691. }
  692. memcpy(ctx->key, key, keylen);
  693. ctx->keylen = keylen;
  694. return 0;
  695. }
  696. static int atmel_aes_ecb_encrypt(struct ablkcipher_request *req)
  697. {
  698. return atmel_aes_crypt(req, AES_FLAGS_ECB | AES_FLAGS_ENCRYPT);
  699. }
  700. static int atmel_aes_ecb_decrypt(struct ablkcipher_request *req)
  701. {
  702. return atmel_aes_crypt(req, AES_FLAGS_ECB);
  703. }
  704. static int atmel_aes_cbc_encrypt(struct ablkcipher_request *req)
  705. {
  706. return atmel_aes_crypt(req,
  707. AES_FLAGS_ENCRYPT | AES_FLAGS_CBC);
  708. }
  709. static int atmel_aes_cbc_decrypt(struct ablkcipher_request *req)
  710. {
  711. return atmel_aes_crypt(req,
  712. AES_FLAGS_CBC);
  713. }
  714. static int atmel_aes_ofb_encrypt(struct ablkcipher_request *req)
  715. {
  716. return atmel_aes_crypt(req,
  717. AES_FLAGS_ENCRYPT | AES_FLAGS_OFB);
  718. }
  719. static int atmel_aes_ofb_decrypt(struct ablkcipher_request *req)
  720. {
  721. return atmel_aes_crypt(req,
  722. AES_FLAGS_OFB);
  723. }
  724. static int atmel_aes_cfb_encrypt(struct ablkcipher_request *req)
  725. {
  726. return atmel_aes_crypt(req, AES_FLAGS_CFB128 | AES_FLAGS_ENCRYPT);
  727. }
  728. static int atmel_aes_cfb_decrypt(struct ablkcipher_request *req)
  729. {
  730. return atmel_aes_crypt(req, AES_FLAGS_CFB128);
  731. }
  732. static int atmel_aes_cfb64_encrypt(struct ablkcipher_request *req)
  733. {
  734. return atmel_aes_crypt(req, AES_FLAGS_CFB64 | AES_FLAGS_ENCRYPT);
  735. }
  736. static int atmel_aes_cfb64_decrypt(struct ablkcipher_request *req)
  737. {
  738. return atmel_aes_crypt(req, AES_FLAGS_CFB64);
  739. }
  740. static int atmel_aes_cfb32_encrypt(struct ablkcipher_request *req)
  741. {
  742. return atmel_aes_crypt(req, AES_FLAGS_CFB32 | AES_FLAGS_ENCRYPT);
  743. }
  744. static int atmel_aes_cfb32_decrypt(struct ablkcipher_request *req)
  745. {
  746. return atmel_aes_crypt(req, AES_FLAGS_CFB32);
  747. }
  748. static int atmel_aes_cfb16_encrypt(struct ablkcipher_request *req)
  749. {
  750. return atmel_aes_crypt(req, AES_FLAGS_CFB16 | AES_FLAGS_ENCRYPT);
  751. }
  752. static int atmel_aes_cfb16_decrypt(struct ablkcipher_request *req)
  753. {
  754. return atmel_aes_crypt(req, AES_FLAGS_CFB16);
  755. }
  756. static int atmel_aes_cfb8_encrypt(struct ablkcipher_request *req)
  757. {
  758. return atmel_aes_crypt(req, AES_FLAGS_CFB8 | AES_FLAGS_ENCRYPT);
  759. }
  760. static int atmel_aes_cfb8_decrypt(struct ablkcipher_request *req)
  761. {
  762. return atmel_aes_crypt(req, AES_FLAGS_CFB8);
  763. }
  764. static int atmel_aes_ctr_encrypt(struct ablkcipher_request *req)
  765. {
  766. return atmel_aes_crypt(req,
  767. AES_FLAGS_ENCRYPT | AES_FLAGS_CTR);
  768. }
  769. static int atmel_aes_ctr_decrypt(struct ablkcipher_request *req)
  770. {
  771. return atmel_aes_crypt(req,
  772. AES_FLAGS_CTR);
  773. }
  774. static int atmel_aes_cra_init(struct crypto_tfm *tfm)
  775. {
  776. struct atmel_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  777. tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_aes_reqctx);
  778. ctx->base.start = atmel_aes_start;
  779. return 0;
  780. }
  781. static void atmel_aes_cra_exit(struct crypto_tfm *tfm)
  782. {
  783. }
  784. static struct crypto_alg aes_algs[] = {
  785. {
  786. .cra_name = "ecb(aes)",
  787. .cra_driver_name = "atmel-ecb-aes",
  788. .cra_priority = ATMEL_AES_PRIORITY,
  789. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  790. .cra_blocksize = AES_BLOCK_SIZE,
  791. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  792. .cra_alignmask = 0xf,
  793. .cra_type = &crypto_ablkcipher_type,
  794. .cra_module = THIS_MODULE,
  795. .cra_init = atmel_aes_cra_init,
  796. .cra_exit = atmel_aes_cra_exit,
  797. .cra_u.ablkcipher = {
  798. .min_keysize = AES_MIN_KEY_SIZE,
  799. .max_keysize = AES_MAX_KEY_SIZE,
  800. .setkey = atmel_aes_setkey,
  801. .encrypt = atmel_aes_ecb_encrypt,
  802. .decrypt = atmel_aes_ecb_decrypt,
  803. }
  804. },
  805. {
  806. .cra_name = "cbc(aes)",
  807. .cra_driver_name = "atmel-cbc-aes",
  808. .cra_priority = ATMEL_AES_PRIORITY,
  809. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  810. .cra_blocksize = AES_BLOCK_SIZE,
  811. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  812. .cra_alignmask = 0xf,
  813. .cra_type = &crypto_ablkcipher_type,
  814. .cra_module = THIS_MODULE,
  815. .cra_init = atmel_aes_cra_init,
  816. .cra_exit = atmel_aes_cra_exit,
  817. .cra_u.ablkcipher = {
  818. .min_keysize = AES_MIN_KEY_SIZE,
  819. .max_keysize = AES_MAX_KEY_SIZE,
  820. .ivsize = AES_BLOCK_SIZE,
  821. .setkey = atmel_aes_setkey,
  822. .encrypt = atmel_aes_cbc_encrypt,
  823. .decrypt = atmel_aes_cbc_decrypt,
  824. }
  825. },
  826. {
  827. .cra_name = "ofb(aes)",
  828. .cra_driver_name = "atmel-ofb-aes",
  829. .cra_priority = ATMEL_AES_PRIORITY,
  830. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  831. .cra_blocksize = AES_BLOCK_SIZE,
  832. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  833. .cra_alignmask = 0xf,
  834. .cra_type = &crypto_ablkcipher_type,
  835. .cra_module = THIS_MODULE,
  836. .cra_init = atmel_aes_cra_init,
  837. .cra_exit = atmel_aes_cra_exit,
  838. .cra_u.ablkcipher = {
  839. .min_keysize = AES_MIN_KEY_SIZE,
  840. .max_keysize = AES_MAX_KEY_SIZE,
  841. .ivsize = AES_BLOCK_SIZE,
  842. .setkey = atmel_aes_setkey,
  843. .encrypt = atmel_aes_ofb_encrypt,
  844. .decrypt = atmel_aes_ofb_decrypt,
  845. }
  846. },
  847. {
  848. .cra_name = "cfb(aes)",
  849. .cra_driver_name = "atmel-cfb-aes",
  850. .cra_priority = ATMEL_AES_PRIORITY,
  851. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  852. .cra_blocksize = AES_BLOCK_SIZE,
  853. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  854. .cra_alignmask = 0xf,
  855. .cra_type = &crypto_ablkcipher_type,
  856. .cra_module = THIS_MODULE,
  857. .cra_init = atmel_aes_cra_init,
  858. .cra_exit = atmel_aes_cra_exit,
  859. .cra_u.ablkcipher = {
  860. .min_keysize = AES_MIN_KEY_SIZE,
  861. .max_keysize = AES_MAX_KEY_SIZE,
  862. .ivsize = AES_BLOCK_SIZE,
  863. .setkey = atmel_aes_setkey,
  864. .encrypt = atmel_aes_cfb_encrypt,
  865. .decrypt = atmel_aes_cfb_decrypt,
  866. }
  867. },
  868. {
  869. .cra_name = "cfb32(aes)",
  870. .cra_driver_name = "atmel-cfb32-aes",
  871. .cra_priority = ATMEL_AES_PRIORITY,
  872. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  873. .cra_blocksize = CFB32_BLOCK_SIZE,
  874. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  875. .cra_alignmask = 0x3,
  876. .cra_type = &crypto_ablkcipher_type,
  877. .cra_module = THIS_MODULE,
  878. .cra_init = atmel_aes_cra_init,
  879. .cra_exit = atmel_aes_cra_exit,
  880. .cra_u.ablkcipher = {
  881. .min_keysize = AES_MIN_KEY_SIZE,
  882. .max_keysize = AES_MAX_KEY_SIZE,
  883. .ivsize = AES_BLOCK_SIZE,
  884. .setkey = atmel_aes_setkey,
  885. .encrypt = atmel_aes_cfb32_encrypt,
  886. .decrypt = atmel_aes_cfb32_decrypt,
  887. }
  888. },
  889. {
  890. .cra_name = "cfb16(aes)",
  891. .cra_driver_name = "atmel-cfb16-aes",
  892. .cra_priority = ATMEL_AES_PRIORITY,
  893. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  894. .cra_blocksize = CFB16_BLOCK_SIZE,
  895. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  896. .cra_alignmask = 0x1,
  897. .cra_type = &crypto_ablkcipher_type,
  898. .cra_module = THIS_MODULE,
  899. .cra_init = atmel_aes_cra_init,
  900. .cra_exit = atmel_aes_cra_exit,
  901. .cra_u.ablkcipher = {
  902. .min_keysize = AES_MIN_KEY_SIZE,
  903. .max_keysize = AES_MAX_KEY_SIZE,
  904. .ivsize = AES_BLOCK_SIZE,
  905. .setkey = atmel_aes_setkey,
  906. .encrypt = atmel_aes_cfb16_encrypt,
  907. .decrypt = atmel_aes_cfb16_decrypt,
  908. }
  909. },
  910. {
  911. .cra_name = "cfb8(aes)",
  912. .cra_driver_name = "atmel-cfb8-aes",
  913. .cra_priority = ATMEL_AES_PRIORITY,
  914. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  915. .cra_blocksize = CFB8_BLOCK_SIZE,
  916. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  917. .cra_alignmask = 0x0,
  918. .cra_type = &crypto_ablkcipher_type,
  919. .cra_module = THIS_MODULE,
  920. .cra_init = atmel_aes_cra_init,
  921. .cra_exit = atmel_aes_cra_exit,
  922. .cra_u.ablkcipher = {
  923. .min_keysize = AES_MIN_KEY_SIZE,
  924. .max_keysize = AES_MAX_KEY_SIZE,
  925. .ivsize = AES_BLOCK_SIZE,
  926. .setkey = atmel_aes_setkey,
  927. .encrypt = atmel_aes_cfb8_encrypt,
  928. .decrypt = atmel_aes_cfb8_decrypt,
  929. }
  930. },
  931. {
  932. .cra_name = "ctr(aes)",
  933. .cra_driver_name = "atmel-ctr-aes",
  934. .cra_priority = ATMEL_AES_PRIORITY,
  935. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  936. .cra_blocksize = AES_BLOCK_SIZE,
  937. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  938. .cra_alignmask = 0xf,
  939. .cra_type = &crypto_ablkcipher_type,
  940. .cra_module = THIS_MODULE,
  941. .cra_init = atmel_aes_cra_init,
  942. .cra_exit = atmel_aes_cra_exit,
  943. .cra_u.ablkcipher = {
  944. .min_keysize = AES_MIN_KEY_SIZE,
  945. .max_keysize = AES_MAX_KEY_SIZE,
  946. .ivsize = AES_BLOCK_SIZE,
  947. .setkey = atmel_aes_setkey,
  948. .encrypt = atmel_aes_ctr_encrypt,
  949. .decrypt = atmel_aes_ctr_decrypt,
  950. }
  951. },
  952. };
  953. static struct crypto_alg aes_cfb64_alg = {
  954. .cra_name = "cfb64(aes)",
  955. .cra_driver_name = "atmel-cfb64-aes",
  956. .cra_priority = ATMEL_AES_PRIORITY,
  957. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  958. .cra_blocksize = CFB64_BLOCK_SIZE,
  959. .cra_ctxsize = sizeof(struct atmel_aes_ctx),
  960. .cra_alignmask = 0x7,
  961. .cra_type = &crypto_ablkcipher_type,
  962. .cra_module = THIS_MODULE,
  963. .cra_init = atmel_aes_cra_init,
  964. .cra_exit = atmel_aes_cra_exit,
  965. .cra_u.ablkcipher = {
  966. .min_keysize = AES_MIN_KEY_SIZE,
  967. .max_keysize = AES_MAX_KEY_SIZE,
  968. .ivsize = AES_BLOCK_SIZE,
  969. .setkey = atmel_aes_setkey,
  970. .encrypt = atmel_aes_cfb64_encrypt,
  971. .decrypt = atmel_aes_cfb64_decrypt,
  972. }
  973. };
  974. static void atmel_aes_queue_task(unsigned long data)
  975. {
  976. struct atmel_aes_dev *dd = (struct atmel_aes_dev *)data;
  977. atmel_aes_handle_queue(dd, NULL);
  978. }
  979. static void atmel_aes_done_task(unsigned long data)
  980. {
  981. struct atmel_aes_dev *dd = (struct atmel_aes_dev *) data;
  982. dd->is_async = true;
  983. (void)dd->resume(dd);
  984. }
  985. static irqreturn_t atmel_aes_irq(int irq, void *dev_id)
  986. {
  987. struct atmel_aes_dev *aes_dd = dev_id;
  988. u32 reg;
  989. reg = atmel_aes_read(aes_dd, AES_ISR);
  990. if (reg & atmel_aes_read(aes_dd, AES_IMR)) {
  991. atmel_aes_write(aes_dd, AES_IDR, reg);
  992. if (AES_FLAGS_BUSY & aes_dd->flags)
  993. tasklet_schedule(&aes_dd->done_task);
  994. else
  995. dev_warn(aes_dd->dev, "AES interrupt when no active requests.\n");
  996. return IRQ_HANDLED;
  997. }
  998. return IRQ_NONE;
  999. }
  1000. static void atmel_aes_unregister_algs(struct atmel_aes_dev *dd)
  1001. {
  1002. int i;
  1003. if (dd->caps.has_cfb64)
  1004. crypto_unregister_alg(&aes_cfb64_alg);
  1005. for (i = 0; i < ARRAY_SIZE(aes_algs); i++)
  1006. crypto_unregister_alg(&aes_algs[i]);
  1007. }
  1008. static int atmel_aes_register_algs(struct atmel_aes_dev *dd)
  1009. {
  1010. int err, i, j;
  1011. for (i = 0; i < ARRAY_SIZE(aes_algs); i++) {
  1012. err = crypto_register_alg(&aes_algs[i]);
  1013. if (err)
  1014. goto err_aes_algs;
  1015. }
  1016. if (dd->caps.has_cfb64) {
  1017. err = crypto_register_alg(&aes_cfb64_alg);
  1018. if (err)
  1019. goto err_aes_cfb64_alg;
  1020. }
  1021. return 0;
  1022. err_aes_cfb64_alg:
  1023. i = ARRAY_SIZE(aes_algs);
  1024. err_aes_algs:
  1025. for (j = 0; j < i; j++)
  1026. crypto_unregister_alg(&aes_algs[j]);
  1027. return err;
  1028. }
  1029. static void atmel_aes_get_cap(struct atmel_aes_dev *dd)
  1030. {
  1031. dd->caps.has_dualbuff = 0;
  1032. dd->caps.has_cfb64 = 0;
  1033. dd->caps.max_burst_size = 1;
  1034. /* keep only major version number */
  1035. switch (dd->hw_version & 0xff0) {
  1036. case 0x500:
  1037. dd->caps.has_dualbuff = 1;
  1038. dd->caps.has_cfb64 = 1;
  1039. dd->caps.max_burst_size = 4;
  1040. break;
  1041. case 0x200:
  1042. dd->caps.has_dualbuff = 1;
  1043. dd->caps.has_cfb64 = 1;
  1044. dd->caps.max_burst_size = 4;
  1045. break;
  1046. case 0x130:
  1047. dd->caps.has_dualbuff = 1;
  1048. dd->caps.has_cfb64 = 1;
  1049. dd->caps.max_burst_size = 4;
  1050. break;
  1051. case 0x120:
  1052. break;
  1053. default:
  1054. dev_warn(dd->dev,
  1055. "Unmanaged aes version, set minimum capabilities\n");
  1056. break;
  1057. }
  1058. }
  1059. #if defined(CONFIG_OF)
  1060. static const struct of_device_id atmel_aes_dt_ids[] = {
  1061. { .compatible = "atmel,at91sam9g46-aes" },
  1062. { /* sentinel */ }
  1063. };
  1064. MODULE_DEVICE_TABLE(of, atmel_aes_dt_ids);
  1065. static struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
  1066. {
  1067. struct device_node *np = pdev->dev.of_node;
  1068. struct crypto_platform_data *pdata;
  1069. if (!np) {
  1070. dev_err(&pdev->dev, "device node not found\n");
  1071. return ERR_PTR(-EINVAL);
  1072. }
  1073. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1074. if (!pdata) {
  1075. dev_err(&pdev->dev, "could not allocate memory for pdata\n");
  1076. return ERR_PTR(-ENOMEM);
  1077. }
  1078. pdata->dma_slave = devm_kzalloc(&pdev->dev,
  1079. sizeof(*(pdata->dma_slave)),
  1080. GFP_KERNEL);
  1081. if (!pdata->dma_slave) {
  1082. dev_err(&pdev->dev, "could not allocate memory for dma_slave\n");
  1083. devm_kfree(&pdev->dev, pdata);
  1084. return ERR_PTR(-ENOMEM);
  1085. }
  1086. return pdata;
  1087. }
  1088. #else
  1089. static inline struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
  1090. {
  1091. return ERR_PTR(-EINVAL);
  1092. }
  1093. #endif
  1094. static int atmel_aes_probe(struct platform_device *pdev)
  1095. {
  1096. struct atmel_aes_dev *aes_dd;
  1097. struct crypto_platform_data *pdata;
  1098. struct device *dev = &pdev->dev;
  1099. struct resource *aes_res;
  1100. int err;
  1101. pdata = pdev->dev.platform_data;
  1102. if (!pdata) {
  1103. pdata = atmel_aes_of_init(pdev);
  1104. if (IS_ERR(pdata)) {
  1105. err = PTR_ERR(pdata);
  1106. goto aes_dd_err;
  1107. }
  1108. }
  1109. if (!pdata->dma_slave) {
  1110. err = -ENXIO;
  1111. goto aes_dd_err;
  1112. }
  1113. aes_dd = devm_kzalloc(&pdev->dev, sizeof(*aes_dd), GFP_KERNEL);
  1114. if (aes_dd == NULL) {
  1115. dev_err(dev, "unable to alloc data struct.\n");
  1116. err = -ENOMEM;
  1117. goto aes_dd_err;
  1118. }
  1119. aes_dd->dev = dev;
  1120. platform_set_drvdata(pdev, aes_dd);
  1121. INIT_LIST_HEAD(&aes_dd->list);
  1122. spin_lock_init(&aes_dd->lock);
  1123. tasklet_init(&aes_dd->done_task, atmel_aes_done_task,
  1124. (unsigned long)aes_dd);
  1125. tasklet_init(&aes_dd->queue_task, atmel_aes_queue_task,
  1126. (unsigned long)aes_dd);
  1127. crypto_init_queue(&aes_dd->queue, ATMEL_AES_QUEUE_LENGTH);
  1128. aes_dd->irq = -1;
  1129. /* Get the base address */
  1130. aes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1131. if (!aes_res) {
  1132. dev_err(dev, "no MEM resource info\n");
  1133. err = -ENODEV;
  1134. goto res_err;
  1135. }
  1136. aes_dd->phys_base = aes_res->start;
  1137. /* Get the IRQ */
  1138. aes_dd->irq = platform_get_irq(pdev, 0);
  1139. if (aes_dd->irq < 0) {
  1140. dev_err(dev, "no IRQ resource info\n");
  1141. err = aes_dd->irq;
  1142. goto res_err;
  1143. }
  1144. err = devm_request_irq(&pdev->dev, aes_dd->irq, atmel_aes_irq,
  1145. IRQF_SHARED, "atmel-aes", aes_dd);
  1146. if (err) {
  1147. dev_err(dev, "unable to request aes irq.\n");
  1148. goto res_err;
  1149. }
  1150. /* Initializing the clock */
  1151. aes_dd->iclk = devm_clk_get(&pdev->dev, "aes_clk");
  1152. if (IS_ERR(aes_dd->iclk)) {
  1153. dev_err(dev, "clock initialization failed.\n");
  1154. err = PTR_ERR(aes_dd->iclk);
  1155. goto res_err;
  1156. }
  1157. aes_dd->io_base = devm_ioremap_resource(&pdev->dev, aes_res);
  1158. if (!aes_dd->io_base) {
  1159. dev_err(dev, "can't ioremap\n");
  1160. err = -ENOMEM;
  1161. goto res_err;
  1162. }
  1163. err = atmel_aes_hw_version_init(aes_dd);
  1164. if (err)
  1165. goto res_err;
  1166. atmel_aes_get_cap(aes_dd);
  1167. err = atmel_aes_buff_init(aes_dd);
  1168. if (err)
  1169. goto err_aes_buff;
  1170. err = atmel_aes_dma_init(aes_dd, pdata);
  1171. if (err)
  1172. goto err_aes_dma;
  1173. spin_lock(&atmel_aes.lock);
  1174. list_add_tail(&aes_dd->list, &atmel_aes.dev_list);
  1175. spin_unlock(&atmel_aes.lock);
  1176. err = atmel_aes_register_algs(aes_dd);
  1177. if (err)
  1178. goto err_algs;
  1179. dev_info(dev, "Atmel AES - Using %s, %s for DMA transfers\n",
  1180. dma_chan_name(aes_dd->src.chan),
  1181. dma_chan_name(aes_dd->dst.chan));
  1182. return 0;
  1183. err_algs:
  1184. spin_lock(&atmel_aes.lock);
  1185. list_del(&aes_dd->list);
  1186. spin_unlock(&atmel_aes.lock);
  1187. atmel_aes_dma_cleanup(aes_dd);
  1188. err_aes_dma:
  1189. atmel_aes_buff_cleanup(aes_dd);
  1190. err_aes_buff:
  1191. res_err:
  1192. tasklet_kill(&aes_dd->done_task);
  1193. tasklet_kill(&aes_dd->queue_task);
  1194. aes_dd_err:
  1195. dev_err(dev, "initialization failed.\n");
  1196. return err;
  1197. }
  1198. static int atmel_aes_remove(struct platform_device *pdev)
  1199. {
  1200. static struct atmel_aes_dev *aes_dd;
  1201. aes_dd = platform_get_drvdata(pdev);
  1202. if (!aes_dd)
  1203. return -ENODEV;
  1204. spin_lock(&atmel_aes.lock);
  1205. list_del(&aes_dd->list);
  1206. spin_unlock(&atmel_aes.lock);
  1207. atmel_aes_unregister_algs(aes_dd);
  1208. tasklet_kill(&aes_dd->done_task);
  1209. tasklet_kill(&aes_dd->queue_task);
  1210. atmel_aes_dma_cleanup(aes_dd);
  1211. atmel_aes_buff_cleanup(aes_dd);
  1212. return 0;
  1213. }
  1214. static struct platform_driver atmel_aes_driver = {
  1215. .probe = atmel_aes_probe,
  1216. .remove = atmel_aes_remove,
  1217. .driver = {
  1218. .name = "atmel_aes",
  1219. .of_match_table = of_match_ptr(atmel_aes_dt_ids),
  1220. },
  1221. };
  1222. module_platform_driver(atmel_aes_driver);
  1223. MODULE_DESCRIPTION("Atmel AES hw acceleration support.");
  1224. MODULE_LICENSE("GPL v2");
  1225. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");