gfx_v9_0.c 138 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  112. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  113. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  114. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  115. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  116. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  117. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  118. };
  119. static const u32 golden_settings_gc_9_0_vg10[] =
  120. {
  121. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  122. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  123. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  124. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  125. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  126. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  127. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  128. };
  129. static const u32 golden_settings_gc_9_1[] =
  130. {
  131. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  132. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  134. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  136. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  137. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  139. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  147. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  149. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  151. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  152. };
  153. static const u32 golden_settings_gc_9_1_rv1[] =
  154. {
  155. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  156. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  157. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  158. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  159. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  160. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  161. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  162. };
  163. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  164. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  165. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  166. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  167. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  169. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  170. struct amdgpu_cu_info *cu_info);
  171. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  172. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  173. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  174. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  175. {
  176. switch (adev->asic_type) {
  177. case CHIP_VEGA10:
  178. amdgpu_program_register_sequence(adev,
  179. golden_settings_gc_9_0,
  180. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  181. amdgpu_program_register_sequence(adev,
  182. golden_settings_gc_9_0_vg10,
  183. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  184. break;
  185. case CHIP_RAVEN:
  186. amdgpu_program_register_sequence(adev,
  187. golden_settings_gc_9_1,
  188. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  189. amdgpu_program_register_sequence(adev,
  190. golden_settings_gc_9_1_rv1,
  191. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  192. break;
  193. default:
  194. break;
  195. }
  196. }
  197. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  198. {
  199. adev->gfx.scratch.num_reg = 7;
  200. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  201. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  202. }
  203. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  204. bool wc, uint32_t reg, uint32_t val)
  205. {
  206. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  207. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  208. WRITE_DATA_DST_SEL(0) |
  209. (wc ? WR_CONFIRM : 0));
  210. amdgpu_ring_write(ring, reg);
  211. amdgpu_ring_write(ring, 0);
  212. amdgpu_ring_write(ring, val);
  213. }
  214. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  215. int mem_space, int opt, uint32_t addr0,
  216. uint32_t addr1, uint32_t ref, uint32_t mask,
  217. uint32_t inv)
  218. {
  219. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  220. amdgpu_ring_write(ring,
  221. /* memory (1) or register (0) */
  222. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  223. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  224. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  225. WAIT_REG_MEM_ENGINE(eng_sel)));
  226. if (mem_space)
  227. BUG_ON(addr0 & 0x3); /* Dword align */
  228. amdgpu_ring_write(ring, addr0);
  229. amdgpu_ring_write(ring, addr1);
  230. amdgpu_ring_write(ring, ref);
  231. amdgpu_ring_write(ring, mask);
  232. amdgpu_ring_write(ring, inv); /* poll interval */
  233. }
  234. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  235. {
  236. struct amdgpu_device *adev = ring->adev;
  237. uint32_t scratch;
  238. uint32_t tmp = 0;
  239. unsigned i;
  240. int r;
  241. r = amdgpu_gfx_scratch_get(adev, &scratch);
  242. if (r) {
  243. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  244. return r;
  245. }
  246. WREG32(scratch, 0xCAFEDEAD);
  247. r = amdgpu_ring_alloc(ring, 3);
  248. if (r) {
  249. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  250. ring->idx, r);
  251. amdgpu_gfx_scratch_free(adev, scratch);
  252. return r;
  253. }
  254. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  255. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  256. amdgpu_ring_write(ring, 0xDEADBEEF);
  257. amdgpu_ring_commit(ring);
  258. for (i = 0; i < adev->usec_timeout; i++) {
  259. tmp = RREG32(scratch);
  260. if (tmp == 0xDEADBEEF)
  261. break;
  262. DRM_UDELAY(1);
  263. }
  264. if (i < adev->usec_timeout) {
  265. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  266. ring->idx, i);
  267. } else {
  268. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  269. ring->idx, scratch, tmp);
  270. r = -EINVAL;
  271. }
  272. amdgpu_gfx_scratch_free(adev, scratch);
  273. return r;
  274. }
  275. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  276. {
  277. struct amdgpu_device *adev = ring->adev;
  278. struct amdgpu_ib ib;
  279. struct dma_fence *f = NULL;
  280. uint32_t scratch;
  281. uint32_t tmp = 0;
  282. long r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. memset(&ib, 0, sizeof(ib));
  290. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  291. if (r) {
  292. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  293. goto err1;
  294. }
  295. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  296. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  297. ib.ptr[2] = 0xDEADBEEF;
  298. ib.length_dw = 3;
  299. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  300. if (r)
  301. goto err2;
  302. r = dma_fence_wait_timeout(f, false, timeout);
  303. if (r == 0) {
  304. DRM_ERROR("amdgpu: IB test timed out.\n");
  305. r = -ETIMEDOUT;
  306. goto err2;
  307. } else if (r < 0) {
  308. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  309. goto err2;
  310. }
  311. tmp = RREG32(scratch);
  312. if (tmp == 0xDEADBEEF) {
  313. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  314. r = 0;
  315. } else {
  316. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  317. scratch, tmp);
  318. r = -EINVAL;
  319. }
  320. err2:
  321. amdgpu_ib_free(adev, &ib, NULL);
  322. dma_fence_put(f);
  323. err1:
  324. amdgpu_gfx_scratch_free(adev, scratch);
  325. return r;
  326. }
  327. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  328. {
  329. const char *chip_name;
  330. char fw_name[30];
  331. int err;
  332. struct amdgpu_firmware_info *info = NULL;
  333. const struct common_firmware_header *header = NULL;
  334. const struct gfx_firmware_header_v1_0 *cp_hdr;
  335. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  336. unsigned int *tmp = NULL;
  337. unsigned int i = 0;
  338. DRM_DEBUG("\n");
  339. switch (adev->asic_type) {
  340. case CHIP_VEGA10:
  341. chip_name = "vega10";
  342. break;
  343. case CHIP_RAVEN:
  344. chip_name = "raven";
  345. break;
  346. default:
  347. BUG();
  348. }
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  350. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  357. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  360. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  367. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  370. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  374. if (err)
  375. goto out;
  376. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  377. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  378. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  379. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  380. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  381. if (err)
  382. goto out;
  383. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  384. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  385. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  386. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  387. adev->gfx.rlc.save_and_restore_offset =
  388. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  389. adev->gfx.rlc.clear_state_descriptor_offset =
  390. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  391. adev->gfx.rlc.avail_scratch_ram_locations =
  392. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  393. adev->gfx.rlc.reg_restore_list_size =
  394. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  395. adev->gfx.rlc.reg_list_format_start =
  396. le32_to_cpu(rlc_hdr->reg_list_format_start);
  397. adev->gfx.rlc.reg_list_format_separate_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  399. adev->gfx.rlc.starting_offsets_start =
  400. le32_to_cpu(rlc_hdr->starting_offsets_start);
  401. adev->gfx.rlc.reg_list_format_size_bytes =
  402. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  403. adev->gfx.rlc.reg_list_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  405. adev->gfx.rlc.register_list_format =
  406. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  407. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  408. if (!adev->gfx.rlc.register_list_format) {
  409. err = -ENOMEM;
  410. goto out;
  411. }
  412. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  413. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  414. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  415. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  416. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  417. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  418. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  419. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  420. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  423. if (err)
  424. goto out;
  425. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  426. if (err)
  427. goto out;
  428. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  429. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  430. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  431. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  432. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  433. if (!err) {
  434. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  435. if (err)
  436. goto out;
  437. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  438. adev->gfx.mec2_fw->data;
  439. adev->gfx.mec2_fw_version =
  440. le32_to_cpu(cp_hdr->header.ucode_version);
  441. adev->gfx.mec2_feature_version =
  442. le32_to_cpu(cp_hdr->ucode_feature_version);
  443. } else {
  444. err = 0;
  445. adev->gfx.mec2_fw = NULL;
  446. }
  447. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  448. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  449. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  450. info->fw = adev->gfx.pfp_fw;
  451. header = (const struct common_firmware_header *)info->fw->data;
  452. adev->firmware.fw_size +=
  453. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  454. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  455. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  456. info->fw = adev->gfx.me_fw;
  457. header = (const struct common_firmware_header *)info->fw->data;
  458. adev->firmware.fw_size +=
  459. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  460. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  461. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  462. info->fw = adev->gfx.ce_fw;
  463. header = (const struct common_firmware_header *)info->fw->data;
  464. adev->firmware.fw_size +=
  465. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  466. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  467. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  468. info->fw = adev->gfx.rlc_fw;
  469. header = (const struct common_firmware_header *)info->fw->data;
  470. adev->firmware.fw_size +=
  471. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  472. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  473. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  474. info->fw = adev->gfx.mec_fw;
  475. header = (const struct common_firmware_header *)info->fw->data;
  476. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  477. adev->firmware.fw_size +=
  478. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  479. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  480. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  481. info->fw = adev->gfx.mec_fw;
  482. adev->firmware.fw_size +=
  483. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  484. if (adev->gfx.mec2_fw) {
  485. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  486. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  487. info->fw = adev->gfx.mec2_fw;
  488. header = (const struct common_firmware_header *)info->fw->data;
  489. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  490. adev->firmware.fw_size +=
  491. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  492. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  493. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  494. info->fw = adev->gfx.mec2_fw;
  495. adev->firmware.fw_size +=
  496. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  497. }
  498. }
  499. out:
  500. if (err) {
  501. dev_err(adev->dev,
  502. "gfx9: Failed to load firmware \"%s\"\n",
  503. fw_name);
  504. release_firmware(adev->gfx.pfp_fw);
  505. adev->gfx.pfp_fw = NULL;
  506. release_firmware(adev->gfx.me_fw);
  507. adev->gfx.me_fw = NULL;
  508. release_firmware(adev->gfx.ce_fw);
  509. adev->gfx.ce_fw = NULL;
  510. release_firmware(adev->gfx.rlc_fw);
  511. adev->gfx.rlc_fw = NULL;
  512. release_firmware(adev->gfx.mec_fw);
  513. adev->gfx.mec_fw = NULL;
  514. release_firmware(adev->gfx.mec2_fw);
  515. adev->gfx.mec2_fw = NULL;
  516. }
  517. return err;
  518. }
  519. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  520. {
  521. u32 count = 0;
  522. const struct cs_section_def *sect = NULL;
  523. const struct cs_extent_def *ext = NULL;
  524. /* begin clear state */
  525. count += 2;
  526. /* context control state */
  527. count += 3;
  528. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  529. for (ext = sect->section; ext->extent != NULL; ++ext) {
  530. if (sect->id == SECT_CONTEXT)
  531. count += 2 + ext->reg_count;
  532. else
  533. return 0;
  534. }
  535. }
  536. /* end clear state */
  537. count += 2;
  538. /* clear state */
  539. count += 2;
  540. return count;
  541. }
  542. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  543. volatile u32 *buffer)
  544. {
  545. u32 count = 0, i;
  546. const struct cs_section_def *sect = NULL;
  547. const struct cs_extent_def *ext = NULL;
  548. if (adev->gfx.rlc.cs_data == NULL)
  549. return;
  550. if (buffer == NULL)
  551. return;
  552. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  553. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  555. buffer[count++] = cpu_to_le32(0x80000000);
  556. buffer[count++] = cpu_to_le32(0x80000000);
  557. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  559. if (sect->id == SECT_CONTEXT) {
  560. buffer[count++] =
  561. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  562. buffer[count++] = cpu_to_le32(ext->reg_index -
  563. PACKET3_SET_CONTEXT_REG_START);
  564. for (i = 0; i < ext->reg_count; i++)
  565. buffer[count++] = cpu_to_le32(ext->extent[i]);
  566. } else {
  567. return;
  568. }
  569. }
  570. }
  571. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  572. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  574. buffer[count++] = cpu_to_le32(0);
  575. }
  576. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  577. {
  578. uint32_t data = 0;
  579. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  580. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  584. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  585. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  586. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  588. mutex_lock(&adev->grbm_idx_mutex);
  589. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  590. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  591. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  592. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  593. data |= (0x0003 << RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT) &
  594. RLC_LB_PARAMS__FIFO_SAMPLES_MASK;
  595. data |= (0x0010 << RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT) &
  596. RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK;
  597. data |= (0x033F << RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT) &
  598. RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK;
  599. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  600. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  601. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  602. data &= 0x0000FFFF;
  603. data |= 0x00C00000;
  604. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  605. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  606. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  607. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  608. * but used for RLC_LB_CNTL configuration */
  609. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  610. data |= (0x09 << RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT) &
  611. RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK;
  612. data |= (0x80000 << RLC_LB_CNTL__RESERVED__SHIFT) &
  613. RLC_LB_CNTL__RESERVED_MASK;
  614. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  615. mutex_unlock(&adev->grbm_idx_mutex);
  616. }
  617. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  618. {
  619. uint32_t data = 0;
  620. data = RREG32_SOC15(GC, 0, mmRLC_LB_CNTL);
  621. if (enable)
  622. data |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  623. else
  624. data &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  625. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  626. }
  627. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  628. {
  629. const __le32 *fw_data;
  630. volatile u32 *dst_ptr;
  631. int me, i, max_me = 5;
  632. u32 bo_offset = 0;
  633. u32 table_offset, table_size;
  634. /* write the cp table buffer */
  635. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  636. for (me = 0; me < max_me; me++) {
  637. if (me == 0) {
  638. const struct gfx_firmware_header_v1_0 *hdr =
  639. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  640. fw_data = (const __le32 *)
  641. (adev->gfx.ce_fw->data +
  642. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  643. table_offset = le32_to_cpu(hdr->jt_offset);
  644. table_size = le32_to_cpu(hdr->jt_size);
  645. } else if (me == 1) {
  646. const struct gfx_firmware_header_v1_0 *hdr =
  647. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  648. fw_data = (const __le32 *)
  649. (adev->gfx.pfp_fw->data +
  650. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  651. table_offset = le32_to_cpu(hdr->jt_offset);
  652. table_size = le32_to_cpu(hdr->jt_size);
  653. } else if (me == 2) {
  654. const struct gfx_firmware_header_v1_0 *hdr =
  655. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  656. fw_data = (const __le32 *)
  657. (adev->gfx.me_fw->data +
  658. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  659. table_offset = le32_to_cpu(hdr->jt_offset);
  660. table_size = le32_to_cpu(hdr->jt_size);
  661. } else if (me == 3) {
  662. const struct gfx_firmware_header_v1_0 *hdr =
  663. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  664. fw_data = (const __le32 *)
  665. (adev->gfx.mec_fw->data +
  666. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  667. table_offset = le32_to_cpu(hdr->jt_offset);
  668. table_size = le32_to_cpu(hdr->jt_size);
  669. } else if (me == 4) {
  670. const struct gfx_firmware_header_v1_0 *hdr =
  671. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  672. fw_data = (const __le32 *)
  673. (adev->gfx.mec2_fw->data +
  674. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  675. table_offset = le32_to_cpu(hdr->jt_offset);
  676. table_size = le32_to_cpu(hdr->jt_size);
  677. }
  678. for (i = 0; i < table_size; i ++) {
  679. dst_ptr[bo_offset + i] =
  680. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  681. }
  682. bo_offset += table_size;
  683. }
  684. }
  685. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  686. {
  687. /* clear state block */
  688. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. /* jump table block */
  692. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  693. &adev->gfx.rlc.cp_table_gpu_addr,
  694. (void **)&adev->gfx.rlc.cp_table_ptr);
  695. }
  696. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  697. {
  698. volatile u32 *dst_ptr;
  699. u32 dws;
  700. const struct cs_section_def *cs_data;
  701. int r;
  702. adev->gfx.rlc.cs_data = gfx9_cs_data;
  703. cs_data = adev->gfx.rlc.cs_data;
  704. if (cs_data) {
  705. /* clear state block */
  706. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  707. if (adev->gfx.rlc.clear_state_obj == NULL) {
  708. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  709. AMDGPU_GEM_DOMAIN_VRAM,
  710. &adev->gfx.rlc.clear_state_obj,
  711. &adev->gfx.rlc.clear_state_gpu_addr,
  712. (void **)&adev->gfx.rlc.cs_ptr);
  713. if (r) {
  714. dev_err(adev->dev,
  715. "(%d) failed to create rlc csb bo\n", r);
  716. gfx_v9_0_rlc_fini(adev);
  717. return r;
  718. }
  719. }
  720. /* set up the cs buffer */
  721. dst_ptr = adev->gfx.rlc.cs_ptr;
  722. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  723. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  724. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  725. }
  726. if (adev->asic_type == CHIP_RAVEN) {
  727. /* TODO: double check the cp_table_size for RV */
  728. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  729. if (adev->gfx.rlc.cp_table_obj == NULL) {
  730. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  731. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  732. &adev->gfx.rlc.cp_table_obj,
  733. &adev->gfx.rlc.cp_table_gpu_addr,
  734. (void **)&adev->gfx.rlc.cp_table_ptr);
  735. if (r) {
  736. dev_err(adev->dev,
  737. "(%d) failed to create cp table bo\n", r);
  738. gfx_v9_0_rlc_fini(adev);
  739. return r;
  740. }
  741. }
  742. rv_init_cp_jump_table(adev);
  743. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  744. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  745. gfx_v9_0_init_lbpw(adev);
  746. }
  747. return 0;
  748. }
  749. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  750. {
  751. int r;
  752. if (adev->gfx.mec.hpd_eop_obj) {
  753. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  754. if (unlikely(r != 0))
  755. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  756. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  757. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  758. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  759. adev->gfx.mec.hpd_eop_obj = NULL;
  760. }
  761. if (adev->gfx.mec.mec_fw_obj) {
  762. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  763. if (unlikely(r != 0))
  764. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  765. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  766. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  767. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  768. adev->gfx.mec.mec_fw_obj = NULL;
  769. }
  770. }
  771. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  772. {
  773. int r;
  774. u32 *hpd;
  775. const __le32 *fw_data;
  776. unsigned fw_size;
  777. u32 *fw;
  778. size_t mec_hpd_size;
  779. const struct gfx_firmware_header_v1_0 *mec_hdr;
  780. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  781. /* take ownership of the relevant compute queues */
  782. amdgpu_gfx_compute_queue_acquire(adev);
  783. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  784. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  785. r = amdgpu_bo_create(adev,
  786. mec_hpd_size,
  787. PAGE_SIZE, true,
  788. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  789. &adev->gfx.mec.hpd_eop_obj);
  790. if (r) {
  791. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  792. return r;
  793. }
  794. }
  795. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  796. if (unlikely(r != 0)) {
  797. gfx_v9_0_mec_fini(adev);
  798. return r;
  799. }
  800. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  801. &adev->gfx.mec.hpd_eop_gpu_addr);
  802. if (r) {
  803. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  804. gfx_v9_0_mec_fini(adev);
  805. return r;
  806. }
  807. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  808. if (r) {
  809. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  810. gfx_v9_0_mec_fini(adev);
  811. return r;
  812. }
  813. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  814. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  815. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  816. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  817. fw_data = (const __le32 *)
  818. (adev->gfx.mec_fw->data +
  819. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  820. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  821. if (adev->gfx.mec.mec_fw_obj == NULL) {
  822. r = amdgpu_bo_create(adev,
  823. mec_hdr->header.ucode_size_bytes,
  824. PAGE_SIZE, true,
  825. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  826. &adev->gfx.mec.mec_fw_obj);
  827. if (r) {
  828. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  829. return r;
  830. }
  831. }
  832. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  833. if (unlikely(r != 0)) {
  834. gfx_v9_0_mec_fini(adev);
  835. return r;
  836. }
  837. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  838. &adev->gfx.mec.mec_fw_gpu_addr);
  839. if (r) {
  840. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  841. gfx_v9_0_mec_fini(adev);
  842. return r;
  843. }
  844. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  845. if (r) {
  846. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  847. gfx_v9_0_mec_fini(adev);
  848. return r;
  849. }
  850. memcpy(fw, fw_data, fw_size);
  851. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  852. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  853. return 0;
  854. }
  855. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  856. {
  857. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  858. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  859. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  860. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  861. (SQ_IND_INDEX__FORCE_READ_MASK));
  862. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  863. }
  864. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  865. uint32_t wave, uint32_t thread,
  866. uint32_t regno, uint32_t num, uint32_t *out)
  867. {
  868. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  869. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  870. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  871. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  872. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  873. (SQ_IND_INDEX__FORCE_READ_MASK) |
  874. (SQ_IND_INDEX__AUTO_INCR_MASK));
  875. while (num--)
  876. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  877. }
  878. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  879. {
  880. /* type 1 wave data */
  881. dst[(*no_fields)++] = 1;
  882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  884. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  885. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  886. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  887. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  888. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  889. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  890. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  891. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  892. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  893. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  894. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  895. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  896. }
  897. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  898. uint32_t wave, uint32_t start,
  899. uint32_t size, uint32_t *dst)
  900. {
  901. wave_read_regs(
  902. adev, simd, wave, 0,
  903. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  904. }
  905. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  906. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  907. .select_se_sh = &gfx_v9_0_select_se_sh,
  908. .read_wave_data = &gfx_v9_0_read_wave_data,
  909. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  910. };
  911. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  912. {
  913. u32 gb_addr_config;
  914. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  915. switch (adev->asic_type) {
  916. case CHIP_VEGA10:
  917. adev->gfx.config.max_hw_contexts = 8;
  918. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  919. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  920. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  921. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  922. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  923. break;
  924. case CHIP_RAVEN:
  925. adev->gfx.config.max_hw_contexts = 8;
  926. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  927. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  928. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  929. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  930. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  931. break;
  932. default:
  933. BUG();
  934. break;
  935. }
  936. adev->gfx.config.gb_addr_config = gb_addr_config;
  937. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  938. REG_GET_FIELD(
  939. adev->gfx.config.gb_addr_config,
  940. GB_ADDR_CONFIG,
  941. NUM_PIPES);
  942. adev->gfx.config.max_tile_pipes =
  943. adev->gfx.config.gb_addr_config_fields.num_pipes;
  944. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  945. REG_GET_FIELD(
  946. adev->gfx.config.gb_addr_config,
  947. GB_ADDR_CONFIG,
  948. NUM_BANKS);
  949. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  950. REG_GET_FIELD(
  951. adev->gfx.config.gb_addr_config,
  952. GB_ADDR_CONFIG,
  953. MAX_COMPRESSED_FRAGS);
  954. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  955. REG_GET_FIELD(
  956. adev->gfx.config.gb_addr_config,
  957. GB_ADDR_CONFIG,
  958. NUM_RB_PER_SE);
  959. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  960. REG_GET_FIELD(
  961. adev->gfx.config.gb_addr_config,
  962. GB_ADDR_CONFIG,
  963. NUM_SHADER_ENGINES);
  964. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  965. REG_GET_FIELD(
  966. adev->gfx.config.gb_addr_config,
  967. GB_ADDR_CONFIG,
  968. PIPE_INTERLEAVE_SIZE));
  969. }
  970. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  971. struct amdgpu_ngg_buf *ngg_buf,
  972. int size_se,
  973. int default_size_se)
  974. {
  975. int r;
  976. if (size_se < 0) {
  977. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  978. return -EINVAL;
  979. }
  980. size_se = size_se ? size_se : default_size_se;
  981. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  982. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  983. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  984. &ngg_buf->bo,
  985. &ngg_buf->gpu_addr,
  986. NULL);
  987. if (r) {
  988. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  989. return r;
  990. }
  991. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  992. return r;
  993. }
  994. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  995. {
  996. int i;
  997. for (i = 0; i < NGG_BUF_MAX; i++)
  998. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  999. &adev->gfx.ngg.buf[i].gpu_addr,
  1000. NULL);
  1001. memset(&adev->gfx.ngg.buf[0], 0,
  1002. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1003. adev->gfx.ngg.init = false;
  1004. return 0;
  1005. }
  1006. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1007. {
  1008. int r;
  1009. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1010. return 0;
  1011. /* GDS reserve memory: 64 bytes alignment */
  1012. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1013. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1014. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1015. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1016. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1017. /* Primitive Buffer */
  1018. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1019. amdgpu_prim_buf_per_se,
  1020. 64 * 1024);
  1021. if (r) {
  1022. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1023. goto err;
  1024. }
  1025. /* Position Buffer */
  1026. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1027. amdgpu_pos_buf_per_se,
  1028. 256 * 1024);
  1029. if (r) {
  1030. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1031. goto err;
  1032. }
  1033. /* Control Sideband */
  1034. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1035. amdgpu_cntl_sb_buf_per_se,
  1036. 256);
  1037. if (r) {
  1038. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1039. goto err;
  1040. }
  1041. /* Parameter Cache, not created by default */
  1042. if (amdgpu_param_buf_per_se <= 0)
  1043. goto out;
  1044. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1045. amdgpu_param_buf_per_se,
  1046. 512 * 1024);
  1047. if (r) {
  1048. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1049. goto err;
  1050. }
  1051. out:
  1052. adev->gfx.ngg.init = true;
  1053. return 0;
  1054. err:
  1055. gfx_v9_0_ngg_fini(adev);
  1056. return r;
  1057. }
  1058. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1059. {
  1060. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1061. int r;
  1062. u32 data;
  1063. u32 size;
  1064. u32 base;
  1065. if (!amdgpu_ngg)
  1066. return 0;
  1067. /* Program buffer size */
  1068. data = 0;
  1069. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1070. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1071. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1072. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1073. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1074. data = 0;
  1075. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1076. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1077. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1078. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1079. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1080. /* Program buffer base address */
  1081. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1083. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1084. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1086. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1087. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1088. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1089. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1090. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1091. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1092. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1093. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1094. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1095. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1096. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1097. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1098. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1099. /* Clear GDS reserved memory */
  1100. r = amdgpu_ring_alloc(ring, 17);
  1101. if (r) {
  1102. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1103. ring->idx, r);
  1104. return r;
  1105. }
  1106. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1107. amdgpu_gds_reg_offset[0].mem_size,
  1108. (adev->gds.mem.total_size +
  1109. adev->gfx.ngg.gds_reserve_size) >>
  1110. AMDGPU_GDS_SHIFT);
  1111. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1112. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1113. PACKET3_DMA_DATA_SRC_SEL(2)));
  1114. amdgpu_ring_write(ring, 0);
  1115. amdgpu_ring_write(ring, 0);
  1116. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1117. amdgpu_ring_write(ring, 0);
  1118. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1119. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1120. amdgpu_gds_reg_offset[0].mem_size, 0);
  1121. amdgpu_ring_commit(ring);
  1122. return 0;
  1123. }
  1124. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1125. int mec, int pipe, int queue)
  1126. {
  1127. int r;
  1128. unsigned irq_type;
  1129. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1130. ring = &adev->gfx.compute_ring[ring_id];
  1131. /* mec0 is me1 */
  1132. ring->me = mec + 1;
  1133. ring->pipe = pipe;
  1134. ring->queue = queue;
  1135. ring->ring_obj = NULL;
  1136. ring->use_doorbell = true;
  1137. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1138. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1139. + (ring_id * GFX9_MEC_HPD_SIZE);
  1140. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1141. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1142. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1143. + ring->pipe;
  1144. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1145. r = amdgpu_ring_init(adev, ring, 1024,
  1146. &adev->gfx.eop_irq, irq_type);
  1147. if (r)
  1148. return r;
  1149. return 0;
  1150. }
  1151. static int gfx_v9_0_sw_init(void *handle)
  1152. {
  1153. int i, j, k, r, ring_id;
  1154. struct amdgpu_ring *ring;
  1155. struct amdgpu_kiq *kiq;
  1156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1157. switch (adev->asic_type) {
  1158. case CHIP_VEGA10:
  1159. case CHIP_RAVEN:
  1160. adev->gfx.mec.num_mec = 2;
  1161. break;
  1162. default:
  1163. adev->gfx.mec.num_mec = 1;
  1164. break;
  1165. }
  1166. adev->gfx.mec.num_pipe_per_mec = 4;
  1167. adev->gfx.mec.num_queue_per_pipe = 8;
  1168. /* KIQ event */
  1169. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1170. if (r)
  1171. return r;
  1172. /* EOP Event */
  1173. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1174. if (r)
  1175. return r;
  1176. /* Privileged reg */
  1177. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1178. &adev->gfx.priv_reg_irq);
  1179. if (r)
  1180. return r;
  1181. /* Privileged inst */
  1182. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1183. &adev->gfx.priv_inst_irq);
  1184. if (r)
  1185. return r;
  1186. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1187. gfx_v9_0_scratch_init(adev);
  1188. r = gfx_v9_0_init_microcode(adev);
  1189. if (r) {
  1190. DRM_ERROR("Failed to load gfx firmware!\n");
  1191. return r;
  1192. }
  1193. r = gfx_v9_0_rlc_init(adev);
  1194. if (r) {
  1195. DRM_ERROR("Failed to init rlc BOs!\n");
  1196. return r;
  1197. }
  1198. r = gfx_v9_0_mec_init(adev);
  1199. if (r) {
  1200. DRM_ERROR("Failed to init MEC BOs!\n");
  1201. return r;
  1202. }
  1203. /* set up the gfx ring */
  1204. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1205. ring = &adev->gfx.gfx_ring[i];
  1206. ring->ring_obj = NULL;
  1207. sprintf(ring->name, "gfx");
  1208. ring->use_doorbell = true;
  1209. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1210. r = amdgpu_ring_init(adev, ring, 1024,
  1211. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1212. if (r)
  1213. return r;
  1214. }
  1215. /* set up the compute queues - allocate horizontally across pipes */
  1216. ring_id = 0;
  1217. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1218. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1219. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1220. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1221. continue;
  1222. r = gfx_v9_0_compute_ring_init(adev,
  1223. ring_id,
  1224. i, k, j);
  1225. if (r)
  1226. return r;
  1227. ring_id++;
  1228. }
  1229. }
  1230. }
  1231. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1232. if (r) {
  1233. DRM_ERROR("Failed to init KIQ BOs!\n");
  1234. return r;
  1235. }
  1236. kiq = &adev->gfx.kiq;
  1237. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1238. if (r)
  1239. return r;
  1240. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1241. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
  1242. if (r)
  1243. return r;
  1244. /* reserve GDS, GWS and OA resource for gfx */
  1245. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1246. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1247. &adev->gds.gds_gfx_bo, NULL, NULL);
  1248. if (r)
  1249. return r;
  1250. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1251. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1252. &adev->gds.gws_gfx_bo, NULL, NULL);
  1253. if (r)
  1254. return r;
  1255. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1256. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1257. &adev->gds.oa_gfx_bo, NULL, NULL);
  1258. if (r)
  1259. return r;
  1260. adev->gfx.ce_ram_size = 0x8000;
  1261. gfx_v9_0_gpu_early_init(adev);
  1262. r = gfx_v9_0_ngg_init(adev);
  1263. if (r)
  1264. return r;
  1265. return 0;
  1266. }
  1267. static int gfx_v9_0_sw_fini(void *handle)
  1268. {
  1269. int i;
  1270. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1271. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1272. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1273. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1274. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1275. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1276. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1277. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1278. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1279. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1280. amdgpu_gfx_kiq_fini(adev);
  1281. gfx_v9_0_mec_fini(adev);
  1282. gfx_v9_0_ngg_fini(adev);
  1283. return 0;
  1284. }
  1285. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1286. {
  1287. /* TODO */
  1288. }
  1289. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1290. {
  1291. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1292. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1293. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1294. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1295. } else if (se_num == 0xffffffff) {
  1296. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1297. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1298. } else if (sh_num == 0xffffffff) {
  1299. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1300. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1301. } else {
  1302. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1303. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1304. }
  1305. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1306. }
  1307. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1308. {
  1309. u32 data, mask;
  1310. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1311. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1312. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1313. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1314. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1315. adev->gfx.config.max_sh_per_se);
  1316. return (~data) & mask;
  1317. }
  1318. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1319. {
  1320. int i, j;
  1321. u32 data;
  1322. u32 active_rbs = 0;
  1323. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1324. adev->gfx.config.max_sh_per_se;
  1325. mutex_lock(&adev->grbm_idx_mutex);
  1326. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1327. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1328. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1329. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1330. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1331. rb_bitmap_width_per_sh);
  1332. }
  1333. }
  1334. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1335. mutex_unlock(&adev->grbm_idx_mutex);
  1336. adev->gfx.config.backend_enable_mask = active_rbs;
  1337. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1338. }
  1339. #define DEFAULT_SH_MEM_BASES (0x6000)
  1340. #define FIRST_COMPUTE_VMID (8)
  1341. #define LAST_COMPUTE_VMID (16)
  1342. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1343. {
  1344. int i;
  1345. uint32_t sh_mem_config;
  1346. uint32_t sh_mem_bases;
  1347. /*
  1348. * Configure apertures:
  1349. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1350. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1351. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1352. */
  1353. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1354. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1355. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1356. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1357. mutex_lock(&adev->srbm_mutex);
  1358. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1359. soc15_grbm_select(adev, 0, 0, 0, i);
  1360. /* CP and shaders */
  1361. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1362. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1363. }
  1364. soc15_grbm_select(adev, 0, 0, 0, 0);
  1365. mutex_unlock(&adev->srbm_mutex);
  1366. }
  1367. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1368. {
  1369. u32 tmp;
  1370. int i;
  1371. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1372. gfx_v9_0_tiling_mode_table_init(adev);
  1373. gfx_v9_0_setup_rb(adev);
  1374. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1375. /* XXX SH_MEM regs */
  1376. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1377. mutex_lock(&adev->srbm_mutex);
  1378. for (i = 0; i < 16; i++) {
  1379. soc15_grbm_select(adev, 0, 0, 0, i);
  1380. /* CP and shaders */
  1381. tmp = 0;
  1382. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1383. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1384. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1385. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1386. }
  1387. soc15_grbm_select(adev, 0, 0, 0, 0);
  1388. mutex_unlock(&adev->srbm_mutex);
  1389. gfx_v9_0_init_compute_vmid(adev);
  1390. mutex_lock(&adev->grbm_idx_mutex);
  1391. /*
  1392. * making sure that the following register writes will be broadcasted
  1393. * to all the shaders
  1394. */
  1395. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1396. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1397. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1398. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1399. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1400. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1401. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1402. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1403. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1404. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1405. mutex_unlock(&adev->grbm_idx_mutex);
  1406. }
  1407. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1408. {
  1409. u32 i, j, k;
  1410. u32 mask;
  1411. mutex_lock(&adev->grbm_idx_mutex);
  1412. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1413. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1414. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1415. for (k = 0; k < adev->usec_timeout; k++) {
  1416. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1417. break;
  1418. udelay(1);
  1419. }
  1420. }
  1421. }
  1422. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1423. mutex_unlock(&adev->grbm_idx_mutex);
  1424. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1425. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1426. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1427. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1428. for (k = 0; k < adev->usec_timeout; k++) {
  1429. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1430. break;
  1431. udelay(1);
  1432. }
  1433. }
  1434. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1435. bool enable)
  1436. {
  1437. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1438. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1439. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1440. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1441. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1442. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1443. }
  1444. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1445. {
  1446. /* csib */
  1447. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1448. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1449. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1450. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1451. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1452. adev->gfx.rlc.clear_state_size);
  1453. }
  1454. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1455. int indirect_offset,
  1456. int list_size,
  1457. int *unique_indirect_regs,
  1458. int *unique_indirect_reg_count,
  1459. int max_indirect_reg_count,
  1460. int *indirect_start_offsets,
  1461. int *indirect_start_offsets_count,
  1462. int max_indirect_start_offsets_count)
  1463. {
  1464. int idx;
  1465. bool new_entry = true;
  1466. for (; indirect_offset < list_size; indirect_offset++) {
  1467. if (new_entry) {
  1468. new_entry = false;
  1469. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1470. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1471. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1472. }
  1473. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1474. new_entry = true;
  1475. continue;
  1476. }
  1477. indirect_offset += 2;
  1478. /* look for the matching indice */
  1479. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1480. if (unique_indirect_regs[idx] ==
  1481. register_list_format[indirect_offset])
  1482. break;
  1483. }
  1484. if (idx >= *unique_indirect_reg_count) {
  1485. unique_indirect_regs[*unique_indirect_reg_count] =
  1486. register_list_format[indirect_offset];
  1487. idx = *unique_indirect_reg_count;
  1488. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1489. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1490. }
  1491. register_list_format[indirect_offset] = idx;
  1492. }
  1493. }
  1494. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1495. {
  1496. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1497. int unique_indirect_reg_count = 0;
  1498. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1499. int indirect_start_offsets_count = 0;
  1500. int list_size = 0;
  1501. int i = 0;
  1502. u32 tmp = 0;
  1503. u32 *register_list_format =
  1504. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1505. if (!register_list_format)
  1506. return -ENOMEM;
  1507. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1508. adev->gfx.rlc.reg_list_format_size_bytes);
  1509. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1510. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1511. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1512. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1513. unique_indirect_regs,
  1514. &unique_indirect_reg_count,
  1515. sizeof(unique_indirect_regs)/sizeof(int),
  1516. indirect_start_offsets,
  1517. &indirect_start_offsets_count,
  1518. sizeof(indirect_start_offsets)/sizeof(int));
  1519. /* enable auto inc in case it is disabled */
  1520. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1521. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1522. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1523. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1524. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1525. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1526. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1527. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1528. adev->gfx.rlc.register_restore[i]);
  1529. /* load direct register */
  1530. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1531. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1532. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1533. adev->gfx.rlc.register_restore[i]);
  1534. /* load indirect register */
  1535. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1536. adev->gfx.rlc.reg_list_format_start);
  1537. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1538. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1539. register_list_format[i]);
  1540. /* set save/restore list size */
  1541. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1542. list_size = list_size >> 1;
  1543. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1544. adev->gfx.rlc.reg_restore_list_size);
  1545. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1546. /* write the starting offsets to RLC scratch ram */
  1547. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1548. adev->gfx.rlc.starting_offsets_start);
  1549. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1550. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1551. indirect_start_offsets[i]);
  1552. /* load unique indirect regs*/
  1553. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1554. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1555. unique_indirect_regs[i] & 0x3FFFF);
  1556. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1557. unique_indirect_regs[i] >> 20);
  1558. }
  1559. kfree(register_list_format);
  1560. return 0;
  1561. }
  1562. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1563. {
  1564. u32 tmp = 0;
  1565. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1566. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1567. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1568. }
  1569. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1570. bool enable)
  1571. {
  1572. uint32_t data = 0;
  1573. uint32_t default_data = 0;
  1574. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1575. if (enable == true) {
  1576. /* enable GFXIP control over CGPG */
  1577. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1578. if(default_data != data)
  1579. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1580. /* update status */
  1581. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1582. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1583. if(default_data != data)
  1584. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1585. } else {
  1586. /* restore GFXIP control over GCPG */
  1587. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1588. if(default_data != data)
  1589. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1590. }
  1591. }
  1592. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1593. {
  1594. uint32_t data = 0;
  1595. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1596. AMD_PG_SUPPORT_GFX_SMG |
  1597. AMD_PG_SUPPORT_GFX_DMG)) {
  1598. /* init IDLE_POLL_COUNT = 60 */
  1599. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1600. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1601. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1602. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1603. /* init RLC PG Delay */
  1604. data = 0;
  1605. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1606. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1607. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1608. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1609. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1610. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1611. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1612. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1614. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1615. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1616. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1617. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1618. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1619. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1620. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1621. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1622. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1623. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1624. }
  1625. }
  1626. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1627. bool enable)
  1628. {
  1629. uint32_t data = 0;
  1630. uint32_t default_data = 0;
  1631. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1632. if (enable == true) {
  1633. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1634. if (default_data != data)
  1635. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1636. } else {
  1637. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1638. if(default_data != data)
  1639. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1640. }
  1641. }
  1642. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1643. bool enable)
  1644. {
  1645. uint32_t data = 0;
  1646. uint32_t default_data = 0;
  1647. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1648. if (enable == true) {
  1649. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1650. if(default_data != data)
  1651. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1652. } else {
  1653. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1654. if(default_data != data)
  1655. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1656. }
  1657. }
  1658. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1659. bool enable)
  1660. {
  1661. uint32_t data = 0;
  1662. uint32_t default_data = 0;
  1663. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1664. if (enable == true) {
  1665. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1666. if(default_data != data)
  1667. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1668. } else {
  1669. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1670. if(default_data != data)
  1671. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1672. }
  1673. }
  1674. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1675. bool enable)
  1676. {
  1677. uint32_t data, default_data;
  1678. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1679. if (enable == true)
  1680. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1681. else
  1682. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1683. if(default_data != data)
  1684. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1685. }
  1686. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1687. bool enable)
  1688. {
  1689. uint32_t data, default_data;
  1690. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1691. if (enable == true)
  1692. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1693. else
  1694. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1695. if(default_data != data)
  1696. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1697. if (!enable)
  1698. /* read any GFX register to wake up GFX */
  1699. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1700. }
  1701. void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1702. bool enable)
  1703. {
  1704. uint32_t data, default_data;
  1705. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1706. if (enable == true)
  1707. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1708. else
  1709. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1710. if(default_data != data)
  1711. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1712. }
  1713. void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1714. bool enable)
  1715. {
  1716. uint32_t data, default_data;
  1717. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1718. if (enable == true)
  1719. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1720. else
  1721. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1722. if(default_data != data)
  1723. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1724. }
  1725. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1726. {
  1727. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1728. AMD_PG_SUPPORT_GFX_SMG |
  1729. AMD_PG_SUPPORT_GFX_DMG |
  1730. AMD_PG_SUPPORT_CP |
  1731. AMD_PG_SUPPORT_GDS |
  1732. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1733. gfx_v9_0_init_csb(adev);
  1734. gfx_v9_0_init_rlc_save_restore_list(adev);
  1735. gfx_v9_0_enable_save_restore_machine(adev);
  1736. if (adev->asic_type == CHIP_RAVEN) {
  1737. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1738. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1739. gfx_v9_0_init_gfx_power_gating(adev);
  1740. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1741. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1742. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1743. } else {
  1744. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1745. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1746. }
  1747. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1748. gfx_v9_0_enable_cp_power_gating(adev, true);
  1749. else
  1750. gfx_v9_0_enable_cp_power_gating(adev, false);
  1751. }
  1752. }
  1753. }
  1754. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1755. {
  1756. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1757. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1758. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1759. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1760. gfx_v9_0_wait_for_rlc_serdes(adev);
  1761. }
  1762. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1763. {
  1764. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1765. udelay(50);
  1766. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1767. udelay(50);
  1768. }
  1769. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1770. {
  1771. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1772. u32 rlc_ucode_ver;
  1773. #endif
  1774. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1775. /* carrizo do enable cp interrupt after cp inited */
  1776. if (!(adev->flags & AMD_IS_APU))
  1777. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1778. udelay(50);
  1779. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1780. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1781. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1782. if(rlc_ucode_ver == 0x108) {
  1783. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1784. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1785. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1786. * default is 0x9C4 to create a 100us interval */
  1787. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1788. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1789. * to disable the page fault retry interrupts, default is
  1790. * 0x100 (256) */
  1791. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1792. }
  1793. #endif
  1794. }
  1795. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1796. {
  1797. const struct rlc_firmware_header_v2_0 *hdr;
  1798. const __le32 *fw_data;
  1799. unsigned i, fw_size;
  1800. if (!adev->gfx.rlc_fw)
  1801. return -EINVAL;
  1802. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1803. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1804. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1805. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1806. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1807. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1808. RLCG_UCODE_LOADING_START_ADDRESS);
  1809. for (i = 0; i < fw_size; i++)
  1810. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1811. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1812. return 0;
  1813. }
  1814. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1815. {
  1816. int r;
  1817. if (amdgpu_sriov_vf(adev))
  1818. return 0;
  1819. gfx_v9_0_rlc_stop(adev);
  1820. /* disable CG */
  1821. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1822. /* disable PG */
  1823. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1824. gfx_v9_0_rlc_reset(adev);
  1825. gfx_v9_0_init_pg(adev);
  1826. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1827. /* legacy rlc firmware loading */
  1828. r = gfx_v9_0_rlc_load_microcode(adev);
  1829. if (r)
  1830. return r;
  1831. }
  1832. if (adev->asic_type == CHIP_RAVEN) {
  1833. if (amdgpu_lbpw != 0)
  1834. gfx_v9_0_enable_lbpw(adev, true);
  1835. else
  1836. gfx_v9_0_enable_lbpw(adev, false);
  1837. }
  1838. gfx_v9_0_rlc_start(adev);
  1839. return 0;
  1840. }
  1841. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1842. {
  1843. int i;
  1844. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1845. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1846. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1847. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1848. if (!enable) {
  1849. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1850. adev->gfx.gfx_ring[i].ready = false;
  1851. }
  1852. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1853. udelay(50);
  1854. }
  1855. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1856. {
  1857. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1858. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1859. const struct gfx_firmware_header_v1_0 *me_hdr;
  1860. const __le32 *fw_data;
  1861. unsigned i, fw_size;
  1862. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1863. return -EINVAL;
  1864. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1865. adev->gfx.pfp_fw->data;
  1866. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1867. adev->gfx.ce_fw->data;
  1868. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1869. adev->gfx.me_fw->data;
  1870. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1871. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1872. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1873. gfx_v9_0_cp_gfx_enable(adev, false);
  1874. /* PFP */
  1875. fw_data = (const __le32 *)
  1876. (adev->gfx.pfp_fw->data +
  1877. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1878. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1879. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1880. for (i = 0; i < fw_size; i++)
  1881. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1882. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1883. /* CE */
  1884. fw_data = (const __le32 *)
  1885. (adev->gfx.ce_fw->data +
  1886. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1887. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1888. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1889. for (i = 0; i < fw_size; i++)
  1890. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1891. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1892. /* ME */
  1893. fw_data = (const __le32 *)
  1894. (adev->gfx.me_fw->data +
  1895. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1896. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1897. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1898. for (i = 0; i < fw_size; i++)
  1899. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1900. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1901. return 0;
  1902. }
  1903. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1904. {
  1905. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1906. const struct cs_section_def *sect = NULL;
  1907. const struct cs_extent_def *ext = NULL;
  1908. int r, i;
  1909. /* init the CP */
  1910. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1911. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1912. gfx_v9_0_cp_gfx_enable(adev, true);
  1913. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1914. if (r) {
  1915. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1916. return r;
  1917. }
  1918. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1919. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1920. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1921. amdgpu_ring_write(ring, 0x80000000);
  1922. amdgpu_ring_write(ring, 0x80000000);
  1923. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1924. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1925. if (sect->id == SECT_CONTEXT) {
  1926. amdgpu_ring_write(ring,
  1927. PACKET3(PACKET3_SET_CONTEXT_REG,
  1928. ext->reg_count));
  1929. amdgpu_ring_write(ring,
  1930. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1931. for (i = 0; i < ext->reg_count; i++)
  1932. amdgpu_ring_write(ring, ext->extent[i]);
  1933. }
  1934. }
  1935. }
  1936. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1937. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1938. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1939. amdgpu_ring_write(ring, 0);
  1940. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1941. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1942. amdgpu_ring_write(ring, 0x8000);
  1943. amdgpu_ring_write(ring, 0x8000);
  1944. amdgpu_ring_commit(ring);
  1945. return 0;
  1946. }
  1947. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1948. {
  1949. struct amdgpu_ring *ring;
  1950. u32 tmp;
  1951. u32 rb_bufsz;
  1952. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1953. /* Set the write pointer delay */
  1954. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1955. /* set the RB to use vmid 0 */
  1956. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1957. /* Set ring buffer size */
  1958. ring = &adev->gfx.gfx_ring[0];
  1959. rb_bufsz = order_base_2(ring->ring_size / 8);
  1960. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1961. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1962. #ifdef __BIG_ENDIAN
  1963. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1964. #endif
  1965. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1966. /* Initialize the ring buffer's write pointers */
  1967. ring->wptr = 0;
  1968. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1969. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1970. /* set the wb address wether it's enabled or not */
  1971. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1972. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1973. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1974. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1975. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1976. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1977. mdelay(1);
  1978. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1979. rb_addr = ring->gpu_addr >> 8;
  1980. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1981. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1982. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1983. if (ring->use_doorbell) {
  1984. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1985. DOORBELL_OFFSET, ring->doorbell_index);
  1986. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1987. DOORBELL_EN, 1);
  1988. } else {
  1989. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1990. }
  1991. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1992. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1993. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1994. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1995. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1996. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1997. /* start the ring */
  1998. gfx_v9_0_cp_gfx_start(adev);
  1999. ring->ready = true;
  2000. return 0;
  2001. }
  2002. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2003. {
  2004. int i;
  2005. if (enable) {
  2006. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2007. } else {
  2008. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2009. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2010. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2011. adev->gfx.compute_ring[i].ready = false;
  2012. adev->gfx.kiq.ring.ready = false;
  2013. }
  2014. udelay(50);
  2015. }
  2016. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2017. {
  2018. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2019. const __le32 *fw_data;
  2020. unsigned i;
  2021. u32 tmp;
  2022. if (!adev->gfx.mec_fw)
  2023. return -EINVAL;
  2024. gfx_v9_0_cp_compute_enable(adev, false);
  2025. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2026. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2027. fw_data = (const __le32 *)
  2028. (adev->gfx.mec_fw->data +
  2029. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2030. tmp = 0;
  2031. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2032. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2033. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2034. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2035. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2036. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2037. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2038. /* MEC1 */
  2039. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2040. mec_hdr->jt_offset);
  2041. for (i = 0; i < mec_hdr->jt_size; i++)
  2042. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2043. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2044. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2045. adev->gfx.mec_fw_version);
  2046. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2047. return 0;
  2048. }
  2049. /* KIQ functions */
  2050. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2051. {
  2052. uint32_t tmp;
  2053. struct amdgpu_device *adev = ring->adev;
  2054. /* tell RLC which is KIQ queue */
  2055. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2056. tmp &= 0xffffff00;
  2057. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2058. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2059. tmp |= 0x80;
  2060. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2061. }
  2062. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2063. {
  2064. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2065. uint32_t scratch, tmp = 0;
  2066. uint64_t queue_mask = 0;
  2067. int r, i;
  2068. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2069. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2070. continue;
  2071. /* This situation may be hit in the future if a new HW
  2072. * generation exposes more than 64 queues. If so, the
  2073. * definition of queue_mask needs updating */
  2074. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  2075. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2076. break;
  2077. }
  2078. queue_mask |= (1ull << i);
  2079. }
  2080. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2081. if (r) {
  2082. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2083. return r;
  2084. }
  2085. WREG32(scratch, 0xCAFEDEAD);
  2086. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2087. if (r) {
  2088. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2089. amdgpu_gfx_scratch_free(adev, scratch);
  2090. return r;
  2091. }
  2092. /* set resources */
  2093. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2094. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2095. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2096. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2097. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2098. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2099. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2100. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2101. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2102. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2103. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2104. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2105. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2106. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2107. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2108. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2109. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2110. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2111. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2112. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2113. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2114. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2115. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2116. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2117. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2118. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2119. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2120. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2121. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2122. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2123. }
  2124. /* write to scratch for completion */
  2125. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2126. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2127. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2128. amdgpu_ring_commit(kiq_ring);
  2129. for (i = 0; i < adev->usec_timeout; i++) {
  2130. tmp = RREG32(scratch);
  2131. if (tmp == 0xDEADBEEF)
  2132. break;
  2133. DRM_UDELAY(1);
  2134. }
  2135. if (i >= adev->usec_timeout) {
  2136. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2137. scratch, tmp);
  2138. r = -EINVAL;
  2139. }
  2140. amdgpu_gfx_scratch_free(adev, scratch);
  2141. return r;
  2142. }
  2143. static int gfx_v9_0_kiq_kcq_disable(struct amdgpu_device *adev)
  2144. {
  2145. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2146. uint32_t scratch, tmp = 0;
  2147. int r, i;
  2148. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2149. if (r) {
  2150. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2151. return r;
  2152. }
  2153. WREG32(scratch, 0xCAFEDEAD);
  2154. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  2155. if (r) {
  2156. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2157. amdgpu_gfx_scratch_free(adev, scratch);
  2158. return r;
  2159. }
  2160. /* unmap queues */
  2161. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2162. amdgpu_ring_write(kiq_ring,
  2163. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  2164. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  2165. amdgpu_ring_write(kiq_ring, 0);
  2166. amdgpu_ring_write(kiq_ring, 0);
  2167. amdgpu_ring_write(kiq_ring, 0);
  2168. amdgpu_ring_write(kiq_ring, 0);
  2169. /* write to scratch for completion */
  2170. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2171. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2172. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2173. amdgpu_ring_commit(kiq_ring);
  2174. for (i = 0; i < adev->usec_timeout; i++) {
  2175. tmp = RREG32(scratch);
  2176. if (tmp == 0xDEADBEEF)
  2177. break;
  2178. DRM_UDELAY(1);
  2179. }
  2180. if (i >= adev->usec_timeout) {
  2181. DRM_ERROR("KCQ disable failed (scratch(0x%04X)=0x%08X)\n",
  2182. scratch, tmp);
  2183. r = -EINVAL;
  2184. }
  2185. amdgpu_gfx_scratch_free(adev, scratch);
  2186. return r;
  2187. }
  2188. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2189. {
  2190. struct amdgpu_device *adev = ring->adev;
  2191. struct v9_mqd *mqd = ring->mqd_ptr;
  2192. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2193. uint32_t tmp;
  2194. mqd->header = 0xC0310800;
  2195. mqd->compute_pipelinestat_enable = 0x00000001;
  2196. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2197. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2198. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2199. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2200. mqd->compute_misc_reserved = 0x00000003;
  2201. eop_base_addr = ring->eop_gpu_addr >> 8;
  2202. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2203. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2204. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2205. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2206. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2207. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2208. mqd->cp_hqd_eop_control = tmp;
  2209. /* enable doorbell? */
  2210. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2211. if (ring->use_doorbell) {
  2212. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2213. DOORBELL_OFFSET, ring->doorbell_index);
  2214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2215. DOORBELL_EN, 1);
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2217. DOORBELL_SOURCE, 0);
  2218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2219. DOORBELL_HIT, 0);
  2220. }
  2221. else
  2222. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2223. DOORBELL_EN, 0);
  2224. mqd->cp_hqd_pq_doorbell_control = tmp;
  2225. /* disable the queue if it's active */
  2226. ring->wptr = 0;
  2227. mqd->cp_hqd_dequeue_request = 0;
  2228. mqd->cp_hqd_pq_rptr = 0;
  2229. mqd->cp_hqd_pq_wptr_lo = 0;
  2230. mqd->cp_hqd_pq_wptr_hi = 0;
  2231. /* set the pointer to the MQD */
  2232. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2233. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2234. /* set MQD vmid to 0 */
  2235. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2236. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2237. mqd->cp_mqd_control = tmp;
  2238. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2239. hqd_gpu_addr = ring->gpu_addr >> 8;
  2240. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2241. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2242. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2243. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2244. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2245. (order_base_2(ring->ring_size / 4) - 1));
  2246. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2247. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2248. #ifdef __BIG_ENDIAN
  2249. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2250. #endif
  2251. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2253. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2254. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2255. mqd->cp_hqd_pq_control = tmp;
  2256. /* set the wb address whether it's enabled or not */
  2257. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2258. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2259. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2260. upper_32_bits(wb_gpu_addr) & 0xffff;
  2261. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2262. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2263. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2264. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2265. tmp = 0;
  2266. /* enable the doorbell if requested */
  2267. if (ring->use_doorbell) {
  2268. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2269. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2270. DOORBELL_OFFSET, ring->doorbell_index);
  2271. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2272. DOORBELL_EN, 1);
  2273. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2274. DOORBELL_SOURCE, 0);
  2275. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2276. DOORBELL_HIT, 0);
  2277. }
  2278. mqd->cp_hqd_pq_doorbell_control = tmp;
  2279. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2280. ring->wptr = 0;
  2281. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2282. /* set the vmid for the queue */
  2283. mqd->cp_hqd_vmid = 0;
  2284. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2285. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2286. mqd->cp_hqd_persistent_state = tmp;
  2287. /* set MIN_IB_AVAIL_SIZE */
  2288. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2289. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2290. mqd->cp_hqd_ib_control = tmp;
  2291. /* activate the queue */
  2292. mqd->cp_hqd_active = 1;
  2293. return 0;
  2294. }
  2295. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2296. {
  2297. struct amdgpu_device *adev = ring->adev;
  2298. struct v9_mqd *mqd = ring->mqd_ptr;
  2299. int j;
  2300. /* disable wptr polling */
  2301. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2302. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2303. mqd->cp_hqd_eop_base_addr_lo);
  2304. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2305. mqd->cp_hqd_eop_base_addr_hi);
  2306. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2307. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2308. mqd->cp_hqd_eop_control);
  2309. /* enable doorbell? */
  2310. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2311. mqd->cp_hqd_pq_doorbell_control);
  2312. /* disable the queue if it's active */
  2313. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2314. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2315. for (j = 0; j < adev->usec_timeout; j++) {
  2316. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2317. break;
  2318. udelay(1);
  2319. }
  2320. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2321. mqd->cp_hqd_dequeue_request);
  2322. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2323. mqd->cp_hqd_pq_rptr);
  2324. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2325. mqd->cp_hqd_pq_wptr_lo);
  2326. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2327. mqd->cp_hqd_pq_wptr_hi);
  2328. }
  2329. /* set the pointer to the MQD */
  2330. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2331. mqd->cp_mqd_base_addr_lo);
  2332. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2333. mqd->cp_mqd_base_addr_hi);
  2334. /* set MQD vmid to 0 */
  2335. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2336. mqd->cp_mqd_control);
  2337. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2338. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2339. mqd->cp_hqd_pq_base_lo);
  2340. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2341. mqd->cp_hqd_pq_base_hi);
  2342. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2343. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2344. mqd->cp_hqd_pq_control);
  2345. /* set the wb address whether it's enabled or not */
  2346. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2347. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2348. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2349. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2350. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2351. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2352. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2353. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2354. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2355. /* enable the doorbell if requested */
  2356. if (ring->use_doorbell) {
  2357. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2358. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2359. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2360. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2361. }
  2362. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2363. mqd->cp_hqd_pq_doorbell_control);
  2364. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2365. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2366. mqd->cp_hqd_pq_wptr_lo);
  2367. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2368. mqd->cp_hqd_pq_wptr_hi);
  2369. /* set the vmid for the queue */
  2370. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2371. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2372. mqd->cp_hqd_persistent_state);
  2373. /* activate the queue */
  2374. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2375. mqd->cp_hqd_active);
  2376. if (ring->use_doorbell)
  2377. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2378. return 0;
  2379. }
  2380. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2381. {
  2382. struct amdgpu_device *adev = ring->adev;
  2383. struct v9_mqd *mqd = ring->mqd_ptr;
  2384. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2385. gfx_v9_0_kiq_setting(ring);
  2386. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2387. /* reset MQD to a clean status */
  2388. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2389. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2390. /* reset ring buffer */
  2391. ring->wptr = 0;
  2392. amdgpu_ring_clear_ring(ring);
  2393. mutex_lock(&adev->srbm_mutex);
  2394. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2395. gfx_v9_0_kiq_init_register(ring);
  2396. soc15_grbm_select(adev, 0, 0, 0, 0);
  2397. mutex_unlock(&adev->srbm_mutex);
  2398. } else {
  2399. memset((void *)mqd, 0, sizeof(*mqd));
  2400. mutex_lock(&adev->srbm_mutex);
  2401. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2402. gfx_v9_0_mqd_init(ring);
  2403. gfx_v9_0_kiq_init_register(ring);
  2404. soc15_grbm_select(adev, 0, 0, 0, 0);
  2405. mutex_unlock(&adev->srbm_mutex);
  2406. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2407. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2408. }
  2409. return 0;
  2410. }
  2411. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2412. {
  2413. struct amdgpu_device *adev = ring->adev;
  2414. struct v9_mqd *mqd = ring->mqd_ptr;
  2415. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2416. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2417. memset((void *)mqd, 0, sizeof(*mqd));
  2418. mutex_lock(&adev->srbm_mutex);
  2419. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2420. gfx_v9_0_mqd_init(ring);
  2421. soc15_grbm_select(adev, 0, 0, 0, 0);
  2422. mutex_unlock(&adev->srbm_mutex);
  2423. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2424. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2425. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2426. /* reset MQD to a clean status */
  2427. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2428. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2429. /* reset ring buffer */
  2430. ring->wptr = 0;
  2431. amdgpu_ring_clear_ring(ring);
  2432. } else {
  2433. amdgpu_ring_clear_ring(ring);
  2434. }
  2435. return 0;
  2436. }
  2437. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2438. {
  2439. struct amdgpu_ring *ring = NULL;
  2440. int r = 0, i;
  2441. gfx_v9_0_cp_compute_enable(adev, true);
  2442. ring = &adev->gfx.kiq.ring;
  2443. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2444. if (unlikely(r != 0))
  2445. goto done;
  2446. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2447. if (!r) {
  2448. r = gfx_v9_0_kiq_init_queue(ring);
  2449. amdgpu_bo_kunmap(ring->mqd_obj);
  2450. ring->mqd_ptr = NULL;
  2451. }
  2452. amdgpu_bo_unreserve(ring->mqd_obj);
  2453. if (r)
  2454. goto done;
  2455. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2456. ring = &adev->gfx.compute_ring[i];
  2457. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2458. if (unlikely(r != 0))
  2459. goto done;
  2460. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2461. if (!r) {
  2462. r = gfx_v9_0_kcq_init_queue(ring);
  2463. amdgpu_bo_kunmap(ring->mqd_obj);
  2464. ring->mqd_ptr = NULL;
  2465. }
  2466. amdgpu_bo_unreserve(ring->mqd_obj);
  2467. if (r)
  2468. goto done;
  2469. }
  2470. r = gfx_v9_0_kiq_kcq_enable(adev);
  2471. done:
  2472. return r;
  2473. }
  2474. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2475. {
  2476. int r, i;
  2477. struct amdgpu_ring *ring;
  2478. if (!(adev->flags & AMD_IS_APU))
  2479. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2480. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2481. /* legacy firmware loading */
  2482. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2483. if (r)
  2484. return r;
  2485. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2486. if (r)
  2487. return r;
  2488. }
  2489. r = gfx_v9_0_cp_gfx_resume(adev);
  2490. if (r)
  2491. return r;
  2492. r = gfx_v9_0_kiq_resume(adev);
  2493. if (r)
  2494. return r;
  2495. ring = &adev->gfx.gfx_ring[0];
  2496. r = amdgpu_ring_test_ring(ring);
  2497. if (r) {
  2498. ring->ready = false;
  2499. return r;
  2500. }
  2501. ring = &adev->gfx.kiq.ring;
  2502. ring->ready = true;
  2503. r = amdgpu_ring_test_ring(ring);
  2504. if (r)
  2505. ring->ready = false;
  2506. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2507. ring = &adev->gfx.compute_ring[i];
  2508. ring->ready = true;
  2509. r = amdgpu_ring_test_ring(ring);
  2510. if (r)
  2511. ring->ready = false;
  2512. }
  2513. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2514. return 0;
  2515. }
  2516. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2517. {
  2518. gfx_v9_0_cp_gfx_enable(adev, enable);
  2519. gfx_v9_0_cp_compute_enable(adev, enable);
  2520. }
  2521. static int gfx_v9_0_hw_init(void *handle)
  2522. {
  2523. int r;
  2524. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2525. gfx_v9_0_init_golden_registers(adev);
  2526. gfx_v9_0_gpu_init(adev);
  2527. r = gfx_v9_0_rlc_resume(adev);
  2528. if (r)
  2529. return r;
  2530. r = gfx_v9_0_cp_resume(adev);
  2531. if (r)
  2532. return r;
  2533. r = gfx_v9_0_ngg_en(adev);
  2534. if (r)
  2535. return r;
  2536. return r;
  2537. }
  2538. static int gfx_v9_0_hw_fini(void *handle)
  2539. {
  2540. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2541. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2542. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2543. if (amdgpu_sriov_vf(adev)) {
  2544. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2545. return 0;
  2546. }
  2547. gfx_v9_0_kiq_kcq_disable(adev);
  2548. gfx_v9_0_cp_enable(adev, false);
  2549. gfx_v9_0_rlc_stop(adev);
  2550. return 0;
  2551. }
  2552. static int gfx_v9_0_suspend(void *handle)
  2553. {
  2554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2555. adev->gfx.in_suspend = true;
  2556. return gfx_v9_0_hw_fini(adev);
  2557. }
  2558. static int gfx_v9_0_resume(void *handle)
  2559. {
  2560. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2561. int r;
  2562. r = gfx_v9_0_hw_init(adev);
  2563. adev->gfx.in_suspend = false;
  2564. return r;
  2565. }
  2566. static bool gfx_v9_0_is_idle(void *handle)
  2567. {
  2568. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2569. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2570. GRBM_STATUS, GUI_ACTIVE))
  2571. return false;
  2572. else
  2573. return true;
  2574. }
  2575. static int gfx_v9_0_wait_for_idle(void *handle)
  2576. {
  2577. unsigned i;
  2578. u32 tmp;
  2579. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2580. for (i = 0; i < adev->usec_timeout; i++) {
  2581. /* read MC_STATUS */
  2582. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2583. GRBM_STATUS__GUI_ACTIVE_MASK;
  2584. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2585. return 0;
  2586. udelay(1);
  2587. }
  2588. return -ETIMEDOUT;
  2589. }
  2590. static int gfx_v9_0_soft_reset(void *handle)
  2591. {
  2592. u32 grbm_soft_reset = 0;
  2593. u32 tmp;
  2594. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2595. /* GRBM_STATUS */
  2596. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2597. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2598. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2599. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2600. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2601. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2602. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2603. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2604. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2605. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2606. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2607. }
  2608. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2609. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2610. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2611. }
  2612. /* GRBM_STATUS2 */
  2613. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2614. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2615. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2616. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2617. if (grbm_soft_reset) {
  2618. /* stop the rlc */
  2619. gfx_v9_0_rlc_stop(adev);
  2620. /* Disable GFX parsing/prefetching */
  2621. gfx_v9_0_cp_gfx_enable(adev, false);
  2622. /* Disable MEC parsing/prefetching */
  2623. gfx_v9_0_cp_compute_enable(adev, false);
  2624. if (grbm_soft_reset) {
  2625. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2626. tmp |= grbm_soft_reset;
  2627. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2628. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2629. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2630. udelay(50);
  2631. tmp &= ~grbm_soft_reset;
  2632. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2633. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2634. }
  2635. /* Wait a little for things to settle down */
  2636. udelay(50);
  2637. }
  2638. return 0;
  2639. }
  2640. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2641. {
  2642. uint64_t clock;
  2643. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2644. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2645. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2646. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2647. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2648. return clock;
  2649. }
  2650. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2651. uint32_t vmid,
  2652. uint32_t gds_base, uint32_t gds_size,
  2653. uint32_t gws_base, uint32_t gws_size,
  2654. uint32_t oa_base, uint32_t oa_size)
  2655. {
  2656. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2657. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2658. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2659. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2660. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2661. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2662. /* GDS Base */
  2663. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2664. amdgpu_gds_reg_offset[vmid].mem_base,
  2665. gds_base);
  2666. /* GDS Size */
  2667. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2668. amdgpu_gds_reg_offset[vmid].mem_size,
  2669. gds_size);
  2670. /* GWS */
  2671. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2672. amdgpu_gds_reg_offset[vmid].gws,
  2673. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2674. /* OA */
  2675. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2676. amdgpu_gds_reg_offset[vmid].oa,
  2677. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2678. }
  2679. static int gfx_v9_0_early_init(void *handle)
  2680. {
  2681. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2682. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2683. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2684. gfx_v9_0_set_ring_funcs(adev);
  2685. gfx_v9_0_set_irq_funcs(adev);
  2686. gfx_v9_0_set_gds_init(adev);
  2687. gfx_v9_0_set_rlc_funcs(adev);
  2688. return 0;
  2689. }
  2690. static int gfx_v9_0_late_init(void *handle)
  2691. {
  2692. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2693. int r;
  2694. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2695. if (r)
  2696. return r;
  2697. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2698. if (r)
  2699. return r;
  2700. return 0;
  2701. }
  2702. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2703. {
  2704. uint32_t rlc_setting, data;
  2705. unsigned i;
  2706. if (adev->gfx.rlc.in_safe_mode)
  2707. return;
  2708. /* if RLC is not enabled, do nothing */
  2709. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2710. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2711. return;
  2712. if (adev->cg_flags &
  2713. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2714. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2715. data = RLC_SAFE_MODE__CMD_MASK;
  2716. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2717. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2718. /* wait for RLC_SAFE_MODE */
  2719. for (i = 0; i < adev->usec_timeout; i++) {
  2720. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2721. break;
  2722. udelay(1);
  2723. }
  2724. adev->gfx.rlc.in_safe_mode = true;
  2725. }
  2726. }
  2727. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2728. {
  2729. uint32_t rlc_setting, data;
  2730. if (!adev->gfx.rlc.in_safe_mode)
  2731. return;
  2732. /* if RLC is not enabled, do nothing */
  2733. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2734. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2735. return;
  2736. if (adev->cg_flags &
  2737. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2738. /*
  2739. * Try to exit safe mode only if it is already in safe
  2740. * mode.
  2741. */
  2742. data = RLC_SAFE_MODE__CMD_MASK;
  2743. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2744. adev->gfx.rlc.in_safe_mode = false;
  2745. }
  2746. }
  2747. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2748. bool enable)
  2749. {
  2750. /* TODO: double check if we need to perform under safe mdoe */
  2751. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2752. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2753. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2754. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2755. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2756. } else {
  2757. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2758. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2759. }
  2760. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2761. }
  2762. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2763. bool enable)
  2764. {
  2765. /* TODO: double check if we need to perform under safe mode */
  2766. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2767. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2768. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2769. else
  2770. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2771. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2772. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2773. else
  2774. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2775. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2776. }
  2777. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2778. bool enable)
  2779. {
  2780. uint32_t data, def;
  2781. /* It is disabled by HW by default */
  2782. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2783. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2784. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2785. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2786. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2787. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2788. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2789. /* only for Vega10 & Raven1 */
  2790. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2791. if (def != data)
  2792. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2793. /* MGLS is a global flag to control all MGLS in GFX */
  2794. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2795. /* 2 - RLC memory Light sleep */
  2796. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2797. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2798. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2799. if (def != data)
  2800. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2801. }
  2802. /* 3 - CP memory Light sleep */
  2803. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2804. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2805. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2806. if (def != data)
  2807. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2808. }
  2809. }
  2810. } else {
  2811. /* 1 - MGCG_OVERRIDE */
  2812. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2813. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2814. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2815. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2816. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2817. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2818. if (def != data)
  2819. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2820. /* 2 - disable MGLS in RLC */
  2821. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2822. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2823. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2824. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2825. }
  2826. /* 3 - disable MGLS in CP */
  2827. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2828. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2829. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2830. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2831. }
  2832. }
  2833. }
  2834. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2835. bool enable)
  2836. {
  2837. uint32_t data, def;
  2838. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2839. /* Enable 3D CGCG/CGLS */
  2840. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2841. /* write cmd to clear cgcg/cgls ov */
  2842. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2843. /* unset CGCG override */
  2844. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2845. /* update CGCG and CGLS override bits */
  2846. if (def != data)
  2847. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2848. /* enable 3Dcgcg FSM(0x0020003f) */
  2849. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2850. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2851. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2852. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2853. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2854. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2855. if (def != data)
  2856. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2857. /* set IDLE_POLL_COUNT(0x00900100) */
  2858. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2859. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2860. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2861. if (def != data)
  2862. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2863. } else {
  2864. /* Disable CGCG/CGLS */
  2865. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2866. /* disable cgcg, cgls should be disabled */
  2867. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2868. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2869. /* disable cgcg and cgls in FSM */
  2870. if (def != data)
  2871. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2872. }
  2873. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2874. }
  2875. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2876. bool enable)
  2877. {
  2878. uint32_t def, data;
  2879. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2880. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2881. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2882. /* unset CGCG override */
  2883. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2884. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2885. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2886. else
  2887. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2888. /* update CGCG and CGLS override bits */
  2889. if (def != data)
  2890. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2891. /* enable cgcg FSM(0x0020003F) */
  2892. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2893. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2894. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2895. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2896. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2897. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2898. if (def != data)
  2899. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2900. /* set IDLE_POLL_COUNT(0x00900100) */
  2901. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2902. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2903. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2904. if (def != data)
  2905. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2906. } else {
  2907. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2908. /* reset CGCG/CGLS bits */
  2909. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2910. /* disable cgcg and cgls in FSM */
  2911. if (def != data)
  2912. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2913. }
  2914. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2915. }
  2916. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2917. bool enable)
  2918. {
  2919. if (enable) {
  2920. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2921. * === MGCG + MGLS ===
  2922. */
  2923. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2924. /* === CGCG /CGLS for GFX 3D Only === */
  2925. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2926. /* === CGCG + CGLS === */
  2927. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2928. } else {
  2929. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2930. * === CGCG + CGLS ===
  2931. */
  2932. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2933. /* === CGCG /CGLS for GFX 3D Only === */
  2934. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2935. /* === MGCG + MGLS === */
  2936. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2937. }
  2938. return 0;
  2939. }
  2940. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2941. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2942. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2943. };
  2944. static int gfx_v9_0_set_powergating_state(void *handle,
  2945. enum amd_powergating_state state)
  2946. {
  2947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2948. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2949. switch (adev->asic_type) {
  2950. case CHIP_RAVEN:
  2951. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2952. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2953. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2954. } else {
  2955. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2956. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2957. }
  2958. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2959. gfx_v9_0_enable_cp_power_gating(adev, true);
  2960. else
  2961. gfx_v9_0_enable_cp_power_gating(adev, false);
  2962. /* update gfx cgpg state */
  2963. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2964. /* update mgcg state */
  2965. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2966. break;
  2967. default:
  2968. break;
  2969. }
  2970. return 0;
  2971. }
  2972. static int gfx_v9_0_set_clockgating_state(void *handle,
  2973. enum amd_clockgating_state state)
  2974. {
  2975. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2976. if (amdgpu_sriov_vf(adev))
  2977. return 0;
  2978. switch (adev->asic_type) {
  2979. case CHIP_VEGA10:
  2980. case CHIP_RAVEN:
  2981. gfx_v9_0_update_gfx_clock_gating(adev,
  2982. state == AMD_CG_STATE_GATE ? true : false);
  2983. break;
  2984. default:
  2985. break;
  2986. }
  2987. return 0;
  2988. }
  2989. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2990. {
  2991. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2992. int data;
  2993. if (amdgpu_sriov_vf(adev))
  2994. *flags = 0;
  2995. /* AMD_CG_SUPPORT_GFX_MGCG */
  2996. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2997. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2998. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2999. /* AMD_CG_SUPPORT_GFX_CGCG */
  3000. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3001. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3002. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3003. /* AMD_CG_SUPPORT_GFX_CGLS */
  3004. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3005. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3006. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3007. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3008. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3009. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3010. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3011. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3012. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3013. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3014. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3015. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3016. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3017. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3018. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3019. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3020. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3021. }
  3022. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3023. {
  3024. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3025. }
  3026. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3027. {
  3028. struct amdgpu_device *adev = ring->adev;
  3029. u64 wptr;
  3030. /* XXX check if swapping is necessary on BE */
  3031. if (ring->use_doorbell) {
  3032. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3033. } else {
  3034. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3035. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3036. }
  3037. return wptr;
  3038. }
  3039. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3040. {
  3041. struct amdgpu_device *adev = ring->adev;
  3042. if (ring->use_doorbell) {
  3043. /* XXX check if swapping is necessary on BE */
  3044. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3045. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3046. } else {
  3047. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3048. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3049. }
  3050. }
  3051. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3052. {
  3053. u32 ref_and_mask, reg_mem_engine;
  3054. struct nbio_hdp_flush_reg *nbio_hf_reg;
  3055. if (ring->adev->asic_type == CHIP_VEGA10)
  3056. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3057. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3058. switch (ring->me) {
  3059. case 1:
  3060. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3061. break;
  3062. case 2:
  3063. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3064. break;
  3065. default:
  3066. return;
  3067. }
  3068. reg_mem_engine = 0;
  3069. } else {
  3070. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3071. reg_mem_engine = 1; /* pfp */
  3072. }
  3073. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3074. nbio_hf_reg->hdp_flush_req_offset,
  3075. nbio_hf_reg->hdp_flush_done_offset,
  3076. ref_and_mask, ref_and_mask, 0x20);
  3077. }
  3078. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3079. {
  3080. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3081. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  3082. }
  3083. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3084. struct amdgpu_ib *ib,
  3085. unsigned vm_id, bool ctx_switch)
  3086. {
  3087. u32 header, control = 0;
  3088. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3089. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3090. else
  3091. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3092. control |= ib->length_dw | (vm_id << 24);
  3093. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3094. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3095. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3096. gfx_v9_0_ring_emit_de_meta(ring);
  3097. }
  3098. amdgpu_ring_write(ring, header);
  3099. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3100. amdgpu_ring_write(ring,
  3101. #ifdef __BIG_ENDIAN
  3102. (2 << 0) |
  3103. #endif
  3104. lower_32_bits(ib->gpu_addr));
  3105. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3106. amdgpu_ring_write(ring, control);
  3107. }
  3108. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3109. struct amdgpu_ib *ib,
  3110. unsigned vm_id, bool ctx_switch)
  3111. {
  3112. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3113. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3114. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3115. amdgpu_ring_write(ring,
  3116. #ifdef __BIG_ENDIAN
  3117. (2 << 0) |
  3118. #endif
  3119. lower_32_bits(ib->gpu_addr));
  3120. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3121. amdgpu_ring_write(ring, control);
  3122. }
  3123. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3124. u64 seq, unsigned flags)
  3125. {
  3126. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3127. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3128. /* RELEASE_MEM - flush caches, send int */
  3129. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3130. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3131. EOP_TC_ACTION_EN |
  3132. EOP_TC_WB_ACTION_EN |
  3133. EOP_TC_MD_ACTION_EN |
  3134. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3135. EVENT_INDEX(5)));
  3136. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3137. /*
  3138. * the address should be Qword aligned if 64bit write, Dword
  3139. * aligned if only send 32bit data low (discard data high)
  3140. */
  3141. if (write64bit)
  3142. BUG_ON(addr & 0x7);
  3143. else
  3144. BUG_ON(addr & 0x3);
  3145. amdgpu_ring_write(ring, lower_32_bits(addr));
  3146. amdgpu_ring_write(ring, upper_32_bits(addr));
  3147. amdgpu_ring_write(ring, lower_32_bits(seq));
  3148. amdgpu_ring_write(ring, upper_32_bits(seq));
  3149. amdgpu_ring_write(ring, 0);
  3150. }
  3151. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3152. {
  3153. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3154. uint32_t seq = ring->fence_drv.sync_seq;
  3155. uint64_t addr = ring->fence_drv.gpu_addr;
  3156. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3157. lower_32_bits(addr), upper_32_bits(addr),
  3158. seq, 0xffffffff, 4);
  3159. }
  3160. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3161. unsigned vm_id, uint64_t pd_addr)
  3162. {
  3163. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3164. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3165. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3166. unsigned eng = ring->vm_inv_eng;
  3167. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3168. pd_addr |= AMDGPU_PTE_VALID;
  3169. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3170. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3171. lower_32_bits(pd_addr));
  3172. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3173. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3174. upper_32_bits(pd_addr));
  3175. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3176. hub->vm_inv_eng0_req + eng, req);
  3177. /* wait for the invalidate to complete */
  3178. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3179. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3180. /* compute doesn't have PFP */
  3181. if (usepfp) {
  3182. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3183. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3184. amdgpu_ring_write(ring, 0x0);
  3185. }
  3186. }
  3187. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3188. {
  3189. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3190. }
  3191. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3192. {
  3193. u64 wptr;
  3194. /* XXX check if swapping is necessary on BE */
  3195. if (ring->use_doorbell)
  3196. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3197. else
  3198. BUG();
  3199. return wptr;
  3200. }
  3201. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3202. {
  3203. struct amdgpu_device *adev = ring->adev;
  3204. /* XXX check if swapping is necessary on BE */
  3205. if (ring->use_doorbell) {
  3206. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3207. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3208. } else{
  3209. BUG(); /* only DOORBELL method supported on gfx9 now */
  3210. }
  3211. }
  3212. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3213. u64 seq, unsigned int flags)
  3214. {
  3215. /* we only allocate 32bit for each seq wb address */
  3216. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3217. /* write fence seq to the "addr" */
  3218. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3219. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3220. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3221. amdgpu_ring_write(ring, lower_32_bits(addr));
  3222. amdgpu_ring_write(ring, upper_32_bits(addr));
  3223. amdgpu_ring_write(ring, lower_32_bits(seq));
  3224. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3225. /* set register to trigger INT */
  3226. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3227. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3228. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3229. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3230. amdgpu_ring_write(ring, 0);
  3231. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3232. }
  3233. }
  3234. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3235. {
  3236. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3237. amdgpu_ring_write(ring, 0);
  3238. }
  3239. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3240. {
  3241. static struct v9_ce_ib_state ce_payload = {0};
  3242. uint64_t csa_addr;
  3243. int cnt;
  3244. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3245. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3246. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3247. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3248. WRITE_DATA_DST_SEL(8) |
  3249. WR_CONFIRM) |
  3250. WRITE_DATA_CACHE_POLICY(0));
  3251. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3252. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3253. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3254. }
  3255. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3256. {
  3257. static struct v9_de_ib_state de_payload = {0};
  3258. uint64_t csa_addr, gds_addr;
  3259. int cnt;
  3260. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3261. gds_addr = csa_addr + 4096;
  3262. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3263. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3264. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3265. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3266. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3267. WRITE_DATA_DST_SEL(8) |
  3268. WR_CONFIRM) |
  3269. WRITE_DATA_CACHE_POLICY(0));
  3270. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3271. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3272. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3273. }
  3274. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3275. {
  3276. uint32_t dw2 = 0;
  3277. if (amdgpu_sriov_vf(ring->adev))
  3278. gfx_v9_0_ring_emit_ce_meta(ring);
  3279. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3280. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3281. /* set load_global_config & load_global_uconfig */
  3282. dw2 |= 0x8001;
  3283. /* set load_cs_sh_regs */
  3284. dw2 |= 0x01000000;
  3285. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3286. dw2 |= 0x10002;
  3287. /* set load_ce_ram if preamble presented */
  3288. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3289. dw2 |= 0x10000000;
  3290. } else {
  3291. /* still load_ce_ram if this is the first time preamble presented
  3292. * although there is no context switch happens.
  3293. */
  3294. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3295. dw2 |= 0x10000000;
  3296. }
  3297. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3298. amdgpu_ring_write(ring, dw2);
  3299. amdgpu_ring_write(ring, 0);
  3300. }
  3301. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3302. {
  3303. unsigned ret;
  3304. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3305. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3306. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3307. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3308. ret = ring->wptr & ring->buf_mask;
  3309. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3310. return ret;
  3311. }
  3312. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3313. {
  3314. unsigned cur;
  3315. BUG_ON(offset > ring->buf_mask);
  3316. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3317. cur = (ring->wptr & ring->buf_mask) - 1;
  3318. if (likely(cur > offset))
  3319. ring->ring[offset] = cur - offset;
  3320. else
  3321. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3322. }
  3323. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3324. {
  3325. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3326. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3327. }
  3328. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3329. {
  3330. struct amdgpu_device *adev = ring->adev;
  3331. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3332. amdgpu_ring_write(ring, 0 | /* src: register*/
  3333. (5 << 8) | /* dst: memory */
  3334. (1 << 20)); /* write confirm */
  3335. amdgpu_ring_write(ring, reg);
  3336. amdgpu_ring_write(ring, 0);
  3337. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3338. adev->virt.reg_val_offs * 4));
  3339. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3340. adev->virt.reg_val_offs * 4));
  3341. }
  3342. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3343. uint32_t val)
  3344. {
  3345. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3346. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3347. amdgpu_ring_write(ring, reg);
  3348. amdgpu_ring_write(ring, 0);
  3349. amdgpu_ring_write(ring, val);
  3350. }
  3351. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3352. enum amdgpu_interrupt_state state)
  3353. {
  3354. switch (state) {
  3355. case AMDGPU_IRQ_STATE_DISABLE:
  3356. case AMDGPU_IRQ_STATE_ENABLE:
  3357. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3358. TIME_STAMP_INT_ENABLE,
  3359. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3360. break;
  3361. default:
  3362. break;
  3363. }
  3364. }
  3365. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3366. int me, int pipe,
  3367. enum amdgpu_interrupt_state state)
  3368. {
  3369. u32 mec_int_cntl, mec_int_cntl_reg;
  3370. /*
  3371. * amdgpu controls only the first MEC. That's why this function only
  3372. * handles the setting of interrupts for this specific MEC. All other
  3373. * pipes' interrupts are set by amdkfd.
  3374. */
  3375. if (me == 1) {
  3376. switch (pipe) {
  3377. case 0:
  3378. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3379. break;
  3380. case 1:
  3381. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3382. break;
  3383. case 2:
  3384. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3385. break;
  3386. case 3:
  3387. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3388. break;
  3389. default:
  3390. DRM_DEBUG("invalid pipe %d\n", pipe);
  3391. return;
  3392. }
  3393. } else {
  3394. DRM_DEBUG("invalid me %d\n", me);
  3395. return;
  3396. }
  3397. switch (state) {
  3398. case AMDGPU_IRQ_STATE_DISABLE:
  3399. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3400. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3401. TIME_STAMP_INT_ENABLE, 0);
  3402. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3403. break;
  3404. case AMDGPU_IRQ_STATE_ENABLE:
  3405. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3406. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3407. TIME_STAMP_INT_ENABLE, 1);
  3408. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3409. break;
  3410. default:
  3411. break;
  3412. }
  3413. }
  3414. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3415. struct amdgpu_irq_src *source,
  3416. unsigned type,
  3417. enum amdgpu_interrupt_state state)
  3418. {
  3419. switch (state) {
  3420. case AMDGPU_IRQ_STATE_DISABLE:
  3421. case AMDGPU_IRQ_STATE_ENABLE:
  3422. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3423. PRIV_REG_INT_ENABLE,
  3424. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3425. break;
  3426. default:
  3427. break;
  3428. }
  3429. return 0;
  3430. }
  3431. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3432. struct amdgpu_irq_src *source,
  3433. unsigned type,
  3434. enum amdgpu_interrupt_state state)
  3435. {
  3436. switch (state) {
  3437. case AMDGPU_IRQ_STATE_DISABLE:
  3438. case AMDGPU_IRQ_STATE_ENABLE:
  3439. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3440. PRIV_INSTR_INT_ENABLE,
  3441. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3442. default:
  3443. break;
  3444. }
  3445. return 0;
  3446. }
  3447. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3448. struct amdgpu_irq_src *src,
  3449. unsigned type,
  3450. enum amdgpu_interrupt_state state)
  3451. {
  3452. switch (type) {
  3453. case AMDGPU_CP_IRQ_GFX_EOP:
  3454. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3455. break;
  3456. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3457. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3458. break;
  3459. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3460. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3461. break;
  3462. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3463. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3464. break;
  3465. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3466. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3467. break;
  3468. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3469. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3470. break;
  3471. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3472. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3473. break;
  3474. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3475. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3476. break;
  3477. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3478. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3479. break;
  3480. default:
  3481. break;
  3482. }
  3483. return 0;
  3484. }
  3485. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3486. struct amdgpu_irq_src *source,
  3487. struct amdgpu_iv_entry *entry)
  3488. {
  3489. int i;
  3490. u8 me_id, pipe_id, queue_id;
  3491. struct amdgpu_ring *ring;
  3492. DRM_DEBUG("IH: CP EOP\n");
  3493. me_id = (entry->ring_id & 0x0c) >> 2;
  3494. pipe_id = (entry->ring_id & 0x03) >> 0;
  3495. queue_id = (entry->ring_id & 0x70) >> 4;
  3496. switch (me_id) {
  3497. case 0:
  3498. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3499. break;
  3500. case 1:
  3501. case 2:
  3502. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3503. ring = &adev->gfx.compute_ring[i];
  3504. /* Per-queue interrupt is supported for MEC starting from VI.
  3505. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3506. */
  3507. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3508. amdgpu_fence_process(ring);
  3509. }
  3510. break;
  3511. }
  3512. return 0;
  3513. }
  3514. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3515. struct amdgpu_irq_src *source,
  3516. struct amdgpu_iv_entry *entry)
  3517. {
  3518. DRM_ERROR("Illegal register access in command stream\n");
  3519. schedule_work(&adev->reset_work);
  3520. return 0;
  3521. }
  3522. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3523. struct amdgpu_irq_src *source,
  3524. struct amdgpu_iv_entry *entry)
  3525. {
  3526. DRM_ERROR("Illegal instruction in command stream\n");
  3527. schedule_work(&adev->reset_work);
  3528. return 0;
  3529. }
  3530. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3531. struct amdgpu_irq_src *src,
  3532. unsigned int type,
  3533. enum amdgpu_interrupt_state state)
  3534. {
  3535. uint32_t tmp, target;
  3536. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3537. if (ring->me == 1)
  3538. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3539. else
  3540. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3541. target += ring->pipe;
  3542. switch (type) {
  3543. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3544. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3545. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3546. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3547. GENERIC2_INT_ENABLE, 0);
  3548. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3549. tmp = RREG32(target);
  3550. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3551. GENERIC2_INT_ENABLE, 0);
  3552. WREG32(target, tmp);
  3553. } else {
  3554. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3555. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3556. GENERIC2_INT_ENABLE, 1);
  3557. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3558. tmp = RREG32(target);
  3559. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3560. GENERIC2_INT_ENABLE, 1);
  3561. WREG32(target, tmp);
  3562. }
  3563. break;
  3564. default:
  3565. BUG(); /* kiq only support GENERIC2_INT now */
  3566. break;
  3567. }
  3568. return 0;
  3569. }
  3570. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3571. struct amdgpu_irq_src *source,
  3572. struct amdgpu_iv_entry *entry)
  3573. {
  3574. u8 me_id, pipe_id, queue_id;
  3575. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3576. me_id = (entry->ring_id & 0x0c) >> 2;
  3577. pipe_id = (entry->ring_id & 0x03) >> 0;
  3578. queue_id = (entry->ring_id & 0x70) >> 4;
  3579. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3580. me_id, pipe_id, queue_id);
  3581. amdgpu_fence_process(ring);
  3582. return 0;
  3583. }
  3584. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3585. .name = "gfx_v9_0",
  3586. .early_init = gfx_v9_0_early_init,
  3587. .late_init = gfx_v9_0_late_init,
  3588. .sw_init = gfx_v9_0_sw_init,
  3589. .sw_fini = gfx_v9_0_sw_fini,
  3590. .hw_init = gfx_v9_0_hw_init,
  3591. .hw_fini = gfx_v9_0_hw_fini,
  3592. .suspend = gfx_v9_0_suspend,
  3593. .resume = gfx_v9_0_resume,
  3594. .is_idle = gfx_v9_0_is_idle,
  3595. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3596. .soft_reset = gfx_v9_0_soft_reset,
  3597. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3598. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3599. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3600. };
  3601. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3602. .type = AMDGPU_RING_TYPE_GFX,
  3603. .align_mask = 0xff,
  3604. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3605. .support_64bit_ptrs = true,
  3606. .vmhub = AMDGPU_GFXHUB,
  3607. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3608. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3609. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3610. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3611. 5 + /* COND_EXEC */
  3612. 7 + /* PIPELINE_SYNC */
  3613. 24 + /* VM_FLUSH */
  3614. 8 + /* FENCE for VM_FLUSH */
  3615. 20 + /* GDS switch */
  3616. 4 + /* double SWITCH_BUFFER,
  3617. the first COND_EXEC jump to the place just
  3618. prior to this double SWITCH_BUFFER */
  3619. 5 + /* COND_EXEC */
  3620. 7 + /* HDP_flush */
  3621. 4 + /* VGT_flush */
  3622. 14 + /* CE_META */
  3623. 31 + /* DE_META */
  3624. 3 + /* CNTX_CTRL */
  3625. 5 + /* HDP_INVL */
  3626. 8 + 8 + /* FENCE x2 */
  3627. 2, /* SWITCH_BUFFER */
  3628. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3629. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3630. .emit_fence = gfx_v9_0_ring_emit_fence,
  3631. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3632. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3633. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3634. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3635. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3636. .test_ring = gfx_v9_0_ring_test_ring,
  3637. .test_ib = gfx_v9_0_ring_test_ib,
  3638. .insert_nop = amdgpu_ring_insert_nop,
  3639. .pad_ib = amdgpu_ring_generic_pad_ib,
  3640. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3641. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3642. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3643. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3644. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3645. };
  3646. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3647. .type = AMDGPU_RING_TYPE_COMPUTE,
  3648. .align_mask = 0xff,
  3649. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3650. .support_64bit_ptrs = true,
  3651. .vmhub = AMDGPU_GFXHUB,
  3652. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3653. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3654. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3655. .emit_frame_size =
  3656. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3657. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3658. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3659. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3660. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3661. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3662. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3663. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3664. .emit_fence = gfx_v9_0_ring_emit_fence,
  3665. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3666. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3667. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3668. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3669. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3670. .test_ring = gfx_v9_0_ring_test_ring,
  3671. .test_ib = gfx_v9_0_ring_test_ib,
  3672. .insert_nop = amdgpu_ring_insert_nop,
  3673. .pad_ib = amdgpu_ring_generic_pad_ib,
  3674. };
  3675. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3676. .type = AMDGPU_RING_TYPE_KIQ,
  3677. .align_mask = 0xff,
  3678. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3679. .support_64bit_ptrs = true,
  3680. .vmhub = AMDGPU_GFXHUB,
  3681. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3682. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3683. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3684. .emit_frame_size =
  3685. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3686. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3687. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3688. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3689. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3690. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3691. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3692. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3693. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3694. .test_ring = gfx_v9_0_ring_test_ring,
  3695. .test_ib = gfx_v9_0_ring_test_ib,
  3696. .insert_nop = amdgpu_ring_insert_nop,
  3697. .pad_ib = amdgpu_ring_generic_pad_ib,
  3698. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3699. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3700. };
  3701. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3702. {
  3703. int i;
  3704. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3705. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3706. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3707. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3708. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3709. }
  3710. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3711. .set = gfx_v9_0_kiq_set_interrupt_state,
  3712. .process = gfx_v9_0_kiq_irq,
  3713. };
  3714. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3715. .set = gfx_v9_0_set_eop_interrupt_state,
  3716. .process = gfx_v9_0_eop_irq,
  3717. };
  3718. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3719. .set = gfx_v9_0_set_priv_reg_fault_state,
  3720. .process = gfx_v9_0_priv_reg_irq,
  3721. };
  3722. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3723. .set = gfx_v9_0_set_priv_inst_fault_state,
  3724. .process = gfx_v9_0_priv_inst_irq,
  3725. };
  3726. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3727. {
  3728. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3729. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3730. adev->gfx.priv_reg_irq.num_types = 1;
  3731. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3732. adev->gfx.priv_inst_irq.num_types = 1;
  3733. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3734. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3735. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3736. }
  3737. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3738. {
  3739. switch (adev->asic_type) {
  3740. case CHIP_VEGA10:
  3741. case CHIP_RAVEN:
  3742. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3743. break;
  3744. default:
  3745. break;
  3746. }
  3747. }
  3748. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3749. {
  3750. /* init asci gds info */
  3751. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3752. adev->gds.gws.total_size = 64;
  3753. adev->gds.oa.total_size = 16;
  3754. if (adev->gds.mem.total_size == 64 * 1024) {
  3755. adev->gds.mem.gfx_partition_size = 4096;
  3756. adev->gds.mem.cs_partition_size = 4096;
  3757. adev->gds.gws.gfx_partition_size = 4;
  3758. adev->gds.gws.cs_partition_size = 4;
  3759. adev->gds.oa.gfx_partition_size = 4;
  3760. adev->gds.oa.cs_partition_size = 1;
  3761. } else {
  3762. adev->gds.mem.gfx_partition_size = 1024;
  3763. adev->gds.mem.cs_partition_size = 1024;
  3764. adev->gds.gws.gfx_partition_size = 16;
  3765. adev->gds.gws.cs_partition_size = 16;
  3766. adev->gds.oa.gfx_partition_size = 4;
  3767. adev->gds.oa.cs_partition_size = 4;
  3768. }
  3769. }
  3770. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3771. {
  3772. u32 data, mask;
  3773. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3774. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3775. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3776. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3777. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3778. return (~data) & mask;
  3779. }
  3780. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3781. struct amdgpu_cu_info *cu_info)
  3782. {
  3783. int i, j, k, counter, active_cu_number = 0;
  3784. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3785. if (!adev || !cu_info)
  3786. return -EINVAL;
  3787. mutex_lock(&adev->grbm_idx_mutex);
  3788. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3789. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3790. mask = 1;
  3791. ao_bitmap = 0;
  3792. counter = 0;
  3793. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3794. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3795. cu_info->bitmap[i][j] = bitmap;
  3796. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3797. if (bitmap & mask) {
  3798. if (counter < adev->gfx.config.max_cu_per_sh)
  3799. ao_bitmap |= mask;
  3800. counter ++;
  3801. }
  3802. mask <<= 1;
  3803. }
  3804. active_cu_number += counter;
  3805. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3806. }
  3807. }
  3808. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3809. mutex_unlock(&adev->grbm_idx_mutex);
  3810. cu_info->number = active_cu_number;
  3811. cu_info->ao_cu_mask = ao_cu_mask;
  3812. return 0;
  3813. }
  3814. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3815. {
  3816. .type = AMD_IP_BLOCK_TYPE_GFX,
  3817. .major = 9,
  3818. .minor = 0,
  3819. .rev = 0,
  3820. .funcs = &gfx_v9_0_ip_funcs,
  3821. };