intel_drv.h 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/async.h>
  28. #include <linux/i2c.h>
  29. #include <linux/hdmi.h>
  30. #include <drm/i915_drm.h>
  31. #include "i915_drv.h"
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_fb_helper.h>
  35. #include <drm/drm_dp_mst_helper.h>
  36. #include <drm/drm_rect.h>
  37. #define DIV_ROUND_CLOSEST_ULL(ll, d) \
  38. ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
  39. /**
  40. * _wait_for - magic (register) wait macro
  41. *
  42. * Does the right thing for modeset paths when run under kdgb or similar atomic
  43. * contexts. Note that it's important that we check the condition again after
  44. * having timed out, since the timeout could be due to preemption or similar and
  45. * we've never had a chance to check the condition before the timeout.
  46. */
  47. #define _wait_for(COND, MS, W) ({ \
  48. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
  49. int ret__ = 0; \
  50. while (!(COND)) { \
  51. if (time_after(jiffies, timeout__)) { \
  52. if (!(COND)) \
  53. ret__ = -ETIMEDOUT; \
  54. break; \
  55. } \
  56. if (W && drm_can_sleep()) { \
  57. msleep(W); \
  58. } else { \
  59. cpu_relax(); \
  60. } \
  61. } \
  62. ret__; \
  63. })
  64. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  65. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  66. #define wait_for_atomic_us(COND, US) _wait_for((COND), \
  67. DIV_ROUND_UP((US), 1000), 0)
  68. #define KHz(x) (1000 * (x))
  69. #define MHz(x) KHz(1000 * (x))
  70. /*
  71. * Display related stuff
  72. */
  73. /* store information about an Ixxx DVO */
  74. /* The i830->i865 use multiple DVOs with multiple i2cs */
  75. /* the i915, i945 have a single sDVO i2c bus - which is different */
  76. #define MAX_OUTPUTS 6
  77. /* maximum connectors per crtcs in the mode set */
  78. /* Maximum cursor sizes */
  79. #define GEN2_CURSOR_WIDTH 64
  80. #define GEN2_CURSOR_HEIGHT 64
  81. #define MAX_CURSOR_WIDTH 256
  82. #define MAX_CURSOR_HEIGHT 256
  83. #define INTEL_I2C_BUS_DVO 1
  84. #define INTEL_I2C_BUS_SDVO 2
  85. /* these are outputs from the chip - integrated only
  86. external chips are via DVO or SDVO output */
  87. enum intel_output_type {
  88. INTEL_OUTPUT_UNUSED = 0,
  89. INTEL_OUTPUT_ANALOG = 1,
  90. INTEL_OUTPUT_DVO = 2,
  91. INTEL_OUTPUT_SDVO = 3,
  92. INTEL_OUTPUT_LVDS = 4,
  93. INTEL_OUTPUT_TVOUT = 5,
  94. INTEL_OUTPUT_HDMI = 6,
  95. INTEL_OUTPUT_DISPLAYPORT = 7,
  96. INTEL_OUTPUT_EDP = 8,
  97. INTEL_OUTPUT_DSI = 9,
  98. INTEL_OUTPUT_UNKNOWN = 10,
  99. INTEL_OUTPUT_DP_MST = 11,
  100. };
  101. #define INTEL_DVO_CHIP_NONE 0
  102. #define INTEL_DVO_CHIP_LVDS 1
  103. #define INTEL_DVO_CHIP_TMDS 2
  104. #define INTEL_DVO_CHIP_TVOUT 4
  105. #define INTEL_DSI_VIDEO_MODE 0
  106. #define INTEL_DSI_COMMAND_MODE 1
  107. struct intel_framebuffer {
  108. struct drm_framebuffer base;
  109. struct drm_i915_gem_object *obj;
  110. };
  111. struct intel_fbdev {
  112. struct drm_fb_helper helper;
  113. struct intel_framebuffer *fb;
  114. struct list_head fbdev_list;
  115. struct drm_display_mode *our_mode;
  116. int preferred_bpp;
  117. };
  118. struct intel_encoder {
  119. struct drm_encoder base;
  120. /*
  121. * The new crtc this encoder will be driven from. Only differs from
  122. * base->crtc while a modeset is in progress.
  123. */
  124. struct intel_crtc *new_crtc;
  125. enum intel_output_type type;
  126. unsigned int cloneable;
  127. bool connectors_active;
  128. void (*hot_plug)(struct intel_encoder *);
  129. bool (*compute_config)(struct intel_encoder *,
  130. struct intel_crtc_config *);
  131. void (*pre_pll_enable)(struct intel_encoder *);
  132. void (*pre_enable)(struct intel_encoder *);
  133. void (*enable)(struct intel_encoder *);
  134. void (*mode_set)(struct intel_encoder *intel_encoder);
  135. void (*disable)(struct intel_encoder *);
  136. void (*post_disable)(struct intel_encoder *);
  137. /* Read out the current hw state of this connector, returning true if
  138. * the encoder is active. If the encoder is enabled it also set the pipe
  139. * it is connected to in the pipe parameter. */
  140. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  141. /* Reconstructs the equivalent mode flags for the current hardware
  142. * state. This must be called _after_ display->get_pipe_config has
  143. * pre-filled the pipe config. Note that intel_encoder->base.crtc must
  144. * be set correctly before calling this function. */
  145. void (*get_config)(struct intel_encoder *,
  146. struct intel_crtc_config *pipe_config);
  147. /*
  148. * Called during system suspend after all pending requests for the
  149. * encoder are flushed (for example for DP AUX transactions) and
  150. * device interrupts are disabled.
  151. */
  152. void (*suspend)(struct intel_encoder *);
  153. int crtc_mask;
  154. enum hpd_pin hpd_pin;
  155. };
  156. struct intel_panel {
  157. struct drm_display_mode *fixed_mode;
  158. struct drm_display_mode *downclock_mode;
  159. int fitting_mode;
  160. /* backlight */
  161. struct {
  162. bool present;
  163. u32 level;
  164. u32 min;
  165. u32 max;
  166. bool enabled;
  167. bool combination_mode; /* gen 2/4 only */
  168. bool active_low_pwm;
  169. struct backlight_device *device;
  170. } backlight;
  171. void (*backlight_power)(struct intel_connector *, bool enable);
  172. };
  173. struct intel_connector {
  174. struct drm_connector base;
  175. /*
  176. * The fixed encoder this connector is connected to.
  177. */
  178. struct intel_encoder *encoder;
  179. /*
  180. * The new encoder this connector will be driven. Only differs from
  181. * encoder while a modeset is in progress.
  182. */
  183. struct intel_encoder *new_encoder;
  184. /* Reads out the current hw, returning true if the connector is enabled
  185. * and active (i.e. dpms ON state). */
  186. bool (*get_hw_state)(struct intel_connector *);
  187. /*
  188. * Removes all interfaces through which the connector is accessible
  189. * - like sysfs, debugfs entries -, so that no new operations can be
  190. * started on the connector. Also makes sure all currently pending
  191. * operations finish before returing.
  192. */
  193. void (*unregister)(struct intel_connector *);
  194. /* Panel info for eDP and LVDS */
  195. struct intel_panel panel;
  196. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  197. struct edid *edid;
  198. struct edid *detect_edid;
  199. /* since POLL and HPD connectors may use the same HPD line keep the native
  200. state of connector->polled in case hotplug storm detection changes it */
  201. u8 polled;
  202. void *port; /* store this opaque as its illegal to dereference it */
  203. struct intel_dp *mst_port;
  204. };
  205. typedef struct dpll {
  206. /* given values */
  207. int n;
  208. int m1, m2;
  209. int p1, p2;
  210. /* derived values */
  211. int dot;
  212. int vco;
  213. int m;
  214. int p;
  215. } intel_clock_t;
  216. struct intel_plane_state {
  217. struct drm_crtc *crtc;
  218. struct drm_framebuffer *fb;
  219. struct drm_rect src;
  220. struct drm_rect dst;
  221. struct drm_rect clip;
  222. struct drm_rect orig_src;
  223. struct drm_rect orig_dst;
  224. bool visible;
  225. };
  226. struct intel_plane_config {
  227. bool tiled;
  228. int size;
  229. u32 base;
  230. };
  231. struct intel_crtc_config {
  232. /**
  233. * quirks - bitfield with hw state readout quirks
  234. *
  235. * For various reasons the hw state readout code might not be able to
  236. * completely faithfully read out the current state. These cases are
  237. * tracked with quirk flags so that fastboot and state checker can act
  238. * accordingly.
  239. */
  240. #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
  241. #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
  242. unsigned long quirks;
  243. /* User requested mode, only valid as a starting point to
  244. * compute adjusted_mode, except in the case of (S)DVO where
  245. * it's also for the output timings of the (S)DVO chip.
  246. * adjusted_mode will then correspond to the S(DVO) chip's
  247. * preferred input timings. */
  248. struct drm_display_mode requested_mode;
  249. /* Actual pipe timings ie. what we program into the pipe timing
  250. * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
  251. struct drm_display_mode adjusted_mode;
  252. /* Pipe source size (ie. panel fitter input size)
  253. * All planes will be positioned inside this space,
  254. * and get clipped at the edges. */
  255. int pipe_src_w, pipe_src_h;
  256. /* Whether to set up the PCH/FDI. Note that we never allow sharing
  257. * between pch encoders and cpu encoders. */
  258. bool has_pch_encoder;
  259. /* CPU Transcoder for the pipe. Currently this can only differ from the
  260. * pipe on Haswell (where we have a special eDP transcoder). */
  261. enum transcoder cpu_transcoder;
  262. /*
  263. * Use reduced/limited/broadcast rbg range, compressing from the full
  264. * range fed into the crtcs.
  265. */
  266. bool limited_color_range;
  267. /* DP has a bunch of special case unfortunately, so mark the pipe
  268. * accordingly. */
  269. bool has_dp_encoder;
  270. /* Whether we should send NULL infoframes. Required for audio. */
  271. bool has_hdmi_sink;
  272. /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
  273. * has_dp_encoder is set. */
  274. bool has_audio;
  275. /*
  276. * Enable dithering, used when the selected pipe bpp doesn't match the
  277. * plane bpp.
  278. */
  279. bool dither;
  280. /* Controls for the clock computation, to override various stages. */
  281. bool clock_set;
  282. /* SDVO TV has a bunch of special case. To make multifunction encoders
  283. * work correctly, we need to track this at runtime.*/
  284. bool sdvo_tv_clock;
  285. /*
  286. * crtc bandwidth limit, don't increase pipe bpp or clock if not really
  287. * required. This is set in the 2nd loop of calling encoder's
  288. * ->compute_config if the first pick doesn't work out.
  289. */
  290. bool bw_constrained;
  291. /* Settings for the intel dpll used on pretty much everything but
  292. * haswell. */
  293. struct dpll dpll;
  294. /* Selected dpll when shared or DPLL_ID_PRIVATE. */
  295. enum intel_dpll_id shared_dpll;
  296. /* PORT_CLK_SEL for DDI ports. */
  297. uint32_t ddi_pll_sel;
  298. /* Actual register state of the dpll, for shared dpll cross-checking. */
  299. struct intel_dpll_hw_state dpll_hw_state;
  300. int pipe_bpp;
  301. struct intel_link_m_n dp_m_n;
  302. /* m2_n2 for eDP downclock */
  303. struct intel_link_m_n dp_m2_n2;
  304. bool has_drrs;
  305. /*
  306. * Frequence the dpll for the port should run at. Differs from the
  307. * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
  308. * already multiplied by pixel_multiplier.
  309. */
  310. int port_clock;
  311. /* Used by SDVO (and if we ever fix it, HDMI). */
  312. unsigned pixel_multiplier;
  313. /* Panel fitter controls for gen2-gen4 + VLV */
  314. struct {
  315. u32 control;
  316. u32 pgm_ratios;
  317. u32 lvds_border_bits;
  318. } gmch_pfit;
  319. /* Panel fitter placement and size for Ironlake+ */
  320. struct {
  321. u32 pos;
  322. u32 size;
  323. bool enabled;
  324. bool force_thru;
  325. } pch_pfit;
  326. /* FDI configuration, only valid if has_pch_encoder is set. */
  327. int fdi_lanes;
  328. struct intel_link_m_n fdi_m_n;
  329. bool ips_enabled;
  330. bool double_wide;
  331. bool dp_encoder_is_mst;
  332. int pbn;
  333. };
  334. struct intel_pipe_wm {
  335. struct intel_wm_level wm[5];
  336. uint32_t linetime;
  337. bool fbc_wm_enabled;
  338. bool pipe_enabled;
  339. bool sprites_enabled;
  340. bool sprites_scaled;
  341. };
  342. enum intel_mmio_flip_status {
  343. INTEL_MMIO_FLIP_IDLE = 0,
  344. INTEL_MMIO_FLIP_WAIT_RING,
  345. INTEL_MMIO_FLIP_WORK_SCHEDULED,
  346. };
  347. struct intel_mmio_flip {
  348. u32 seqno;
  349. u32 ring_id;
  350. enum intel_mmio_flip_status status;
  351. struct work_struct work;
  352. };
  353. struct skl_pipe_wm {
  354. struct skl_wm_level wm[8];
  355. struct skl_wm_level trans_wm;
  356. uint32_t linetime;
  357. };
  358. struct intel_crtc {
  359. struct drm_crtc base;
  360. enum pipe pipe;
  361. enum plane plane;
  362. u8 lut_r[256], lut_g[256], lut_b[256];
  363. /*
  364. * Whether the crtc and the connected output pipeline is active. Implies
  365. * that crtc->enabled is set, i.e. the current mode configuration has
  366. * some outputs connected to this crtc.
  367. */
  368. bool active;
  369. unsigned long enabled_power_domains;
  370. bool primary_enabled; /* is the primary plane (partially) visible? */
  371. bool lowfreq_avail;
  372. struct intel_overlay *overlay;
  373. struct intel_unpin_work *unpin_work;
  374. atomic_t unpin_work_count;
  375. /* Display surface base address adjustement for pageflips. Note that on
  376. * gen4+ this only adjusts up to a tile, offsets within a tile are
  377. * handled in the hw itself (with the TILEOFF register). */
  378. unsigned long dspaddr_offset;
  379. struct drm_i915_gem_object *cursor_bo;
  380. uint32_t cursor_addr;
  381. int16_t cursor_width, cursor_height;
  382. uint32_t cursor_cntl;
  383. uint32_t cursor_size;
  384. uint32_t cursor_base;
  385. struct intel_plane_config plane_config;
  386. struct intel_crtc_config config;
  387. struct intel_crtc_config *new_config;
  388. bool new_enabled;
  389. /* reset counter value when the last flip was submitted */
  390. unsigned int reset_counter;
  391. /* Access to these should be protected by dev_priv->irq_lock. */
  392. bool cpu_fifo_underrun_disabled;
  393. bool pch_fifo_underrun_disabled;
  394. /* per-pipe watermark state */
  395. struct {
  396. /* watermarks currently being used */
  397. struct intel_pipe_wm active;
  398. /* SKL wm values currently in use */
  399. struct skl_pipe_wm skl_active;
  400. } wm;
  401. int scanline_offset;
  402. struct intel_mmio_flip mmio_flip;
  403. };
  404. struct intel_plane_wm_parameters {
  405. uint32_t horiz_pixels;
  406. uint32_t vert_pixels;
  407. uint8_t bytes_per_pixel;
  408. bool enabled;
  409. bool scaled;
  410. };
  411. struct intel_plane {
  412. struct drm_plane base;
  413. int plane;
  414. enum pipe pipe;
  415. struct drm_i915_gem_object *obj;
  416. bool can_scale;
  417. int max_downscale;
  418. int crtc_x, crtc_y;
  419. unsigned int crtc_w, crtc_h;
  420. uint32_t src_x, src_y;
  421. uint32_t src_w, src_h;
  422. unsigned int rotation;
  423. /* Since we need to change the watermarks before/after
  424. * enabling/disabling the planes, we need to store the parameters here
  425. * as the other pieces of the struct may not reflect the values we want
  426. * for the watermark calculations. Currently only Haswell uses this.
  427. */
  428. struct intel_plane_wm_parameters wm;
  429. void (*update_plane)(struct drm_plane *plane,
  430. struct drm_crtc *crtc,
  431. struct drm_framebuffer *fb,
  432. struct drm_i915_gem_object *obj,
  433. int crtc_x, int crtc_y,
  434. unsigned int crtc_w, unsigned int crtc_h,
  435. uint32_t x, uint32_t y,
  436. uint32_t src_w, uint32_t src_h);
  437. void (*disable_plane)(struct drm_plane *plane,
  438. struct drm_crtc *crtc);
  439. int (*update_colorkey)(struct drm_plane *plane,
  440. struct drm_intel_sprite_colorkey *key);
  441. void (*get_colorkey)(struct drm_plane *plane,
  442. struct drm_intel_sprite_colorkey *key);
  443. };
  444. struct intel_watermark_params {
  445. unsigned long fifo_size;
  446. unsigned long max_wm;
  447. unsigned long default_wm;
  448. unsigned long guard_size;
  449. unsigned long cacheline_size;
  450. };
  451. struct cxsr_latency {
  452. int is_desktop;
  453. int is_ddr3;
  454. unsigned long fsb_freq;
  455. unsigned long mem_freq;
  456. unsigned long display_sr;
  457. unsigned long display_hpll_disable;
  458. unsigned long cursor_sr;
  459. unsigned long cursor_hpll_disable;
  460. };
  461. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  462. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  463. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  464. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  465. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  466. #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
  467. struct intel_hdmi {
  468. u32 hdmi_reg;
  469. int ddc_bus;
  470. uint32_t color_range;
  471. bool color_range_auto;
  472. bool has_hdmi_sink;
  473. bool has_audio;
  474. enum hdmi_force_audio force_audio;
  475. bool rgb_quant_range_selectable;
  476. enum hdmi_picture_aspect aspect_ratio;
  477. void (*write_infoframe)(struct drm_encoder *encoder,
  478. enum hdmi_infoframe_type type,
  479. const void *frame, ssize_t len);
  480. void (*set_infoframes)(struct drm_encoder *encoder,
  481. bool enable,
  482. struct drm_display_mode *adjusted_mode);
  483. };
  484. struct intel_dp_mst_encoder;
  485. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  486. /**
  487. * HIGH_RR is the highest eDP panel refresh rate read from EDID
  488. * LOW_RR is the lowest eDP panel refresh rate found from EDID
  489. * parsing for same resolution.
  490. */
  491. enum edp_drrs_refresh_rate_type {
  492. DRRS_HIGH_RR,
  493. DRRS_LOW_RR,
  494. DRRS_MAX_RR, /* RR count */
  495. };
  496. struct intel_dp {
  497. uint32_t output_reg;
  498. uint32_t aux_ch_ctl_reg;
  499. uint32_t DP;
  500. bool has_audio;
  501. enum hdmi_force_audio force_audio;
  502. uint32_t color_range;
  503. bool color_range_auto;
  504. uint8_t link_bw;
  505. uint8_t lane_count;
  506. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  507. uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
  508. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  509. struct drm_dp_aux aux;
  510. uint8_t train_set[4];
  511. int panel_power_up_delay;
  512. int panel_power_down_delay;
  513. int panel_power_cycle_delay;
  514. int backlight_on_delay;
  515. int backlight_off_delay;
  516. struct delayed_work panel_vdd_work;
  517. bool want_panel_vdd;
  518. unsigned long last_power_cycle;
  519. unsigned long last_power_on;
  520. unsigned long last_backlight_off;
  521. struct notifier_block edp_notifier;
  522. /*
  523. * Pipe whose power sequencer is currently locked into
  524. * this port. Only relevant on VLV/CHV.
  525. */
  526. enum pipe pps_pipe;
  527. struct edp_power_seq pps_delays;
  528. bool use_tps3;
  529. bool can_mst; /* this port supports mst */
  530. bool is_mst;
  531. int active_mst_links;
  532. /* connector directly attached - won't be use for modeset in mst world */
  533. struct intel_connector *attached_connector;
  534. /* mst connector list */
  535. struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
  536. struct drm_dp_mst_topology_mgr mst_mgr;
  537. uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
  538. /*
  539. * This function returns the value we have to program the AUX_CTL
  540. * register with to kick off an AUX transaction.
  541. */
  542. uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
  543. bool has_aux_irq,
  544. int send_bytes,
  545. uint32_t aux_clock_divider);
  546. struct {
  547. enum drrs_support_type type;
  548. enum edp_drrs_refresh_rate_type refresh_rate_type;
  549. struct mutex mutex;
  550. } drrs_state;
  551. };
  552. struct intel_digital_port {
  553. struct intel_encoder base;
  554. enum port port;
  555. u32 saved_port_bits;
  556. struct intel_dp dp;
  557. struct intel_hdmi hdmi;
  558. bool (*hpd_pulse)(struct intel_digital_port *, bool);
  559. };
  560. struct intel_dp_mst_encoder {
  561. struct intel_encoder base;
  562. enum pipe pipe;
  563. struct intel_digital_port *primary;
  564. void *port; /* store this opaque as its illegal to dereference it */
  565. };
  566. static inline int
  567. vlv_dport_to_channel(struct intel_digital_port *dport)
  568. {
  569. switch (dport->port) {
  570. case PORT_B:
  571. case PORT_D:
  572. return DPIO_CH0;
  573. case PORT_C:
  574. return DPIO_CH1;
  575. default:
  576. BUG();
  577. }
  578. }
  579. static inline int
  580. vlv_pipe_to_channel(enum pipe pipe)
  581. {
  582. switch (pipe) {
  583. case PIPE_A:
  584. case PIPE_C:
  585. return DPIO_CH0;
  586. case PIPE_B:
  587. return DPIO_CH1;
  588. default:
  589. BUG();
  590. }
  591. }
  592. static inline struct drm_crtc *
  593. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  594. {
  595. struct drm_i915_private *dev_priv = dev->dev_private;
  596. return dev_priv->pipe_to_crtc_mapping[pipe];
  597. }
  598. static inline struct drm_crtc *
  599. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. return dev_priv->plane_to_crtc_mapping[plane];
  603. }
  604. struct intel_unpin_work {
  605. struct work_struct work;
  606. struct drm_crtc *crtc;
  607. struct drm_i915_gem_object *old_fb_obj;
  608. struct drm_i915_gem_object *pending_flip_obj;
  609. struct drm_pending_vblank_event *event;
  610. atomic_t pending;
  611. #define INTEL_FLIP_INACTIVE 0
  612. #define INTEL_FLIP_PENDING 1
  613. #define INTEL_FLIP_COMPLETE 2
  614. u32 flip_count;
  615. u32 gtt_offset;
  616. struct intel_engine_cs *flip_queued_ring;
  617. u32 flip_queued_seqno;
  618. int flip_queued_vblank;
  619. int flip_ready_vblank;
  620. bool enable_stall_check;
  621. };
  622. struct intel_set_config {
  623. struct drm_encoder **save_connector_encoders;
  624. struct drm_crtc **save_encoder_crtcs;
  625. bool *save_crtc_enabled;
  626. bool fb_changed;
  627. bool mode_changed;
  628. };
  629. struct intel_load_detect_pipe {
  630. struct drm_framebuffer *release_fb;
  631. bool load_detect_temp;
  632. int dpms_mode;
  633. };
  634. static inline struct intel_encoder *
  635. intel_attached_encoder(struct drm_connector *connector)
  636. {
  637. return to_intel_connector(connector)->encoder;
  638. }
  639. static inline struct intel_digital_port *
  640. enc_to_dig_port(struct drm_encoder *encoder)
  641. {
  642. return container_of(encoder, struct intel_digital_port, base.base);
  643. }
  644. static inline struct intel_dp_mst_encoder *
  645. enc_to_mst(struct drm_encoder *encoder)
  646. {
  647. return container_of(encoder, struct intel_dp_mst_encoder, base.base);
  648. }
  649. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  650. {
  651. return &enc_to_dig_port(encoder)->dp;
  652. }
  653. static inline struct intel_digital_port *
  654. dp_to_dig_port(struct intel_dp *intel_dp)
  655. {
  656. return container_of(intel_dp, struct intel_digital_port, dp);
  657. }
  658. static inline struct intel_digital_port *
  659. hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
  660. {
  661. return container_of(intel_hdmi, struct intel_digital_port, hdmi);
  662. }
  663. /*
  664. * Returns the number of planes for this pipe, ie the number of sprites + 1
  665. * (primary plane). This doesn't count the cursor plane then.
  666. */
  667. static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
  668. {
  669. return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
  670. }
  671. /* intel_fifo_underrun.c */
  672. bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  673. enum pipe pipe, bool enable);
  674. bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  675. enum transcoder pch_transcoder,
  676. bool enable);
  677. void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  678. enum pipe pipe);
  679. void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  680. enum transcoder pch_transcoder);
  681. void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
  682. /* i915_irq.c */
  683. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  684. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  685. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  686. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  687. void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  688. void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  689. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
  690. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
  691. static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
  692. {
  693. /*
  694. * We only use drm_irq_uninstall() at unload and VT switch, so
  695. * this is the only thing we need to check.
  696. */
  697. return dev_priv->pm.irqs_enabled;
  698. }
  699. int intel_get_crtc_scanline(struct intel_crtc *crtc);
  700. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
  701. /* intel_crt.c */
  702. void intel_crt_init(struct drm_device *dev);
  703. /* intel_ddi.c */
  704. void intel_prepare_ddi(struct drm_device *dev);
  705. void hsw_fdi_link_train(struct drm_crtc *crtc);
  706. void intel_ddi_init(struct drm_device *dev, enum port port);
  707. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
  708. bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
  709. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  710. void intel_ddi_pll_init(struct drm_device *dev);
  711. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
  712. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  713. enum transcoder cpu_transcoder);
  714. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  715. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  716. bool intel_ddi_pll_select(struct intel_crtc *crtc);
  717. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  718. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  719. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
  720. void intel_ddi_fdi_disable(struct drm_crtc *crtc);
  721. void intel_ddi_get_config(struct intel_encoder *encoder,
  722. struct intel_crtc_config *pipe_config);
  723. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
  724. void intel_ddi_clock_get(struct intel_encoder *encoder,
  725. struct intel_crtc_config *pipe_config);
  726. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
  727. /* intel_frontbuffer.c */
  728. void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
  729. struct intel_engine_cs *ring);
  730. void intel_frontbuffer_flip_prepare(struct drm_device *dev,
  731. unsigned frontbuffer_bits);
  732. void intel_frontbuffer_flip_complete(struct drm_device *dev,
  733. unsigned frontbuffer_bits);
  734. void intel_frontbuffer_flush(struct drm_device *dev,
  735. unsigned frontbuffer_bits);
  736. /**
  737. * intel_frontbuffer_flip - synchronous frontbuffer flip
  738. * @dev: DRM device
  739. * @frontbuffer_bits: frontbuffer plane tracking bits
  740. *
  741. * This function gets called after scheduling a flip on @obj. This is for
  742. * synchronous plane updates which will happen on the next vblank and which will
  743. * not get delayed by pending gpu rendering.
  744. *
  745. * Can be called without any locks held.
  746. */
  747. static inline
  748. void intel_frontbuffer_flip(struct drm_device *dev,
  749. unsigned frontbuffer_bits)
  750. {
  751. intel_frontbuffer_flush(dev, frontbuffer_bits);
  752. }
  753. void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
  754. /* intel_audio.c */
  755. void intel_init_audio(struct drm_device *dev);
  756. void intel_audio_codec_enable(struct intel_encoder *encoder);
  757. void intel_audio_codec_disable(struct intel_encoder *encoder);
  758. /* intel_display.c */
  759. const char *intel_output_name(int output);
  760. bool intel_has_pending_fb_unpin(struct drm_device *dev);
  761. int intel_pch_rawclk(struct drm_device *dev);
  762. void intel_mark_busy(struct drm_device *dev);
  763. void intel_mark_idle(struct drm_device *dev);
  764. void intel_crtc_restore_mode(struct drm_crtc *crtc);
  765. void intel_crtc_control(struct drm_crtc *crtc, bool enable);
  766. void intel_crtc_update_dpms(struct drm_crtc *crtc);
  767. void intel_encoder_destroy(struct drm_encoder *encoder);
  768. void intel_connector_dpms(struct drm_connector *, int mode);
  769. bool intel_connector_get_hw_state(struct intel_connector *connector);
  770. void intel_modeset_check_state(struct drm_device *dev);
  771. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  772. struct intel_digital_port *port);
  773. void intel_connector_attach_encoder(struct intel_connector *connector,
  774. struct intel_encoder *encoder);
  775. struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  776. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  777. struct drm_crtc *crtc);
  778. enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
  779. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  780. struct drm_file *file_priv);
  781. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  782. enum pipe pipe);
  783. bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
  784. static inline void
  785. intel_wait_for_vblank(struct drm_device *dev, int pipe)
  786. {
  787. drm_wait_one_vblank(dev, pipe);
  788. }
  789. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
  790. void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
  791. struct intel_digital_port *dport);
  792. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  793. struct drm_display_mode *mode,
  794. struct intel_load_detect_pipe *old,
  795. struct drm_modeset_acquire_ctx *ctx);
  796. void intel_release_load_detect_pipe(struct drm_connector *connector,
  797. struct intel_load_detect_pipe *old);
  798. int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
  799. struct drm_framebuffer *fb,
  800. struct intel_engine_cs *pipelined);
  801. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  802. struct drm_framebuffer *
  803. __intel_framebuffer_create(struct drm_device *dev,
  804. struct drm_mode_fb_cmd2 *mode_cmd,
  805. struct drm_i915_gem_object *obj);
  806. void intel_prepare_page_flip(struct drm_device *dev, int plane);
  807. void intel_finish_page_flip(struct drm_device *dev, int pipe);
  808. void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  809. void intel_check_page_flip(struct drm_device *dev, int pipe);
  810. /* shared dpll functions */
  811. struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
  812. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  813. struct intel_shared_dpll *pll,
  814. bool state);
  815. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  816. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  817. struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
  818. void intel_put_shared_dpll(struct intel_crtc *crtc);
  819. void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
  820. const struct dpll *dpll);
  821. void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
  822. /* modesetting asserts */
  823. void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  824. enum pipe pipe);
  825. void assert_pll(struct drm_i915_private *dev_priv,
  826. enum pipe pipe, bool state);
  827. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  828. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  829. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  830. enum pipe pipe, bool state);
  831. #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
  832. #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
  833. void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
  834. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  835. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  836. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  837. unsigned int tiling_mode,
  838. unsigned int bpp,
  839. unsigned int pitch);
  840. void intel_display_handle_reset(struct drm_device *dev);
  841. void hsw_enable_pc8(struct drm_i915_private *dev_priv);
  842. void hsw_disable_pc8(struct drm_i915_private *dev_priv);
  843. void intel_dp_get_m_n(struct intel_crtc *crtc,
  844. struct intel_crtc_config *pipe_config);
  845. void intel_dp_set_m_n(struct intel_crtc *crtc);
  846. int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
  847. void
  848. ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  849. int dotclock);
  850. bool intel_crtc_active(struct drm_crtc *crtc);
  851. void hsw_enable_ips(struct intel_crtc *crtc);
  852. void hsw_disable_ips(struct intel_crtc *crtc);
  853. enum intel_display_power_domain
  854. intel_display_port_power_domain(struct intel_encoder *intel_encoder);
  855. void intel_mode_from_pipe_config(struct drm_display_mode *mode,
  856. struct intel_crtc_config *pipe_config);
  857. int intel_format_to_fourcc(int format);
  858. void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
  859. void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
  860. /* intel_dp.c */
  861. void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
  862. bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  863. struct intel_connector *intel_connector);
  864. void intel_dp_start_link_train(struct intel_dp *intel_dp);
  865. void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  866. void intel_dp_stop_link_train(struct intel_dp *intel_dp);
  867. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  868. void intel_dp_encoder_destroy(struct drm_encoder *encoder);
  869. void intel_dp_check_link_status(struct intel_dp *intel_dp);
  870. int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
  871. bool intel_dp_compute_config(struct intel_encoder *encoder,
  872. struct intel_crtc_config *pipe_config);
  873. bool intel_dp_is_edp(struct drm_device *dev, enum port port);
  874. bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
  875. bool long_hpd);
  876. void intel_edp_backlight_on(struct intel_dp *intel_dp);
  877. void intel_edp_backlight_off(struct intel_dp *intel_dp);
  878. void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
  879. void intel_edp_panel_on(struct intel_dp *intel_dp);
  880. void intel_edp_panel_off(struct intel_dp *intel_dp);
  881. void intel_edp_psr_enable(struct intel_dp *intel_dp);
  882. void intel_edp_psr_disable(struct intel_dp *intel_dp);
  883. void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
  884. void intel_edp_psr_invalidate(struct drm_device *dev,
  885. unsigned frontbuffer_bits);
  886. void intel_edp_psr_flush(struct drm_device *dev,
  887. unsigned frontbuffer_bits);
  888. void intel_edp_psr_init(struct drm_device *dev);
  889. void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
  890. void intel_dp_mst_suspend(struct drm_device *dev);
  891. void intel_dp_mst_resume(struct drm_device *dev);
  892. int intel_dp_max_link_bw(struct intel_dp *intel_dp);
  893. void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
  894. void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
  895. /* intel_dp_mst.c */
  896. int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
  897. void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
  898. /* intel_dsi.c */
  899. void intel_dsi_init(struct drm_device *dev);
  900. /* intel_dvo.c */
  901. void intel_dvo_init(struct drm_device *dev);
  902. /* legacy fbdev emulation in intel_fbdev.c */
  903. #ifdef CONFIG_DRM_I915_FBDEV
  904. extern int intel_fbdev_init(struct drm_device *dev);
  905. extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
  906. extern void intel_fbdev_fini(struct drm_device *dev);
  907. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
  908. extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
  909. extern void intel_fbdev_restore_mode(struct drm_device *dev);
  910. #else
  911. static inline int intel_fbdev_init(struct drm_device *dev)
  912. {
  913. return 0;
  914. }
  915. static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
  916. {
  917. }
  918. static inline void intel_fbdev_fini(struct drm_device *dev)
  919. {
  920. }
  921. static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
  922. {
  923. }
  924. static inline void intel_fbdev_restore_mode(struct drm_device *dev)
  925. {
  926. }
  927. #endif
  928. /* intel_hdmi.c */
  929. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
  930. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  931. struct intel_connector *intel_connector);
  932. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  933. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  934. struct intel_crtc_config *pipe_config);
  935. /* intel_lvds.c */
  936. void intel_lvds_init(struct drm_device *dev);
  937. bool intel_is_dual_link_lvds(struct drm_device *dev);
  938. /* intel_modes.c */
  939. int intel_connector_update_modes(struct drm_connector *connector,
  940. struct edid *edid);
  941. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  942. void intel_attach_force_audio_property(struct drm_connector *connector);
  943. void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  944. /* intel_overlay.c */
  945. void intel_setup_overlay(struct drm_device *dev);
  946. void intel_cleanup_overlay(struct drm_device *dev);
  947. int intel_overlay_switch_off(struct intel_overlay *overlay);
  948. int intel_overlay_put_image(struct drm_device *dev, void *data,
  949. struct drm_file *file_priv);
  950. int intel_overlay_attrs(struct drm_device *dev, void *data,
  951. struct drm_file *file_priv);
  952. /* intel_panel.c */
  953. int intel_panel_init(struct intel_panel *panel,
  954. struct drm_display_mode *fixed_mode,
  955. struct drm_display_mode *downclock_mode);
  956. void intel_panel_fini(struct intel_panel *panel);
  957. void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
  958. struct drm_display_mode *adjusted_mode);
  959. void intel_pch_panel_fitting(struct intel_crtc *crtc,
  960. struct intel_crtc_config *pipe_config,
  961. int fitting_mode);
  962. void intel_gmch_panel_fitting(struct intel_crtc *crtc,
  963. struct intel_crtc_config *pipe_config,
  964. int fitting_mode);
  965. void intel_panel_set_backlight_acpi(struct intel_connector *connector,
  966. u32 level, u32 max);
  967. int intel_panel_setup_backlight(struct drm_connector *connector);
  968. void intel_panel_enable_backlight(struct intel_connector *connector);
  969. void intel_panel_disable_backlight(struct intel_connector *connector);
  970. void intel_panel_destroy_backlight(struct drm_connector *connector);
  971. void intel_panel_init_backlight_funcs(struct drm_device *dev);
  972. enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  973. extern struct drm_display_mode *intel_find_panel_downclock(
  974. struct drm_device *dev,
  975. struct drm_display_mode *fixed_mode,
  976. struct drm_connector *connector);
  977. /* intel_runtime_pm.c */
  978. int intel_power_domains_init(struct drm_i915_private *);
  979. void intel_power_domains_fini(struct drm_i915_private *);
  980. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
  981. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
  982. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  983. enum intel_display_power_domain domain);
  984. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  985. enum intel_display_power_domain domain);
  986. void intel_display_power_get(struct drm_i915_private *dev_priv,
  987. enum intel_display_power_domain domain);
  988. void intel_display_power_put(struct drm_i915_private *dev_priv,
  989. enum intel_display_power_domain domain);
  990. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
  991. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
  992. void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
  993. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
  994. void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
  995. void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
  996. /* intel_pm.c */
  997. void intel_init_clock_gating(struct drm_device *dev);
  998. void intel_suspend_hw(struct drm_device *dev);
  999. int ilk_wm_max_level(const struct drm_device *dev);
  1000. void intel_update_watermarks(struct drm_crtc *crtc);
  1001. void intel_update_sprite_watermarks(struct drm_plane *plane,
  1002. struct drm_crtc *crtc,
  1003. uint32_t sprite_width,
  1004. uint32_t sprite_height,
  1005. int pixel_size,
  1006. bool enabled, bool scaled);
  1007. void intel_init_pm(struct drm_device *dev);
  1008. void intel_pm_setup(struct drm_device *dev);
  1009. bool intel_fbc_enabled(struct drm_device *dev);
  1010. void intel_update_fbc(struct drm_device *dev);
  1011. void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  1012. void intel_gpu_ips_teardown(void);
  1013. void intel_init_gt_powersave(struct drm_device *dev);
  1014. void intel_cleanup_gt_powersave(struct drm_device *dev);
  1015. void intel_enable_gt_powersave(struct drm_device *dev);
  1016. void intel_disable_gt_powersave(struct drm_device *dev);
  1017. void intel_suspend_gt_powersave(struct drm_device *dev);
  1018. void intel_reset_gt_powersave(struct drm_device *dev);
  1019. void ironlake_teardown_rc6(struct drm_device *dev);
  1020. void gen6_update_ring_freq(struct drm_device *dev);
  1021. void gen6_rps_idle(struct drm_i915_private *dev_priv);
  1022. void gen6_rps_boost(struct drm_i915_private *dev_priv);
  1023. void ilk_wm_get_hw_state(struct drm_device *dev);
  1024. /* intel_sdvo.c */
  1025. bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
  1026. /* intel_sprite.c */
  1027. int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
  1028. void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
  1029. enum plane plane);
  1030. int intel_plane_set_property(struct drm_plane *plane,
  1031. struct drm_property *prop,
  1032. uint64_t val);
  1033. int intel_plane_restore(struct drm_plane *plane);
  1034. void intel_plane_disable(struct drm_plane *plane);
  1035. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv);
  1037. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  1038. struct drm_file *file_priv);
  1039. bool intel_pipe_update_start(struct intel_crtc *crtc,
  1040. uint32_t *start_vbl_count);
  1041. void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
  1042. /* intel_tv.c */
  1043. void intel_tv_init(struct drm_device *dev);
  1044. #endif /* __INTEL_DRV_H__ */