qp.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. struct umr_wr {
  67. u64 virt_addr;
  68. struct ib_pd *pd;
  69. unsigned int page_shift;
  70. unsigned int npages;
  71. u32 length;
  72. int access_flags;
  73. u32 mkey;
  74. };
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_qp1(enum ib_qp_type qp_type)
  80. {
  81. return qp_type == IB_QPT_GSI;
  82. }
  83. static int is_sqp(enum ib_qp_type qp_type)
  84. {
  85. return is_qp0(qp_type) || is_qp1(qp_type);
  86. }
  87. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  88. {
  89. return mlx5_buf_offset(&qp->buf, offset);
  90. }
  91. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  94. }
  95. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  98. }
  99. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  100. {
  101. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  102. struct ib_event event;
  103. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  104. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  105. if (ibqp->event_handler) {
  106. event.device = ibqp->device;
  107. event.element.qp = ibqp;
  108. switch (type) {
  109. case MLX5_EVENT_TYPE_PATH_MIG:
  110. event.event = IB_EVENT_PATH_MIG;
  111. break;
  112. case MLX5_EVENT_TYPE_COMM_EST:
  113. event.event = IB_EVENT_COMM_EST;
  114. break;
  115. case MLX5_EVENT_TYPE_SQ_DRAINED:
  116. event.event = IB_EVENT_SQ_DRAINED;
  117. break;
  118. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  119. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  120. break;
  121. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  122. event.event = IB_EVENT_QP_FATAL;
  123. break;
  124. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  125. event.event = IB_EVENT_PATH_MIG_ERR;
  126. break;
  127. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  128. event.event = IB_EVENT_QP_REQ_ERR;
  129. break;
  130. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  131. event.event = IB_EVENT_QP_ACCESS_ERR;
  132. break;
  133. default:
  134. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  135. return;
  136. }
  137. ibqp->event_handler(&event, ibqp->qp_context);
  138. }
  139. }
  140. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  141. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  142. {
  143. int wqe_size;
  144. int wq_size;
  145. /* Sanity check RQ size before proceeding */
  146. if (cap->max_recv_wr > dev->mdev.caps.max_wqes)
  147. return -EINVAL;
  148. if (!has_rq) {
  149. qp->rq.max_gs = 0;
  150. qp->rq.wqe_cnt = 0;
  151. qp->rq.wqe_shift = 0;
  152. } else {
  153. if (ucmd) {
  154. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  155. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  156. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  157. qp->rq.max_post = qp->rq.wqe_cnt;
  158. } else {
  159. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  160. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  161. wqe_size = roundup_pow_of_two(wqe_size);
  162. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  163. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  164. qp->rq.wqe_cnt = wq_size / wqe_size;
  165. if (wqe_size > dev->mdev.caps.max_rq_desc_sz) {
  166. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  167. wqe_size,
  168. dev->mdev.caps.max_rq_desc_sz);
  169. return -EINVAL;
  170. }
  171. qp->rq.wqe_shift = ilog2(wqe_size);
  172. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  173. qp->rq.max_post = qp->rq.wqe_cnt;
  174. }
  175. }
  176. return 0;
  177. }
  178. static int sq_overhead(enum ib_qp_type qp_type)
  179. {
  180. int size = 0;
  181. switch (qp_type) {
  182. case IB_QPT_XRC_INI:
  183. size += sizeof(struct mlx5_wqe_xrc_seg);
  184. /* fall through */
  185. case IB_QPT_RC:
  186. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  187. sizeof(struct mlx5_wqe_atomic_seg) +
  188. sizeof(struct mlx5_wqe_raddr_seg);
  189. break;
  190. case IB_QPT_XRC_TGT:
  191. return 0;
  192. case IB_QPT_UC:
  193. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  194. sizeof(struct mlx5_wqe_raddr_seg) +
  195. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  196. sizeof(struct mlx5_mkey_seg);
  197. break;
  198. case IB_QPT_UD:
  199. case IB_QPT_SMI:
  200. case IB_QPT_GSI:
  201. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  202. sizeof(struct mlx5_wqe_datagram_seg);
  203. break;
  204. case MLX5_IB_QPT_REG_UMR:
  205. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  206. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  207. sizeof(struct mlx5_mkey_seg);
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. return size;
  213. }
  214. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  215. {
  216. int inl_size = 0;
  217. int size;
  218. size = sq_overhead(attr->qp_type);
  219. if (size < 0)
  220. return size;
  221. if (attr->cap.max_inline_data) {
  222. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  223. attr->cap.max_inline_data;
  224. }
  225. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  226. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  227. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  228. return MLX5_SIG_WQE_SIZE;
  229. else
  230. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  231. }
  232. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  233. struct mlx5_ib_qp *qp)
  234. {
  235. int wqe_size;
  236. int wq_size;
  237. if (!attr->cap.max_send_wr)
  238. return 0;
  239. wqe_size = calc_send_wqe(attr);
  240. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  241. if (wqe_size < 0)
  242. return wqe_size;
  243. if (wqe_size > dev->mdev.caps.max_sq_desc_sz) {
  244. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  245. wqe_size, dev->mdev.caps.max_sq_desc_sz);
  246. return -EINVAL;
  247. }
  248. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  249. sizeof(struct mlx5_wqe_inline_seg);
  250. attr->cap.max_inline_data = qp->max_inline_data;
  251. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  252. qp->signature_en = true;
  253. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  254. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  255. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  256. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  257. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  258. return -ENOMEM;
  259. }
  260. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  261. qp->sq.max_gs = attr->cap.max_send_sge;
  262. qp->sq.max_post = wq_size / wqe_size;
  263. attr->cap.max_send_wr = qp->sq.max_post;
  264. return wq_size;
  265. }
  266. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  267. struct mlx5_ib_qp *qp,
  268. struct mlx5_ib_create_qp *ucmd)
  269. {
  270. int desc_sz = 1 << qp->sq.wqe_shift;
  271. if (desc_sz > dev->mdev.caps.max_sq_desc_sz) {
  272. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  273. desc_sz, dev->mdev.caps.max_sq_desc_sz);
  274. return -EINVAL;
  275. }
  276. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  277. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  278. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  279. return -EINVAL;
  280. }
  281. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  282. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  283. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  284. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  285. return -EINVAL;
  286. }
  287. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  288. (qp->sq.wqe_cnt << 6);
  289. return 0;
  290. }
  291. static int qp_has_rq(struct ib_qp_init_attr *attr)
  292. {
  293. if (attr->qp_type == IB_QPT_XRC_INI ||
  294. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  295. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  296. !attr->cap.max_recv_wr)
  297. return 0;
  298. return 1;
  299. }
  300. static int first_med_uuar(void)
  301. {
  302. return 1;
  303. }
  304. static int next_uuar(int n)
  305. {
  306. n++;
  307. while (((n % 4) & 2))
  308. n++;
  309. return n;
  310. }
  311. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  312. {
  313. int n;
  314. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  315. uuari->num_low_latency_uuars - 1;
  316. return n >= 0 ? n : 0;
  317. }
  318. static int max_uuari(struct mlx5_uuar_info *uuari)
  319. {
  320. return uuari->num_uars * 4;
  321. }
  322. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  323. {
  324. int med;
  325. int i;
  326. int t;
  327. med = num_med_uuar(uuari);
  328. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  329. t++;
  330. if (t == med)
  331. return next_uuar(i);
  332. }
  333. return 0;
  334. }
  335. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  336. {
  337. int i;
  338. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  339. if (!test_bit(i, uuari->bitmap)) {
  340. set_bit(i, uuari->bitmap);
  341. uuari->count[i]++;
  342. return i;
  343. }
  344. }
  345. return -ENOMEM;
  346. }
  347. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  348. {
  349. int minidx = first_med_uuar();
  350. int i;
  351. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  352. if (uuari->count[i] < uuari->count[minidx])
  353. minidx = i;
  354. }
  355. uuari->count[minidx]++;
  356. return minidx;
  357. }
  358. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  359. enum mlx5_ib_latency_class lat)
  360. {
  361. int uuarn = -EINVAL;
  362. mutex_lock(&uuari->lock);
  363. switch (lat) {
  364. case MLX5_IB_LATENCY_CLASS_LOW:
  365. uuarn = 0;
  366. uuari->count[uuarn]++;
  367. break;
  368. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  369. if (uuari->ver < 2)
  370. uuarn = -ENOMEM;
  371. else
  372. uuarn = alloc_med_class_uuar(uuari);
  373. break;
  374. case MLX5_IB_LATENCY_CLASS_HIGH:
  375. if (uuari->ver < 2)
  376. uuarn = -ENOMEM;
  377. else
  378. uuarn = alloc_high_class_uuar(uuari);
  379. break;
  380. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  381. uuarn = 2;
  382. break;
  383. }
  384. mutex_unlock(&uuari->lock);
  385. return uuarn;
  386. }
  387. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  388. {
  389. clear_bit(uuarn, uuari->bitmap);
  390. --uuari->count[uuarn];
  391. }
  392. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  393. {
  394. clear_bit(uuarn, uuari->bitmap);
  395. --uuari->count[uuarn];
  396. }
  397. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  398. {
  399. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  400. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  401. mutex_lock(&uuari->lock);
  402. if (uuarn == 0) {
  403. --uuari->count[uuarn];
  404. goto out;
  405. }
  406. if (uuarn < high_uuar) {
  407. free_med_class_uuar(uuari, uuarn);
  408. goto out;
  409. }
  410. free_high_class_uuar(uuari, uuarn);
  411. out:
  412. mutex_unlock(&uuari->lock);
  413. }
  414. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  415. {
  416. switch (state) {
  417. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  418. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  419. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  420. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  421. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  422. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  423. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  424. default: return -1;
  425. }
  426. }
  427. static int to_mlx5_st(enum ib_qp_type type)
  428. {
  429. switch (type) {
  430. case IB_QPT_RC: return MLX5_QP_ST_RC;
  431. case IB_QPT_UC: return MLX5_QP_ST_UC;
  432. case IB_QPT_UD: return MLX5_QP_ST_UD;
  433. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  434. case IB_QPT_XRC_INI:
  435. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  436. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  437. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  438. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  439. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  440. case IB_QPT_RAW_PACKET:
  441. case IB_QPT_MAX:
  442. default: return -EINVAL;
  443. }
  444. }
  445. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  446. {
  447. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  448. }
  449. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  450. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  451. struct mlx5_create_qp_mbox_in **in,
  452. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  453. {
  454. struct mlx5_ib_ucontext *context;
  455. struct mlx5_ib_create_qp ucmd;
  456. int page_shift = 0;
  457. int uar_index;
  458. int npages;
  459. u32 offset = 0;
  460. int uuarn;
  461. int ncont = 0;
  462. int err;
  463. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  464. if (err) {
  465. mlx5_ib_dbg(dev, "copy failed\n");
  466. return err;
  467. }
  468. context = to_mucontext(pd->uobject->context);
  469. /*
  470. * TBD: should come from the verbs when we have the API
  471. */
  472. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  473. if (uuarn < 0) {
  474. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  475. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  476. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  477. if (uuarn < 0) {
  478. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  479. mlx5_ib_dbg(dev, "reverting to high latency\n");
  480. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  481. if (uuarn < 0) {
  482. mlx5_ib_warn(dev, "uuar allocation failed\n");
  483. return uuarn;
  484. }
  485. }
  486. }
  487. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  488. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  489. err = set_user_buf_size(dev, qp, &ucmd);
  490. if (err)
  491. goto err_uuar;
  492. if (ucmd.buf_addr && qp->buf_size) {
  493. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  494. qp->buf_size, 0, 0);
  495. if (IS_ERR(qp->umem)) {
  496. mlx5_ib_dbg(dev, "umem_get failed\n");
  497. err = PTR_ERR(qp->umem);
  498. goto err_uuar;
  499. }
  500. } else {
  501. qp->umem = NULL;
  502. }
  503. if (qp->umem) {
  504. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  505. &ncont, NULL);
  506. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  507. if (err) {
  508. mlx5_ib_warn(dev, "bad offset\n");
  509. goto err_umem;
  510. }
  511. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  512. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  513. }
  514. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  515. *in = mlx5_vzalloc(*inlen);
  516. if (!*in) {
  517. err = -ENOMEM;
  518. goto err_umem;
  519. }
  520. if (qp->umem)
  521. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  522. (*in)->ctx.log_pg_sz_remote_qpn =
  523. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  524. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  525. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  526. resp->uuar_index = uuarn;
  527. qp->uuarn = uuarn;
  528. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  529. if (err) {
  530. mlx5_ib_dbg(dev, "map failed\n");
  531. goto err_free;
  532. }
  533. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  534. if (err) {
  535. mlx5_ib_dbg(dev, "copy failed\n");
  536. goto err_unmap;
  537. }
  538. qp->create_type = MLX5_QP_USER;
  539. return 0;
  540. err_unmap:
  541. mlx5_ib_db_unmap_user(context, &qp->db);
  542. err_free:
  543. mlx5_vfree(*in);
  544. err_umem:
  545. if (qp->umem)
  546. ib_umem_release(qp->umem);
  547. err_uuar:
  548. free_uuar(&context->uuari, uuarn);
  549. return err;
  550. }
  551. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  552. {
  553. struct mlx5_ib_ucontext *context;
  554. context = to_mucontext(pd->uobject->context);
  555. mlx5_ib_db_unmap_user(context, &qp->db);
  556. if (qp->umem)
  557. ib_umem_release(qp->umem);
  558. free_uuar(&context->uuari, qp->uuarn);
  559. }
  560. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  561. struct ib_qp_init_attr *init_attr,
  562. struct mlx5_ib_qp *qp,
  563. struct mlx5_create_qp_mbox_in **in, int *inlen)
  564. {
  565. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  566. struct mlx5_uuar_info *uuari;
  567. int uar_index;
  568. int uuarn;
  569. int err;
  570. uuari = &dev->mdev.priv.uuari;
  571. if (init_attr->create_flags & ~IB_QP_CREATE_SIGNATURE_EN)
  572. return -EINVAL;
  573. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  574. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  575. uuarn = alloc_uuar(uuari, lc);
  576. if (uuarn < 0) {
  577. mlx5_ib_dbg(dev, "\n");
  578. return -ENOMEM;
  579. }
  580. qp->bf = &uuari->bfs[uuarn];
  581. uar_index = qp->bf->uar->index;
  582. err = calc_sq_size(dev, init_attr, qp);
  583. if (err < 0) {
  584. mlx5_ib_dbg(dev, "err %d\n", err);
  585. goto err_uuar;
  586. }
  587. qp->rq.offset = 0;
  588. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  589. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  590. err = mlx5_buf_alloc(&dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  591. if (err) {
  592. mlx5_ib_dbg(dev, "err %d\n", err);
  593. goto err_uuar;
  594. }
  595. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  596. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  597. *in = mlx5_vzalloc(*inlen);
  598. if (!*in) {
  599. err = -ENOMEM;
  600. goto err_buf;
  601. }
  602. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  603. (*in)->ctx.log_pg_sz_remote_qpn =
  604. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  605. /* Set "fast registration enabled" for all kernel QPs */
  606. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  607. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  608. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  609. err = mlx5_db_alloc(&dev->mdev, &qp->db);
  610. if (err) {
  611. mlx5_ib_dbg(dev, "err %d\n", err);
  612. goto err_free;
  613. }
  614. qp->db.db[0] = 0;
  615. qp->db.db[1] = 0;
  616. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  617. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  618. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  619. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  620. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  621. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  622. !qp->sq.w_list || !qp->sq.wqe_head) {
  623. err = -ENOMEM;
  624. goto err_wrid;
  625. }
  626. qp->create_type = MLX5_QP_KERNEL;
  627. return 0;
  628. err_wrid:
  629. mlx5_db_free(&dev->mdev, &qp->db);
  630. kfree(qp->sq.wqe_head);
  631. kfree(qp->sq.w_list);
  632. kfree(qp->sq.wrid);
  633. kfree(qp->sq.wr_data);
  634. kfree(qp->rq.wrid);
  635. err_free:
  636. mlx5_vfree(*in);
  637. err_buf:
  638. mlx5_buf_free(&dev->mdev, &qp->buf);
  639. err_uuar:
  640. free_uuar(&dev->mdev.priv.uuari, uuarn);
  641. return err;
  642. }
  643. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  644. {
  645. mlx5_db_free(&dev->mdev, &qp->db);
  646. kfree(qp->sq.wqe_head);
  647. kfree(qp->sq.w_list);
  648. kfree(qp->sq.wrid);
  649. kfree(qp->sq.wr_data);
  650. kfree(qp->rq.wrid);
  651. mlx5_buf_free(&dev->mdev, &qp->buf);
  652. free_uuar(&dev->mdev.priv.uuari, qp->bf->uuarn);
  653. }
  654. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  655. {
  656. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  657. (attr->qp_type == IB_QPT_XRC_INI))
  658. return cpu_to_be32(MLX5_SRQ_RQ);
  659. else if (!qp->has_rq)
  660. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  661. else
  662. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  663. }
  664. static int is_connected(enum ib_qp_type qp_type)
  665. {
  666. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  667. return 1;
  668. return 0;
  669. }
  670. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  671. struct ib_qp_init_attr *init_attr,
  672. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  673. {
  674. struct mlx5_ib_resources *devr = &dev->devr;
  675. struct mlx5_ib_create_qp_resp resp;
  676. struct mlx5_create_qp_mbox_in *in;
  677. struct mlx5_ib_create_qp ucmd;
  678. int inlen = sizeof(*in);
  679. int err;
  680. mutex_init(&qp->mutex);
  681. spin_lock_init(&qp->sq.lock);
  682. spin_lock_init(&qp->rq.lock);
  683. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  684. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  685. if (pd && pd->uobject) {
  686. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  687. mlx5_ib_dbg(dev, "copy failed\n");
  688. return -EFAULT;
  689. }
  690. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  691. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  692. } else {
  693. qp->wq_sig = !!wq_signature;
  694. }
  695. qp->has_rq = qp_has_rq(init_attr);
  696. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  697. qp, (pd && pd->uobject) ? &ucmd : NULL);
  698. if (err) {
  699. mlx5_ib_dbg(dev, "err %d\n", err);
  700. return err;
  701. }
  702. if (pd) {
  703. if (pd->uobject) {
  704. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  705. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  706. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  707. mlx5_ib_dbg(dev, "invalid rq params\n");
  708. return -EINVAL;
  709. }
  710. if (ucmd.sq_wqe_count > dev->mdev.caps.max_wqes) {
  711. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  712. ucmd.sq_wqe_count, dev->mdev.caps.max_wqes);
  713. return -EINVAL;
  714. }
  715. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  716. if (err)
  717. mlx5_ib_dbg(dev, "err %d\n", err);
  718. } else {
  719. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  720. if (err)
  721. mlx5_ib_dbg(dev, "err %d\n", err);
  722. else
  723. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  724. }
  725. if (err)
  726. return err;
  727. } else {
  728. in = mlx5_vzalloc(sizeof(*in));
  729. if (!in)
  730. return -ENOMEM;
  731. qp->create_type = MLX5_QP_EMPTY;
  732. }
  733. if (is_sqp(init_attr->qp_type))
  734. qp->port = init_attr->port_num;
  735. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  736. MLX5_QP_PM_MIGRATED << 11);
  737. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  738. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  739. else
  740. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  741. if (qp->wq_sig)
  742. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  743. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  744. int rcqe_sz;
  745. int scqe_sz;
  746. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  747. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  748. if (rcqe_sz == 128)
  749. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  750. else
  751. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  752. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  753. if (scqe_sz == 128)
  754. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  755. else
  756. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  757. }
  758. }
  759. if (qp->rq.wqe_cnt) {
  760. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  761. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  762. }
  763. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  764. if (qp->sq.wqe_cnt)
  765. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  766. else
  767. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  768. /* Set default resources */
  769. switch (init_attr->qp_type) {
  770. case IB_QPT_XRC_TGT:
  771. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  772. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  773. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  774. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  775. break;
  776. case IB_QPT_XRC_INI:
  777. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  778. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  779. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  780. break;
  781. default:
  782. if (init_attr->srq) {
  783. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  784. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  785. } else {
  786. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  787. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  788. }
  789. }
  790. if (init_attr->send_cq)
  791. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  792. if (init_attr->recv_cq)
  793. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  794. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  795. err = mlx5_core_create_qp(&dev->mdev, &qp->mqp, in, inlen);
  796. if (err) {
  797. mlx5_ib_dbg(dev, "create qp failed\n");
  798. goto err_create;
  799. }
  800. mlx5_vfree(in);
  801. /* Hardware wants QPN written in big-endian order (after
  802. * shifting) for send doorbell. Precompute this value to save
  803. * a little bit when posting sends.
  804. */
  805. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  806. qp->mqp.event = mlx5_ib_qp_event;
  807. return 0;
  808. err_create:
  809. if (qp->create_type == MLX5_QP_USER)
  810. destroy_qp_user(pd, qp);
  811. else if (qp->create_type == MLX5_QP_KERNEL)
  812. destroy_qp_kernel(dev, qp);
  813. mlx5_vfree(in);
  814. return err;
  815. }
  816. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  817. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  818. {
  819. if (send_cq) {
  820. if (recv_cq) {
  821. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  822. spin_lock_irq(&send_cq->lock);
  823. spin_lock_nested(&recv_cq->lock,
  824. SINGLE_DEPTH_NESTING);
  825. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  826. spin_lock_irq(&send_cq->lock);
  827. __acquire(&recv_cq->lock);
  828. } else {
  829. spin_lock_irq(&recv_cq->lock);
  830. spin_lock_nested(&send_cq->lock,
  831. SINGLE_DEPTH_NESTING);
  832. }
  833. } else {
  834. spin_lock_irq(&send_cq->lock);
  835. }
  836. } else if (recv_cq) {
  837. spin_lock_irq(&recv_cq->lock);
  838. }
  839. }
  840. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  841. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  842. {
  843. if (send_cq) {
  844. if (recv_cq) {
  845. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  846. spin_unlock(&recv_cq->lock);
  847. spin_unlock_irq(&send_cq->lock);
  848. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  849. __release(&recv_cq->lock);
  850. spin_unlock_irq(&send_cq->lock);
  851. } else {
  852. spin_unlock(&send_cq->lock);
  853. spin_unlock_irq(&recv_cq->lock);
  854. }
  855. } else {
  856. spin_unlock_irq(&send_cq->lock);
  857. }
  858. } else if (recv_cq) {
  859. spin_unlock_irq(&recv_cq->lock);
  860. }
  861. }
  862. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  863. {
  864. return to_mpd(qp->ibqp.pd);
  865. }
  866. static void get_cqs(struct mlx5_ib_qp *qp,
  867. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  868. {
  869. switch (qp->ibqp.qp_type) {
  870. case IB_QPT_XRC_TGT:
  871. *send_cq = NULL;
  872. *recv_cq = NULL;
  873. break;
  874. case MLX5_IB_QPT_REG_UMR:
  875. case IB_QPT_XRC_INI:
  876. *send_cq = to_mcq(qp->ibqp.send_cq);
  877. *recv_cq = NULL;
  878. break;
  879. case IB_QPT_SMI:
  880. case IB_QPT_GSI:
  881. case IB_QPT_RC:
  882. case IB_QPT_UC:
  883. case IB_QPT_UD:
  884. case IB_QPT_RAW_IPV6:
  885. case IB_QPT_RAW_ETHERTYPE:
  886. *send_cq = to_mcq(qp->ibqp.send_cq);
  887. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  888. break;
  889. case IB_QPT_RAW_PACKET:
  890. case IB_QPT_MAX:
  891. default:
  892. *send_cq = NULL;
  893. *recv_cq = NULL;
  894. break;
  895. }
  896. }
  897. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  898. {
  899. struct mlx5_ib_cq *send_cq, *recv_cq;
  900. struct mlx5_modify_qp_mbox_in *in;
  901. int err;
  902. in = kzalloc(sizeof(*in), GFP_KERNEL);
  903. if (!in)
  904. return;
  905. if (qp->state != IB_QPS_RESET)
  906. if (mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(qp->state),
  907. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  908. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  909. qp->mqp.qpn);
  910. get_cqs(qp, &send_cq, &recv_cq);
  911. if (qp->create_type == MLX5_QP_KERNEL) {
  912. mlx5_ib_lock_cqs(send_cq, recv_cq);
  913. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  914. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  915. if (send_cq != recv_cq)
  916. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  917. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  918. }
  919. err = mlx5_core_destroy_qp(&dev->mdev, &qp->mqp);
  920. if (err)
  921. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  922. kfree(in);
  923. if (qp->create_type == MLX5_QP_KERNEL)
  924. destroy_qp_kernel(dev, qp);
  925. else if (qp->create_type == MLX5_QP_USER)
  926. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  927. }
  928. static const char *ib_qp_type_str(enum ib_qp_type type)
  929. {
  930. switch (type) {
  931. case IB_QPT_SMI:
  932. return "IB_QPT_SMI";
  933. case IB_QPT_GSI:
  934. return "IB_QPT_GSI";
  935. case IB_QPT_RC:
  936. return "IB_QPT_RC";
  937. case IB_QPT_UC:
  938. return "IB_QPT_UC";
  939. case IB_QPT_UD:
  940. return "IB_QPT_UD";
  941. case IB_QPT_RAW_IPV6:
  942. return "IB_QPT_RAW_IPV6";
  943. case IB_QPT_RAW_ETHERTYPE:
  944. return "IB_QPT_RAW_ETHERTYPE";
  945. case IB_QPT_XRC_INI:
  946. return "IB_QPT_XRC_INI";
  947. case IB_QPT_XRC_TGT:
  948. return "IB_QPT_XRC_TGT";
  949. case IB_QPT_RAW_PACKET:
  950. return "IB_QPT_RAW_PACKET";
  951. case MLX5_IB_QPT_REG_UMR:
  952. return "MLX5_IB_QPT_REG_UMR";
  953. case IB_QPT_MAX:
  954. default:
  955. return "Invalid QP type";
  956. }
  957. }
  958. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  959. struct ib_qp_init_attr *init_attr,
  960. struct ib_udata *udata)
  961. {
  962. struct mlx5_ib_dev *dev;
  963. struct mlx5_ib_qp *qp;
  964. u16 xrcdn = 0;
  965. int err;
  966. if (pd) {
  967. dev = to_mdev(pd->device);
  968. } else {
  969. /* being cautious here */
  970. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  971. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  972. pr_warn("%s: no PD for transport %s\n", __func__,
  973. ib_qp_type_str(init_attr->qp_type));
  974. return ERR_PTR(-EINVAL);
  975. }
  976. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  977. }
  978. switch (init_attr->qp_type) {
  979. case IB_QPT_XRC_TGT:
  980. case IB_QPT_XRC_INI:
  981. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC)) {
  982. mlx5_ib_dbg(dev, "XRC not supported\n");
  983. return ERR_PTR(-ENOSYS);
  984. }
  985. init_attr->recv_cq = NULL;
  986. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  987. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  988. init_attr->send_cq = NULL;
  989. }
  990. /* fall through */
  991. case IB_QPT_RC:
  992. case IB_QPT_UC:
  993. case IB_QPT_UD:
  994. case IB_QPT_SMI:
  995. case IB_QPT_GSI:
  996. case MLX5_IB_QPT_REG_UMR:
  997. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  998. if (!qp)
  999. return ERR_PTR(-ENOMEM);
  1000. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1001. if (err) {
  1002. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1003. kfree(qp);
  1004. return ERR_PTR(err);
  1005. }
  1006. if (is_qp0(init_attr->qp_type))
  1007. qp->ibqp.qp_num = 0;
  1008. else if (is_qp1(init_attr->qp_type))
  1009. qp->ibqp.qp_num = 1;
  1010. else
  1011. qp->ibqp.qp_num = qp->mqp.qpn;
  1012. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1013. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1014. to_mcq(init_attr->send_cq)->mcq.cqn);
  1015. qp->xrcdn = xrcdn;
  1016. break;
  1017. case IB_QPT_RAW_IPV6:
  1018. case IB_QPT_RAW_ETHERTYPE:
  1019. case IB_QPT_RAW_PACKET:
  1020. case IB_QPT_MAX:
  1021. default:
  1022. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1023. init_attr->qp_type);
  1024. /* Don't support raw QPs */
  1025. return ERR_PTR(-EINVAL);
  1026. }
  1027. return &qp->ibqp;
  1028. }
  1029. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1030. {
  1031. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1032. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1033. destroy_qp_common(dev, mqp);
  1034. kfree(mqp);
  1035. return 0;
  1036. }
  1037. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1038. int attr_mask)
  1039. {
  1040. u32 hw_access_flags = 0;
  1041. u8 dest_rd_atomic;
  1042. u32 access_flags;
  1043. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1044. dest_rd_atomic = attr->max_dest_rd_atomic;
  1045. else
  1046. dest_rd_atomic = qp->resp_depth;
  1047. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1048. access_flags = attr->qp_access_flags;
  1049. else
  1050. access_flags = qp->atomic_rd_en;
  1051. if (!dest_rd_atomic)
  1052. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1053. if (access_flags & IB_ACCESS_REMOTE_READ)
  1054. hw_access_flags |= MLX5_QP_BIT_RRE;
  1055. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1056. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1057. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1058. hw_access_flags |= MLX5_QP_BIT_RWE;
  1059. return cpu_to_be32(hw_access_flags);
  1060. }
  1061. enum {
  1062. MLX5_PATH_FLAG_FL = 1 << 0,
  1063. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1064. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1065. };
  1066. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1067. {
  1068. if (rate == IB_RATE_PORT_CURRENT) {
  1069. return 0;
  1070. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1071. return -EINVAL;
  1072. } else {
  1073. while (rate != IB_RATE_2_5_GBPS &&
  1074. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1075. dev->mdev.caps.stat_rate_support))
  1076. --rate;
  1077. }
  1078. return rate + MLX5_STAT_RATE_OFFSET;
  1079. }
  1080. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1081. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1082. u32 path_flags, const struct ib_qp_attr *attr)
  1083. {
  1084. int err;
  1085. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1086. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1087. if (attr_mask & IB_QP_PKEY_INDEX)
  1088. path->pkey_index = attr->pkey_index;
  1089. path->grh_mlid = ah->src_path_bits & 0x7f;
  1090. path->rlid = cpu_to_be16(ah->dlid);
  1091. if (ah->ah_flags & IB_AH_GRH) {
  1092. path->grh_mlid |= 1 << 7;
  1093. path->mgid_index = ah->grh.sgid_index;
  1094. path->hop_limit = ah->grh.hop_limit;
  1095. path->tclass_flowlabel =
  1096. cpu_to_be32((ah->grh.traffic_class << 20) |
  1097. (ah->grh.flow_label));
  1098. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1099. }
  1100. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1101. if (err < 0)
  1102. return err;
  1103. path->static_rate = err;
  1104. path->port = port;
  1105. if (ah->ah_flags & IB_AH_GRH) {
  1106. if (ah->grh.sgid_index >= dev->mdev.caps.port[port - 1].gid_table_len) {
  1107. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1108. ah->grh.sgid_index, dev->mdev.caps.port[port - 1].gid_table_len);
  1109. return -EINVAL;
  1110. }
  1111. path->grh_mlid |= 1 << 7;
  1112. path->mgid_index = ah->grh.sgid_index;
  1113. path->hop_limit = ah->grh.hop_limit;
  1114. path->tclass_flowlabel =
  1115. cpu_to_be32((ah->grh.traffic_class << 20) |
  1116. (ah->grh.flow_label));
  1117. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1118. }
  1119. if (attr_mask & IB_QP_TIMEOUT)
  1120. path->ackto_lt = attr->timeout << 3;
  1121. path->sl = ah->sl & 0xf;
  1122. return 0;
  1123. }
  1124. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1125. [MLX5_QP_STATE_INIT] = {
  1126. [MLX5_QP_STATE_INIT] = {
  1127. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1128. MLX5_QP_OPTPAR_RAE |
  1129. MLX5_QP_OPTPAR_RWE |
  1130. MLX5_QP_OPTPAR_PKEY_INDEX |
  1131. MLX5_QP_OPTPAR_PRI_PORT,
  1132. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1133. MLX5_QP_OPTPAR_PKEY_INDEX |
  1134. MLX5_QP_OPTPAR_PRI_PORT,
  1135. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1136. MLX5_QP_OPTPAR_Q_KEY |
  1137. MLX5_QP_OPTPAR_PRI_PORT,
  1138. },
  1139. [MLX5_QP_STATE_RTR] = {
  1140. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1141. MLX5_QP_OPTPAR_RRE |
  1142. MLX5_QP_OPTPAR_RAE |
  1143. MLX5_QP_OPTPAR_RWE |
  1144. MLX5_QP_OPTPAR_PKEY_INDEX,
  1145. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1146. MLX5_QP_OPTPAR_RWE |
  1147. MLX5_QP_OPTPAR_PKEY_INDEX,
  1148. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1149. MLX5_QP_OPTPAR_Q_KEY,
  1150. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1151. MLX5_QP_OPTPAR_Q_KEY,
  1152. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1153. MLX5_QP_OPTPAR_RRE |
  1154. MLX5_QP_OPTPAR_RAE |
  1155. MLX5_QP_OPTPAR_RWE |
  1156. MLX5_QP_OPTPAR_PKEY_INDEX,
  1157. },
  1158. },
  1159. [MLX5_QP_STATE_RTR] = {
  1160. [MLX5_QP_STATE_RTS] = {
  1161. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1162. MLX5_QP_OPTPAR_RRE |
  1163. MLX5_QP_OPTPAR_RAE |
  1164. MLX5_QP_OPTPAR_RWE |
  1165. MLX5_QP_OPTPAR_PM_STATE |
  1166. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1167. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1168. MLX5_QP_OPTPAR_RWE |
  1169. MLX5_QP_OPTPAR_PM_STATE,
  1170. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1171. },
  1172. },
  1173. [MLX5_QP_STATE_RTS] = {
  1174. [MLX5_QP_STATE_RTS] = {
  1175. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1176. MLX5_QP_OPTPAR_RAE |
  1177. MLX5_QP_OPTPAR_RWE |
  1178. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1179. MLX5_QP_OPTPAR_PM_STATE |
  1180. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1181. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1182. MLX5_QP_OPTPAR_PM_STATE |
  1183. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1184. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1185. MLX5_QP_OPTPAR_SRQN |
  1186. MLX5_QP_OPTPAR_CQN_RCV,
  1187. },
  1188. },
  1189. [MLX5_QP_STATE_SQER] = {
  1190. [MLX5_QP_STATE_RTS] = {
  1191. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1192. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1193. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1194. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1195. MLX5_QP_OPTPAR_RWE |
  1196. MLX5_QP_OPTPAR_RAE |
  1197. MLX5_QP_OPTPAR_RRE,
  1198. },
  1199. },
  1200. };
  1201. static int ib_nr_to_mlx5_nr(int ib_mask)
  1202. {
  1203. switch (ib_mask) {
  1204. case IB_QP_STATE:
  1205. return 0;
  1206. case IB_QP_CUR_STATE:
  1207. return 0;
  1208. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1209. return 0;
  1210. case IB_QP_ACCESS_FLAGS:
  1211. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1212. MLX5_QP_OPTPAR_RAE;
  1213. case IB_QP_PKEY_INDEX:
  1214. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1215. case IB_QP_PORT:
  1216. return MLX5_QP_OPTPAR_PRI_PORT;
  1217. case IB_QP_QKEY:
  1218. return MLX5_QP_OPTPAR_Q_KEY;
  1219. case IB_QP_AV:
  1220. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1221. MLX5_QP_OPTPAR_PRI_PORT;
  1222. case IB_QP_PATH_MTU:
  1223. return 0;
  1224. case IB_QP_TIMEOUT:
  1225. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1226. case IB_QP_RETRY_CNT:
  1227. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1228. case IB_QP_RNR_RETRY:
  1229. return MLX5_QP_OPTPAR_RNR_RETRY;
  1230. case IB_QP_RQ_PSN:
  1231. return 0;
  1232. case IB_QP_MAX_QP_RD_ATOMIC:
  1233. return MLX5_QP_OPTPAR_SRA_MAX;
  1234. case IB_QP_ALT_PATH:
  1235. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1236. case IB_QP_MIN_RNR_TIMER:
  1237. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1238. case IB_QP_SQ_PSN:
  1239. return 0;
  1240. case IB_QP_MAX_DEST_RD_ATOMIC:
  1241. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1242. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1243. case IB_QP_PATH_MIG_STATE:
  1244. return MLX5_QP_OPTPAR_PM_STATE;
  1245. case IB_QP_CAP:
  1246. return 0;
  1247. case IB_QP_DEST_QPN:
  1248. return 0;
  1249. }
  1250. return 0;
  1251. }
  1252. static int ib_mask_to_mlx5_opt(int ib_mask)
  1253. {
  1254. int result = 0;
  1255. int i;
  1256. for (i = 0; i < 8 * sizeof(int); i++) {
  1257. if ((1 << i) & ib_mask)
  1258. result |= ib_nr_to_mlx5_nr(1 << i);
  1259. }
  1260. return result;
  1261. }
  1262. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1263. const struct ib_qp_attr *attr, int attr_mask,
  1264. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1265. {
  1266. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1267. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1268. struct mlx5_ib_cq *send_cq, *recv_cq;
  1269. struct mlx5_qp_context *context;
  1270. struct mlx5_modify_qp_mbox_in *in;
  1271. struct mlx5_ib_pd *pd;
  1272. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1273. enum mlx5_qp_optpar optpar;
  1274. int sqd_event;
  1275. int mlx5_st;
  1276. int err;
  1277. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1278. if (!in)
  1279. return -ENOMEM;
  1280. context = &in->ctx;
  1281. err = to_mlx5_st(ibqp->qp_type);
  1282. if (err < 0)
  1283. goto out;
  1284. context->flags = cpu_to_be32(err << 16);
  1285. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1286. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1287. } else {
  1288. switch (attr->path_mig_state) {
  1289. case IB_MIG_MIGRATED:
  1290. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1291. break;
  1292. case IB_MIG_REARM:
  1293. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1294. break;
  1295. case IB_MIG_ARMED:
  1296. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1297. break;
  1298. }
  1299. }
  1300. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1301. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1302. } else if (ibqp->qp_type == IB_QPT_UD ||
  1303. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1304. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1305. } else if (attr_mask & IB_QP_PATH_MTU) {
  1306. if (attr->path_mtu < IB_MTU_256 ||
  1307. attr->path_mtu > IB_MTU_4096) {
  1308. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1309. err = -EINVAL;
  1310. goto out;
  1311. }
  1312. context->mtu_msgmax = (attr->path_mtu << 5) | dev->mdev.caps.log_max_msg;
  1313. }
  1314. if (attr_mask & IB_QP_DEST_QPN)
  1315. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1316. if (attr_mask & IB_QP_PKEY_INDEX)
  1317. context->pri_path.pkey_index = attr->pkey_index;
  1318. /* todo implement counter_index functionality */
  1319. if (is_sqp(ibqp->qp_type))
  1320. context->pri_path.port = qp->port;
  1321. if (attr_mask & IB_QP_PORT)
  1322. context->pri_path.port = attr->port_num;
  1323. if (attr_mask & IB_QP_AV) {
  1324. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1325. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1326. attr_mask, 0, attr);
  1327. if (err)
  1328. goto out;
  1329. }
  1330. if (attr_mask & IB_QP_TIMEOUT)
  1331. context->pri_path.ackto_lt |= attr->timeout << 3;
  1332. if (attr_mask & IB_QP_ALT_PATH) {
  1333. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1334. attr->alt_port_num, attr_mask, 0, attr);
  1335. if (err)
  1336. goto out;
  1337. }
  1338. pd = get_pd(qp);
  1339. get_cqs(qp, &send_cq, &recv_cq);
  1340. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1341. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1342. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1343. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1344. if (attr_mask & IB_QP_RNR_RETRY)
  1345. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1346. if (attr_mask & IB_QP_RETRY_CNT)
  1347. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1348. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1349. if (attr->max_rd_atomic)
  1350. context->params1 |=
  1351. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1352. }
  1353. if (attr_mask & IB_QP_SQ_PSN)
  1354. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1355. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1356. if (attr->max_dest_rd_atomic)
  1357. context->params2 |=
  1358. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1359. }
  1360. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1361. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1362. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1363. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1364. if (attr_mask & IB_QP_RQ_PSN)
  1365. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1366. if (attr_mask & IB_QP_QKEY)
  1367. context->qkey = cpu_to_be32(attr->qkey);
  1368. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1369. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1370. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1371. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1372. sqd_event = 1;
  1373. else
  1374. sqd_event = 0;
  1375. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1376. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1377. mlx5_cur = to_mlx5_state(cur_state);
  1378. mlx5_new = to_mlx5_state(new_state);
  1379. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1380. if (mlx5_st < 0)
  1381. goto out;
  1382. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1383. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1384. in->optparam = cpu_to_be32(optpar);
  1385. err = mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(cur_state),
  1386. to_mlx5_state(new_state), in, sqd_event,
  1387. &qp->mqp);
  1388. if (err)
  1389. goto out;
  1390. qp->state = new_state;
  1391. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1392. qp->atomic_rd_en = attr->qp_access_flags;
  1393. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1394. qp->resp_depth = attr->max_dest_rd_atomic;
  1395. if (attr_mask & IB_QP_PORT)
  1396. qp->port = attr->port_num;
  1397. if (attr_mask & IB_QP_ALT_PATH)
  1398. qp->alt_port = attr->alt_port_num;
  1399. /*
  1400. * If we moved a kernel QP to RESET, clean up all old CQ
  1401. * entries and reinitialize the QP.
  1402. */
  1403. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1404. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1405. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1406. if (send_cq != recv_cq)
  1407. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1408. qp->rq.head = 0;
  1409. qp->rq.tail = 0;
  1410. qp->sq.head = 0;
  1411. qp->sq.tail = 0;
  1412. qp->sq.cur_post = 0;
  1413. qp->sq.last_poll = 0;
  1414. qp->db.db[MLX5_RCV_DBR] = 0;
  1415. qp->db.db[MLX5_SND_DBR] = 0;
  1416. }
  1417. out:
  1418. kfree(in);
  1419. return err;
  1420. }
  1421. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1422. int attr_mask, struct ib_udata *udata)
  1423. {
  1424. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1425. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1426. enum ib_qp_state cur_state, new_state;
  1427. int err = -EINVAL;
  1428. int port;
  1429. mutex_lock(&qp->mutex);
  1430. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1431. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1432. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1433. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1434. IB_LINK_LAYER_UNSPECIFIED))
  1435. goto out;
  1436. if ((attr_mask & IB_QP_PORT) &&
  1437. (attr->port_num == 0 || attr->port_num > dev->mdev.caps.num_ports))
  1438. goto out;
  1439. if (attr_mask & IB_QP_PKEY_INDEX) {
  1440. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1441. if (attr->pkey_index >= dev->mdev.caps.port[port - 1].pkey_table_len)
  1442. goto out;
  1443. }
  1444. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1445. attr->max_rd_atomic > dev->mdev.caps.max_ra_res_qp)
  1446. goto out;
  1447. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1448. attr->max_dest_rd_atomic > dev->mdev.caps.max_ra_req_qp)
  1449. goto out;
  1450. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1451. err = 0;
  1452. goto out;
  1453. }
  1454. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1455. out:
  1456. mutex_unlock(&qp->mutex);
  1457. return err;
  1458. }
  1459. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1460. {
  1461. struct mlx5_ib_cq *cq;
  1462. unsigned cur;
  1463. cur = wq->head - wq->tail;
  1464. if (likely(cur + nreq < wq->max_post))
  1465. return 0;
  1466. cq = to_mcq(ib_cq);
  1467. spin_lock(&cq->lock);
  1468. cur = wq->head - wq->tail;
  1469. spin_unlock(&cq->lock);
  1470. return cur + nreq >= wq->max_post;
  1471. }
  1472. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1473. u64 remote_addr, u32 rkey)
  1474. {
  1475. rseg->raddr = cpu_to_be64(remote_addr);
  1476. rseg->rkey = cpu_to_be32(rkey);
  1477. rseg->reserved = 0;
  1478. }
  1479. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1480. struct ib_send_wr *wr)
  1481. {
  1482. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1483. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1484. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1485. }
  1486. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1487. {
  1488. dseg->byte_count = cpu_to_be32(sg->length);
  1489. dseg->lkey = cpu_to_be32(sg->lkey);
  1490. dseg->addr = cpu_to_be64(sg->addr);
  1491. }
  1492. static __be16 get_klm_octo(int npages)
  1493. {
  1494. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1495. }
  1496. static __be64 frwr_mkey_mask(void)
  1497. {
  1498. u64 result;
  1499. result = MLX5_MKEY_MASK_LEN |
  1500. MLX5_MKEY_MASK_PAGE_SIZE |
  1501. MLX5_MKEY_MASK_START_ADDR |
  1502. MLX5_MKEY_MASK_EN_RINVAL |
  1503. MLX5_MKEY_MASK_KEY |
  1504. MLX5_MKEY_MASK_LR |
  1505. MLX5_MKEY_MASK_LW |
  1506. MLX5_MKEY_MASK_RR |
  1507. MLX5_MKEY_MASK_RW |
  1508. MLX5_MKEY_MASK_A |
  1509. MLX5_MKEY_MASK_SMALL_FENCE |
  1510. MLX5_MKEY_MASK_FREE;
  1511. return cpu_to_be64(result);
  1512. }
  1513. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1514. struct ib_send_wr *wr, int li)
  1515. {
  1516. memset(umr, 0, sizeof(*umr));
  1517. if (li) {
  1518. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1519. umr->flags = 1 << 7;
  1520. return;
  1521. }
  1522. umr->flags = (1 << 5); /* fail if not free */
  1523. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1524. umr->mkey_mask = frwr_mkey_mask();
  1525. }
  1526. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1527. struct ib_send_wr *wr)
  1528. {
  1529. struct umr_wr *umrwr = (struct umr_wr *)&wr->wr.fast_reg;
  1530. u64 mask;
  1531. memset(umr, 0, sizeof(*umr));
  1532. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1533. umr->flags = 1 << 5; /* fail if not free */
  1534. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1535. mask = MLX5_MKEY_MASK_LEN |
  1536. MLX5_MKEY_MASK_PAGE_SIZE |
  1537. MLX5_MKEY_MASK_START_ADDR |
  1538. MLX5_MKEY_MASK_PD |
  1539. MLX5_MKEY_MASK_LR |
  1540. MLX5_MKEY_MASK_LW |
  1541. MLX5_MKEY_MASK_KEY |
  1542. MLX5_MKEY_MASK_RR |
  1543. MLX5_MKEY_MASK_RW |
  1544. MLX5_MKEY_MASK_A |
  1545. MLX5_MKEY_MASK_FREE;
  1546. umr->mkey_mask = cpu_to_be64(mask);
  1547. } else {
  1548. umr->flags = 2 << 5; /* fail if free */
  1549. mask = MLX5_MKEY_MASK_FREE;
  1550. umr->mkey_mask = cpu_to_be64(mask);
  1551. }
  1552. if (!wr->num_sge)
  1553. umr->flags |= (1 << 7); /* inline */
  1554. }
  1555. static u8 get_umr_flags(int acc)
  1556. {
  1557. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1558. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1559. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1560. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1561. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1562. }
  1563. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1564. int li, int *writ)
  1565. {
  1566. memset(seg, 0, sizeof(*seg));
  1567. if (li) {
  1568. seg->status = 1 << 6;
  1569. return;
  1570. }
  1571. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1572. MLX5_ACCESS_MODE_MTT;
  1573. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1574. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1575. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1576. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1577. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1578. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1579. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1580. }
  1581. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1582. {
  1583. memset(seg, 0, sizeof(*seg));
  1584. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1585. seg->status = 1 << 6;
  1586. return;
  1587. }
  1588. seg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1589. seg->flags_pd = cpu_to_be32(to_mpd((struct ib_pd *)wr->wr.fast_reg.page_list)->pdn);
  1590. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1591. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1592. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1593. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1594. mlx5_mkey_variant(wr->wr.fast_reg.rkey));
  1595. }
  1596. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1597. struct ib_send_wr *wr,
  1598. struct mlx5_core_dev *mdev,
  1599. struct mlx5_ib_pd *pd,
  1600. int writ)
  1601. {
  1602. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1603. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1604. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1605. int i;
  1606. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1607. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1608. dseg->addr = cpu_to_be64(mfrpl->map);
  1609. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1610. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1611. }
  1612. static __be32 send_ieth(struct ib_send_wr *wr)
  1613. {
  1614. switch (wr->opcode) {
  1615. case IB_WR_SEND_WITH_IMM:
  1616. case IB_WR_RDMA_WRITE_WITH_IMM:
  1617. return wr->ex.imm_data;
  1618. case IB_WR_SEND_WITH_INV:
  1619. return cpu_to_be32(wr->ex.invalidate_rkey);
  1620. default:
  1621. return 0;
  1622. }
  1623. }
  1624. static u8 calc_sig(void *wqe, int size)
  1625. {
  1626. u8 *p = wqe;
  1627. u8 res = 0;
  1628. int i;
  1629. for (i = 0; i < size; i++)
  1630. res ^= p[i];
  1631. return ~res;
  1632. }
  1633. static u8 wq_sig(void *wqe)
  1634. {
  1635. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1636. }
  1637. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1638. void *wqe, int *sz)
  1639. {
  1640. struct mlx5_wqe_inline_seg *seg;
  1641. void *qend = qp->sq.qend;
  1642. void *addr;
  1643. int inl = 0;
  1644. int copy;
  1645. int len;
  1646. int i;
  1647. seg = wqe;
  1648. wqe += sizeof(*seg);
  1649. for (i = 0; i < wr->num_sge; i++) {
  1650. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1651. len = wr->sg_list[i].length;
  1652. inl += len;
  1653. if (unlikely(inl > qp->max_inline_data))
  1654. return -ENOMEM;
  1655. if (unlikely(wqe + len > qend)) {
  1656. copy = qend - wqe;
  1657. memcpy(wqe, addr, copy);
  1658. addr += copy;
  1659. len -= copy;
  1660. wqe = mlx5_get_send_wqe(qp, 0);
  1661. }
  1662. memcpy(wqe, addr, len);
  1663. wqe += len;
  1664. }
  1665. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1666. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1667. return 0;
  1668. }
  1669. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  1670. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  1671. {
  1672. int writ = 0;
  1673. int li;
  1674. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  1675. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  1676. return -EINVAL;
  1677. set_frwr_umr_segment(*seg, wr, li);
  1678. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1679. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1680. if (unlikely((*seg == qp->sq.qend)))
  1681. *seg = mlx5_get_send_wqe(qp, 0);
  1682. set_mkey_segment(*seg, wr, li, &writ);
  1683. *seg += sizeof(struct mlx5_mkey_seg);
  1684. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1685. if (unlikely((*seg == qp->sq.qend)))
  1686. *seg = mlx5_get_send_wqe(qp, 0);
  1687. if (!li) {
  1688. if (unlikely(wr->wr.fast_reg.page_list_len >
  1689. wr->wr.fast_reg.page_list->max_page_list_len))
  1690. return -ENOMEM;
  1691. set_frwr_pages(*seg, wr, mdev, pd, writ);
  1692. *seg += sizeof(struct mlx5_wqe_data_seg);
  1693. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  1694. }
  1695. return 0;
  1696. }
  1697. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  1698. {
  1699. __be32 *p = NULL;
  1700. int tidx = idx;
  1701. int i, j;
  1702. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  1703. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  1704. if ((i & 0xf) == 0) {
  1705. void *buf = mlx5_get_send_wqe(qp, tidx);
  1706. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  1707. p = buf;
  1708. j = 0;
  1709. }
  1710. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  1711. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  1712. be32_to_cpu(p[j + 3]));
  1713. }
  1714. }
  1715. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  1716. unsigned bytecnt, struct mlx5_ib_qp *qp)
  1717. {
  1718. while (bytecnt > 0) {
  1719. __iowrite64_copy(dst++, src++, 8);
  1720. __iowrite64_copy(dst++, src++, 8);
  1721. __iowrite64_copy(dst++, src++, 8);
  1722. __iowrite64_copy(dst++, src++, 8);
  1723. __iowrite64_copy(dst++, src++, 8);
  1724. __iowrite64_copy(dst++, src++, 8);
  1725. __iowrite64_copy(dst++, src++, 8);
  1726. __iowrite64_copy(dst++, src++, 8);
  1727. bytecnt -= 64;
  1728. if (unlikely(src == qp->sq.qend))
  1729. src = mlx5_get_send_wqe(qp, 0);
  1730. }
  1731. }
  1732. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  1733. {
  1734. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  1735. wr->send_flags & IB_SEND_FENCE))
  1736. return MLX5_FENCE_MODE_STRONG_ORDERING;
  1737. if (unlikely(fence)) {
  1738. if (wr->send_flags & IB_SEND_FENCE)
  1739. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  1740. else
  1741. return fence;
  1742. } else {
  1743. return 0;
  1744. }
  1745. }
  1746. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  1747. struct mlx5_wqe_ctrl_seg **ctrl,
  1748. struct ib_send_wr *wr, int *idx,
  1749. int *size, int nreq)
  1750. {
  1751. int err = 0;
  1752. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  1753. err = -ENOMEM;
  1754. return err;
  1755. }
  1756. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  1757. *seg = mlx5_get_send_wqe(qp, *idx);
  1758. *ctrl = *seg;
  1759. *(uint32_t *)(*seg + 8) = 0;
  1760. (*ctrl)->imm = send_ieth(wr);
  1761. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  1762. (wr->send_flags & IB_SEND_SIGNALED ?
  1763. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  1764. (wr->send_flags & IB_SEND_SOLICITED ?
  1765. MLX5_WQE_CTRL_SOLICITED : 0);
  1766. *seg += sizeof(**ctrl);
  1767. *size = sizeof(**ctrl) / 16;
  1768. return err;
  1769. }
  1770. static void finish_wqe(struct mlx5_ib_qp *qp,
  1771. struct mlx5_wqe_ctrl_seg *ctrl,
  1772. u8 size, unsigned idx, u64 wr_id,
  1773. int nreq, u8 fence, u8 next_fence,
  1774. u32 mlx5_opcode)
  1775. {
  1776. u8 opmod = 0;
  1777. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  1778. mlx5_opcode | ((u32)opmod << 24));
  1779. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  1780. ctrl->fm_ce_se |= fence;
  1781. qp->fm_cache = next_fence;
  1782. if (unlikely(qp->wq_sig))
  1783. ctrl->signature = wq_sig(ctrl);
  1784. qp->sq.wrid[idx] = wr_id;
  1785. qp->sq.w_list[idx].opcode = mlx5_opcode;
  1786. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  1787. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  1788. qp->sq.w_list[idx].next = qp->sq.cur_post;
  1789. }
  1790. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1791. struct ib_send_wr **bad_wr)
  1792. {
  1793. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  1794. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1795. struct mlx5_core_dev *mdev = &dev->mdev;
  1796. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1797. struct mlx5_wqe_data_seg *dpseg;
  1798. struct mlx5_wqe_xrc_seg *xrc;
  1799. struct mlx5_bf *bf = qp->bf;
  1800. int uninitialized_var(size);
  1801. void *qend = qp->sq.qend;
  1802. unsigned long flags;
  1803. unsigned idx;
  1804. int err = 0;
  1805. int inl = 0;
  1806. int num_sge;
  1807. void *seg;
  1808. int nreq;
  1809. int i;
  1810. u8 next_fence = 0;
  1811. u8 fence;
  1812. spin_lock_irqsave(&qp->sq.lock, flags);
  1813. for (nreq = 0; wr; nreq++, wr = wr->next) {
  1814. if (unlikely(wr->opcode >= sizeof(mlx5_ib_opcode) / sizeof(mlx5_ib_opcode[0]))) {
  1815. mlx5_ib_warn(dev, "\n");
  1816. err = -EINVAL;
  1817. *bad_wr = wr;
  1818. goto out;
  1819. }
  1820. fence = qp->fm_cache;
  1821. num_sge = wr->num_sge;
  1822. if (unlikely(num_sge > qp->sq.max_gs)) {
  1823. mlx5_ib_warn(dev, "\n");
  1824. err = -ENOMEM;
  1825. *bad_wr = wr;
  1826. goto out;
  1827. }
  1828. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  1829. if (err) {
  1830. mlx5_ib_warn(dev, "\n");
  1831. err = -ENOMEM;
  1832. *bad_wr = wr;
  1833. goto out;
  1834. }
  1835. switch (ibqp->qp_type) {
  1836. case IB_QPT_XRC_INI:
  1837. xrc = seg;
  1838. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  1839. seg += sizeof(*xrc);
  1840. size += sizeof(*xrc) / 16;
  1841. /* fall through */
  1842. case IB_QPT_RC:
  1843. switch (wr->opcode) {
  1844. case IB_WR_RDMA_READ:
  1845. case IB_WR_RDMA_WRITE:
  1846. case IB_WR_RDMA_WRITE_WITH_IMM:
  1847. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1848. wr->wr.rdma.rkey);
  1849. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1850. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1851. break;
  1852. case IB_WR_ATOMIC_CMP_AND_SWP:
  1853. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1854. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1855. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  1856. err = -ENOSYS;
  1857. *bad_wr = wr;
  1858. goto out;
  1859. case IB_WR_LOCAL_INV:
  1860. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1861. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  1862. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  1863. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1864. if (err) {
  1865. mlx5_ib_warn(dev, "\n");
  1866. *bad_wr = wr;
  1867. goto out;
  1868. }
  1869. num_sge = 0;
  1870. break;
  1871. case IB_WR_FAST_REG_MR:
  1872. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1873. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  1874. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1875. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1876. if (err) {
  1877. mlx5_ib_warn(dev, "\n");
  1878. *bad_wr = wr;
  1879. goto out;
  1880. }
  1881. num_sge = 0;
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. break;
  1887. case IB_QPT_UC:
  1888. switch (wr->opcode) {
  1889. case IB_WR_RDMA_WRITE:
  1890. case IB_WR_RDMA_WRITE_WITH_IMM:
  1891. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1892. wr->wr.rdma.rkey);
  1893. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1894. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1895. break;
  1896. default:
  1897. break;
  1898. }
  1899. break;
  1900. case IB_QPT_UD:
  1901. case IB_QPT_SMI:
  1902. case IB_QPT_GSI:
  1903. set_datagram_seg(seg, wr);
  1904. seg += sizeof(struct mlx5_wqe_datagram_seg);
  1905. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  1906. if (unlikely((seg == qend)))
  1907. seg = mlx5_get_send_wqe(qp, 0);
  1908. break;
  1909. case MLX5_IB_QPT_REG_UMR:
  1910. if (wr->opcode != MLX5_IB_WR_UMR) {
  1911. err = -EINVAL;
  1912. mlx5_ib_warn(dev, "bad opcode\n");
  1913. goto out;
  1914. }
  1915. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  1916. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1917. set_reg_umr_segment(seg, wr);
  1918. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1919. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1920. if (unlikely((seg == qend)))
  1921. seg = mlx5_get_send_wqe(qp, 0);
  1922. set_reg_mkey_segment(seg, wr);
  1923. seg += sizeof(struct mlx5_mkey_seg);
  1924. size += sizeof(struct mlx5_mkey_seg) / 16;
  1925. if (unlikely((seg == qend)))
  1926. seg = mlx5_get_send_wqe(qp, 0);
  1927. break;
  1928. default:
  1929. break;
  1930. }
  1931. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  1932. int uninitialized_var(sz);
  1933. err = set_data_inl_seg(qp, wr, seg, &sz);
  1934. if (unlikely(err)) {
  1935. mlx5_ib_warn(dev, "\n");
  1936. *bad_wr = wr;
  1937. goto out;
  1938. }
  1939. inl = 1;
  1940. size += sz;
  1941. } else {
  1942. dpseg = seg;
  1943. for (i = 0; i < num_sge; i++) {
  1944. if (unlikely(dpseg == qend)) {
  1945. seg = mlx5_get_send_wqe(qp, 0);
  1946. dpseg = seg;
  1947. }
  1948. if (likely(wr->sg_list[i].length)) {
  1949. set_data_ptr_seg(dpseg, wr->sg_list + i);
  1950. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  1951. dpseg++;
  1952. }
  1953. }
  1954. }
  1955. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  1956. get_fence(fence, wr), next_fence,
  1957. mlx5_ib_opcode[wr->opcode]);
  1958. if (0)
  1959. dump_wqe(qp, idx, size);
  1960. }
  1961. out:
  1962. if (likely(nreq)) {
  1963. qp->sq.head += nreq;
  1964. /* Make sure that descriptors are written before
  1965. * updating doorbell record and ringing the doorbell
  1966. */
  1967. wmb();
  1968. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  1969. /* Make sure doorbell record is visible to the HCA before
  1970. * we hit doorbell */
  1971. wmb();
  1972. if (bf->need_lock)
  1973. spin_lock(&bf->lock);
  1974. /* TBD enable WC */
  1975. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  1976. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  1977. /* wc_wmb(); */
  1978. } else {
  1979. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  1980. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  1981. /* Make sure doorbells don't leak out of SQ spinlock
  1982. * and reach the HCA out of order.
  1983. */
  1984. mmiowb();
  1985. }
  1986. bf->offset ^= bf->buf_size;
  1987. if (bf->need_lock)
  1988. spin_unlock(&bf->lock);
  1989. }
  1990. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1991. return err;
  1992. }
  1993. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  1994. {
  1995. sig->signature = calc_sig(sig, size);
  1996. }
  1997. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1998. struct ib_recv_wr **bad_wr)
  1999. {
  2000. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2001. struct mlx5_wqe_data_seg *scat;
  2002. struct mlx5_rwqe_sig *sig;
  2003. unsigned long flags;
  2004. int err = 0;
  2005. int nreq;
  2006. int ind;
  2007. int i;
  2008. spin_lock_irqsave(&qp->rq.lock, flags);
  2009. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2010. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2011. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2012. err = -ENOMEM;
  2013. *bad_wr = wr;
  2014. goto out;
  2015. }
  2016. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2017. err = -EINVAL;
  2018. *bad_wr = wr;
  2019. goto out;
  2020. }
  2021. scat = get_recv_wqe(qp, ind);
  2022. if (qp->wq_sig)
  2023. scat++;
  2024. for (i = 0; i < wr->num_sge; i++)
  2025. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2026. if (i < qp->rq.max_gs) {
  2027. scat[i].byte_count = 0;
  2028. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2029. scat[i].addr = 0;
  2030. }
  2031. if (qp->wq_sig) {
  2032. sig = (struct mlx5_rwqe_sig *)scat;
  2033. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2034. }
  2035. qp->rq.wrid[ind] = wr->wr_id;
  2036. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2037. }
  2038. out:
  2039. if (likely(nreq)) {
  2040. qp->rq.head += nreq;
  2041. /* Make sure that descriptors are written before
  2042. * doorbell record.
  2043. */
  2044. wmb();
  2045. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2046. }
  2047. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2048. return err;
  2049. }
  2050. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2051. {
  2052. switch (mlx5_state) {
  2053. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2054. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2055. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2056. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2057. case MLX5_QP_STATE_SQ_DRAINING:
  2058. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2059. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2060. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2061. default: return -1;
  2062. }
  2063. }
  2064. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2065. {
  2066. switch (mlx5_mig_state) {
  2067. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2068. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2069. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2070. default: return -1;
  2071. }
  2072. }
  2073. static int to_ib_qp_access_flags(int mlx5_flags)
  2074. {
  2075. int ib_flags = 0;
  2076. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2077. ib_flags |= IB_ACCESS_REMOTE_READ;
  2078. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2079. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2080. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2081. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2082. return ib_flags;
  2083. }
  2084. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2085. struct mlx5_qp_path *path)
  2086. {
  2087. struct mlx5_core_dev *dev = &ibdev->mdev;
  2088. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2089. ib_ah_attr->port_num = path->port;
  2090. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  2091. return;
  2092. ib_ah_attr->sl = path->sl & 0xf;
  2093. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2094. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2095. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2096. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2097. if (ib_ah_attr->ah_flags) {
  2098. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2099. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2100. ib_ah_attr->grh.traffic_class =
  2101. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2102. ib_ah_attr->grh.flow_label =
  2103. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2104. memcpy(ib_ah_attr->grh.dgid.raw,
  2105. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2106. }
  2107. }
  2108. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2109. struct ib_qp_init_attr *qp_init_attr)
  2110. {
  2111. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2112. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2113. struct mlx5_query_qp_mbox_out *outb;
  2114. struct mlx5_qp_context *context;
  2115. int mlx5_state;
  2116. int err = 0;
  2117. mutex_lock(&qp->mutex);
  2118. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2119. if (!outb) {
  2120. err = -ENOMEM;
  2121. goto out;
  2122. }
  2123. context = &outb->ctx;
  2124. err = mlx5_core_qp_query(&dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2125. if (err)
  2126. goto out_free;
  2127. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2128. qp->state = to_ib_qp_state(mlx5_state);
  2129. qp_attr->qp_state = qp->state;
  2130. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2131. qp_attr->path_mig_state =
  2132. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2133. qp_attr->qkey = be32_to_cpu(context->qkey);
  2134. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2135. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2136. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2137. qp_attr->qp_access_flags =
  2138. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2139. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2140. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2141. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2142. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2143. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2144. }
  2145. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2146. qp_attr->port_num = context->pri_path.port;
  2147. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2148. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2149. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2150. qp_attr->max_dest_rd_atomic =
  2151. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2152. qp_attr->min_rnr_timer =
  2153. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2154. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2155. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2156. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2157. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2158. qp_attr->cur_qp_state = qp_attr->qp_state;
  2159. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2160. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2161. if (!ibqp->uobject) {
  2162. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2163. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2164. } else {
  2165. qp_attr->cap.max_send_wr = 0;
  2166. qp_attr->cap.max_send_sge = 0;
  2167. }
  2168. /* We don't support inline sends for kernel QPs (yet), and we
  2169. * don't know what userspace's value should be.
  2170. */
  2171. qp_attr->cap.max_inline_data = 0;
  2172. qp_init_attr->cap = qp_attr->cap;
  2173. qp_init_attr->create_flags = 0;
  2174. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2175. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2176. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2177. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2178. out_free:
  2179. kfree(outb);
  2180. out:
  2181. mutex_unlock(&qp->mutex);
  2182. return err;
  2183. }
  2184. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2185. struct ib_ucontext *context,
  2186. struct ib_udata *udata)
  2187. {
  2188. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2189. struct mlx5_ib_xrcd *xrcd;
  2190. int err;
  2191. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC))
  2192. return ERR_PTR(-ENOSYS);
  2193. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2194. if (!xrcd)
  2195. return ERR_PTR(-ENOMEM);
  2196. err = mlx5_core_xrcd_alloc(&dev->mdev, &xrcd->xrcdn);
  2197. if (err) {
  2198. kfree(xrcd);
  2199. return ERR_PTR(-ENOMEM);
  2200. }
  2201. return &xrcd->ibxrcd;
  2202. }
  2203. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2204. {
  2205. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2206. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2207. int err;
  2208. err = mlx5_core_xrcd_dealloc(&dev->mdev, xrcdn);
  2209. if (err) {
  2210. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2211. return err;
  2212. }
  2213. kfree(xrcd);
  2214. return 0;
  2215. }