intel_runtime_pm.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. const char *
  62. intel_display_power_domain_str(enum intel_display_power_domain domain)
  63. {
  64. switch (domain) {
  65. case POWER_DOMAIN_PIPE_A:
  66. return "PIPE_A";
  67. case POWER_DOMAIN_PIPE_B:
  68. return "PIPE_B";
  69. case POWER_DOMAIN_PIPE_C:
  70. return "PIPE_C";
  71. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  72. return "PIPE_A_PANEL_FITTER";
  73. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  74. return "PIPE_B_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  76. return "PIPE_C_PANEL_FITTER";
  77. case POWER_DOMAIN_TRANSCODER_A:
  78. return "TRANSCODER_A";
  79. case POWER_DOMAIN_TRANSCODER_B:
  80. return "TRANSCODER_B";
  81. case POWER_DOMAIN_TRANSCODER_C:
  82. return "TRANSCODER_C";
  83. case POWER_DOMAIN_TRANSCODER_EDP:
  84. return "TRANSCODER_EDP";
  85. case POWER_DOMAIN_PORT_DDI_A_LANES:
  86. return "PORT_DDI_A_LANES";
  87. case POWER_DOMAIN_PORT_DDI_B_LANES:
  88. return "PORT_DDI_B_LANES";
  89. case POWER_DOMAIN_PORT_DDI_C_LANES:
  90. return "PORT_DDI_C_LANES";
  91. case POWER_DOMAIN_PORT_DDI_D_LANES:
  92. return "PORT_DDI_D_LANES";
  93. case POWER_DOMAIN_PORT_DDI_E_LANES:
  94. return "PORT_DDI_E_LANES";
  95. case POWER_DOMAIN_PORT_DSI:
  96. return "PORT_DSI";
  97. case POWER_DOMAIN_PORT_CRT:
  98. return "PORT_CRT";
  99. case POWER_DOMAIN_PORT_OTHER:
  100. return "PORT_OTHER";
  101. case POWER_DOMAIN_VGA:
  102. return "VGA";
  103. case POWER_DOMAIN_AUDIO:
  104. return "AUDIO";
  105. case POWER_DOMAIN_PLLS:
  106. return "PLLS";
  107. case POWER_DOMAIN_AUX_A:
  108. return "AUX_A";
  109. case POWER_DOMAIN_AUX_B:
  110. return "AUX_B";
  111. case POWER_DOMAIN_AUX_C:
  112. return "AUX_C";
  113. case POWER_DOMAIN_AUX_D:
  114. return "AUX_D";
  115. case POWER_DOMAIN_GMBUS:
  116. return "GMBUS";
  117. case POWER_DOMAIN_INIT:
  118. return "INIT";
  119. case POWER_DOMAIN_MODESET:
  120. return "MODESET";
  121. default:
  122. MISSING_CASE(domain);
  123. return "?";
  124. }
  125. }
  126. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  127. struct i915_power_well *power_well)
  128. {
  129. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  130. power_well->ops->enable(dev_priv, power_well);
  131. power_well->hw_enabled = true;
  132. }
  133. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  134. struct i915_power_well *power_well)
  135. {
  136. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  137. power_well->hw_enabled = false;
  138. power_well->ops->disable(dev_priv, power_well);
  139. }
  140. /*
  141. * We should only use the power well if we explicitly asked the hardware to
  142. * enable it, so check if it's enabled and also check if we've requested it to
  143. * be enabled.
  144. */
  145. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  146. struct i915_power_well *power_well)
  147. {
  148. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  149. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  150. }
  151. /**
  152. * __intel_display_power_is_enabled - unlocked check for a power domain
  153. * @dev_priv: i915 device instance
  154. * @domain: power domain to check
  155. *
  156. * This is the unlocked version of intel_display_power_is_enabled() and should
  157. * only be used from error capture and recovery code where deadlocks are
  158. * possible.
  159. *
  160. * Returns:
  161. * True when the power domain is enabled, false otherwise.
  162. */
  163. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  164. enum intel_display_power_domain domain)
  165. {
  166. struct i915_power_domains *power_domains;
  167. struct i915_power_well *power_well;
  168. bool is_enabled;
  169. int i;
  170. if (dev_priv->pm.suspended)
  171. return false;
  172. power_domains = &dev_priv->power_domains;
  173. is_enabled = true;
  174. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  175. if (power_well->always_on)
  176. continue;
  177. if (!power_well->hw_enabled) {
  178. is_enabled = false;
  179. break;
  180. }
  181. }
  182. return is_enabled;
  183. }
  184. /**
  185. * intel_display_power_is_enabled - check for a power domain
  186. * @dev_priv: i915 device instance
  187. * @domain: power domain to check
  188. *
  189. * This function can be used to check the hw power domain state. It is mostly
  190. * used in hardware state readout functions. Everywhere else code should rely
  191. * upon explicit power domain reference counting to ensure that the hardware
  192. * block is powered up before accessing it.
  193. *
  194. * Callers must hold the relevant modesetting locks to ensure that concurrent
  195. * threads can't disable the power well while the caller tries to read a few
  196. * registers.
  197. *
  198. * Returns:
  199. * True when the power domain is enabled, false otherwise.
  200. */
  201. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  202. enum intel_display_power_domain domain)
  203. {
  204. struct i915_power_domains *power_domains;
  205. bool ret;
  206. power_domains = &dev_priv->power_domains;
  207. mutex_lock(&power_domains->lock);
  208. ret = __intel_display_power_is_enabled(dev_priv, domain);
  209. mutex_unlock(&power_domains->lock);
  210. return ret;
  211. }
  212. /**
  213. * intel_display_set_init_power - set the initial power domain state
  214. * @dev_priv: i915 device instance
  215. * @enable: whether to enable or disable the initial power domain state
  216. *
  217. * For simplicity our driver load/unload and system suspend/resume code assumes
  218. * that all power domains are always enabled. This functions controls the state
  219. * of this little hack. While the initial power domain state is enabled runtime
  220. * pm is effectively disabled.
  221. */
  222. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  223. bool enable)
  224. {
  225. if (dev_priv->power_domains.init_power_on == enable)
  226. return;
  227. if (enable)
  228. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  229. else
  230. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  231. dev_priv->power_domains.init_power_on = enable;
  232. }
  233. /*
  234. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  235. * when not needed anymore. We have 4 registers that can request the power well
  236. * to be enabled, and it will only be disabled if none of the registers is
  237. * requesting it to be enabled.
  238. */
  239. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  240. {
  241. struct drm_device *dev = dev_priv->dev;
  242. /*
  243. * After we re-enable the power well, if we touch VGA register 0x3d5
  244. * we'll get unclaimed register interrupts. This stops after we write
  245. * anything to the VGA MSR register. The vgacon module uses this
  246. * register all the time, so if we unbind our driver and, as a
  247. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  248. * console_unlock(). So make here we touch the VGA MSR register, making
  249. * sure vgacon can keep working normally without triggering interrupts
  250. * and error messages.
  251. */
  252. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  253. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  254. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  255. if (IS_BROADWELL(dev))
  256. gen8_irq_power_well_post_enable(dev_priv,
  257. 1 << PIPE_C | 1 << PIPE_B);
  258. }
  259. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  260. {
  261. if (IS_BROADWELL(dev_priv))
  262. gen8_irq_power_well_pre_disable(dev_priv,
  263. 1 << PIPE_C | 1 << PIPE_B);
  264. }
  265. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  266. struct i915_power_well *power_well)
  267. {
  268. struct drm_device *dev = dev_priv->dev;
  269. /*
  270. * After we re-enable the power well, if we touch VGA register 0x3d5
  271. * we'll get unclaimed register interrupts. This stops after we write
  272. * anything to the VGA MSR register. The vgacon module uses this
  273. * register all the time, so if we unbind our driver and, as a
  274. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  275. * console_unlock(). So make here we touch the VGA MSR register, making
  276. * sure vgacon can keep working normally without triggering interrupts
  277. * and error messages.
  278. */
  279. if (power_well->data == SKL_DISP_PW_2) {
  280. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  281. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  282. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  283. gen8_irq_power_well_post_enable(dev_priv,
  284. 1 << PIPE_C | 1 << PIPE_B);
  285. }
  286. }
  287. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  288. struct i915_power_well *power_well)
  289. {
  290. if (power_well->data == SKL_DISP_PW_2)
  291. gen8_irq_power_well_pre_disable(dev_priv,
  292. 1 << PIPE_C | 1 << PIPE_B);
  293. }
  294. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  295. struct i915_power_well *power_well, bool enable)
  296. {
  297. bool is_enabled, enable_requested;
  298. uint32_t tmp;
  299. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  300. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  301. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  302. if (enable) {
  303. if (!enable_requested)
  304. I915_WRITE(HSW_PWR_WELL_DRIVER,
  305. HSW_PWR_WELL_ENABLE_REQUEST);
  306. if (!is_enabled) {
  307. DRM_DEBUG_KMS("Enabling power well\n");
  308. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  309. HSW_PWR_WELL_STATE_ENABLED), 20))
  310. DRM_ERROR("Timeout enabling power well\n");
  311. hsw_power_well_post_enable(dev_priv);
  312. }
  313. } else {
  314. if (enable_requested) {
  315. hsw_power_well_pre_disable(dev_priv);
  316. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  317. POSTING_READ(HSW_PWR_WELL_DRIVER);
  318. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  319. }
  320. }
  321. }
  322. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  323. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  324. BIT(POWER_DOMAIN_PIPE_B) | \
  325. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  326. BIT(POWER_DOMAIN_PIPE_C) | \
  327. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  328. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  329. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  330. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  331. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  332. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  333. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  334. BIT(POWER_DOMAIN_AUX_B) | \
  335. BIT(POWER_DOMAIN_AUX_C) | \
  336. BIT(POWER_DOMAIN_AUX_D) | \
  337. BIT(POWER_DOMAIN_AUDIO) | \
  338. BIT(POWER_DOMAIN_VGA) | \
  339. BIT(POWER_DOMAIN_INIT))
  340. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  341. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  342. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  343. BIT(POWER_DOMAIN_INIT))
  344. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  345. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  346. BIT(POWER_DOMAIN_INIT))
  347. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  348. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  349. BIT(POWER_DOMAIN_INIT))
  350. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  351. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  352. BIT(POWER_DOMAIN_INIT))
  353. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  354. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  355. BIT(POWER_DOMAIN_MODESET) | \
  356. BIT(POWER_DOMAIN_AUX_A) | \
  357. BIT(POWER_DOMAIN_INIT))
  358. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  359. (POWER_DOMAIN_MASK & ~( \
  360. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  361. SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  365. BIT(POWER_DOMAIN_PIPE_B) | \
  366. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  367. BIT(POWER_DOMAIN_PIPE_C) | \
  368. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  369. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  370. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  371. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  372. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  373. BIT(POWER_DOMAIN_AUX_B) | \
  374. BIT(POWER_DOMAIN_AUX_C) | \
  375. BIT(POWER_DOMAIN_AUDIO) | \
  376. BIT(POWER_DOMAIN_VGA) | \
  377. BIT(POWER_DOMAIN_GMBUS) | \
  378. BIT(POWER_DOMAIN_INIT))
  379. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  380. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  381. BIT(POWER_DOMAIN_PIPE_A) | \
  382. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  383. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  384. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  385. BIT(POWER_DOMAIN_AUX_A) | \
  386. BIT(POWER_DOMAIN_PLLS) | \
  387. BIT(POWER_DOMAIN_INIT))
  388. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  389. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  390. BIT(POWER_DOMAIN_MODESET) | \
  391. BIT(POWER_DOMAIN_AUX_A) | \
  392. BIT(POWER_DOMAIN_INIT))
  393. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  394. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  395. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  396. BIT(POWER_DOMAIN_INIT))
  397. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  398. {
  399. struct drm_device *dev = dev_priv->dev;
  400. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  401. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  402. "DC9 already programmed to be enabled.\n");
  403. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  404. "DC5 still not disabled to enable DC9.\n");
  405. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  406. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  407. /*
  408. * TODO: check for the following to verify the conditions to enter DC9
  409. * state are satisfied:
  410. * 1] Check relevant display engine registers to verify if mode set
  411. * disable sequence was followed.
  412. * 2] Check if display uninitialize sequence is initialized.
  413. */
  414. }
  415. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  416. {
  417. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  418. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  419. "DC5 still not disabled.\n");
  420. /*
  421. * TODO: check for the following to verify DC9 state was indeed
  422. * entered before programming to disable it:
  423. * 1] Check relevant display engine registers to verify if mode
  424. * set disable sequence was followed.
  425. * 2] Check if display uninitialize sequence is initialized.
  426. */
  427. }
  428. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  429. u32 state)
  430. {
  431. int rewrites = 0;
  432. int rereads = 0;
  433. u32 v;
  434. I915_WRITE(DC_STATE_EN, state);
  435. /* It has been observed that disabling the dc6 state sometimes
  436. * doesn't stick and dmc keeps returning old value. Make sure
  437. * the write really sticks enough times and also force rewrite until
  438. * we are confident that state is exactly what we want.
  439. */
  440. do {
  441. v = I915_READ(DC_STATE_EN);
  442. if (v != state) {
  443. I915_WRITE(DC_STATE_EN, state);
  444. rewrites++;
  445. rereads = 0;
  446. } else if (rereads++ > 5) {
  447. break;
  448. }
  449. } while (rewrites < 100);
  450. if (v != state)
  451. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  452. state, v);
  453. /* Most of the times we need one retry, avoid spam */
  454. if (rewrites > 1)
  455. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  456. state, rewrites);
  457. }
  458. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  459. {
  460. uint32_t val;
  461. uint32_t mask;
  462. mask = DC_STATE_EN_UPTO_DC5;
  463. if (IS_BROXTON(dev_priv))
  464. mask |= DC_STATE_EN_DC9;
  465. else
  466. mask |= DC_STATE_EN_UPTO_DC6;
  467. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  468. state &= dev_priv->csr.allowed_dc_mask;
  469. val = I915_READ(DC_STATE_EN);
  470. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  471. val & mask, state);
  472. /* Check if DMC is ignoring our DC state requests */
  473. if ((val & mask) != dev_priv->csr.dc_state)
  474. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  475. dev_priv->csr.dc_state, val & mask);
  476. val &= ~mask;
  477. val |= state;
  478. gen9_write_dc_state(dev_priv, val);
  479. dev_priv->csr.dc_state = val & mask;
  480. }
  481. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  482. {
  483. assert_can_enable_dc9(dev_priv);
  484. DRM_DEBUG_KMS("Enabling DC9\n");
  485. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  486. }
  487. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  488. {
  489. assert_can_disable_dc9(dev_priv);
  490. DRM_DEBUG_KMS("Disabling DC9\n");
  491. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  492. }
  493. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  494. {
  495. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  496. "CSR program storage start is NULL\n");
  497. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  498. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  499. }
  500. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  501. {
  502. struct drm_device *dev = dev_priv->dev;
  503. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  504. SKL_DISP_PW_2);
  505. WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
  506. "Platform doesn't support DC5.\n");
  507. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  508. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  509. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  510. "DC5 already programmed to be enabled.\n");
  511. assert_rpm_wakelock_held(dev_priv);
  512. assert_csr_loaded(dev_priv);
  513. }
  514. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  515. {
  516. assert_can_enable_dc5(dev_priv);
  517. DRM_DEBUG_KMS("Enabling DC5\n");
  518. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  519. }
  520. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  521. {
  522. struct drm_device *dev = dev_priv->dev;
  523. WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
  524. "Platform doesn't support DC6.\n");
  525. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  526. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  527. "Backlight is not disabled.\n");
  528. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  529. "DC6 already programmed to be enabled.\n");
  530. assert_csr_loaded(dev_priv);
  531. }
  532. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  533. {
  534. assert_can_enable_dc6(dev_priv);
  535. DRM_DEBUG_KMS("Enabling DC6\n");
  536. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  537. }
  538. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  539. {
  540. DRM_DEBUG_KMS("Disabling DC6\n");
  541. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  542. }
  543. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  544. struct i915_power_well *power_well, bool enable)
  545. {
  546. uint32_t tmp, fuse_status;
  547. uint32_t req_mask, state_mask;
  548. bool is_enabled, enable_requested, check_fuse_status = false;
  549. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  550. fuse_status = I915_READ(SKL_FUSE_STATUS);
  551. switch (power_well->data) {
  552. case SKL_DISP_PW_1:
  553. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  554. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  555. DRM_ERROR("PG0 not enabled\n");
  556. return;
  557. }
  558. break;
  559. case SKL_DISP_PW_2:
  560. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  561. DRM_ERROR("PG1 in disabled state\n");
  562. return;
  563. }
  564. break;
  565. case SKL_DISP_PW_DDI_A_E:
  566. case SKL_DISP_PW_DDI_B:
  567. case SKL_DISP_PW_DDI_C:
  568. case SKL_DISP_PW_DDI_D:
  569. case SKL_DISP_PW_MISC_IO:
  570. break;
  571. default:
  572. WARN(1, "Unknown power well %lu\n", power_well->data);
  573. return;
  574. }
  575. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  576. enable_requested = tmp & req_mask;
  577. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  578. is_enabled = tmp & state_mask;
  579. if (!enable && enable_requested)
  580. skl_power_well_pre_disable(dev_priv, power_well);
  581. if (enable) {
  582. if (!enable_requested) {
  583. WARN((tmp & state_mask) &&
  584. !I915_READ(HSW_PWR_WELL_BIOS),
  585. "Invalid for power well status to be enabled, unless done by the BIOS, \
  586. when request is to disable!\n");
  587. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  588. }
  589. if (!is_enabled) {
  590. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  591. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  592. state_mask), 1))
  593. DRM_ERROR("%s enable timeout\n",
  594. power_well->name);
  595. check_fuse_status = true;
  596. }
  597. } else {
  598. if (enable_requested) {
  599. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  600. POSTING_READ(HSW_PWR_WELL_DRIVER);
  601. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  602. }
  603. }
  604. if (check_fuse_status) {
  605. if (power_well->data == SKL_DISP_PW_1) {
  606. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  607. SKL_FUSE_PG1_DIST_STATUS), 1))
  608. DRM_ERROR("PG1 distributing status timeout\n");
  609. } else if (power_well->data == SKL_DISP_PW_2) {
  610. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  611. SKL_FUSE_PG2_DIST_STATUS), 1))
  612. DRM_ERROR("PG2 distributing status timeout\n");
  613. }
  614. }
  615. if (enable && !is_enabled)
  616. skl_power_well_post_enable(dev_priv, power_well);
  617. }
  618. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  619. struct i915_power_well *power_well)
  620. {
  621. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  622. /*
  623. * We're taking over the BIOS, so clear any requests made by it since
  624. * the driver is in charge now.
  625. */
  626. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  627. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  628. }
  629. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  630. struct i915_power_well *power_well)
  631. {
  632. hsw_set_power_well(dev_priv, power_well, true);
  633. }
  634. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  635. struct i915_power_well *power_well)
  636. {
  637. hsw_set_power_well(dev_priv, power_well, false);
  638. }
  639. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  640. struct i915_power_well *power_well)
  641. {
  642. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  643. SKL_POWER_WELL_STATE(power_well->data);
  644. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  645. }
  646. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  647. struct i915_power_well *power_well)
  648. {
  649. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  650. /* Clear any request made by BIOS as driver is taking over */
  651. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  652. }
  653. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  654. struct i915_power_well *power_well)
  655. {
  656. skl_set_power_well(dev_priv, power_well, true);
  657. }
  658. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  659. struct i915_power_well *power_well)
  660. {
  661. skl_set_power_well(dev_priv, power_well, false);
  662. }
  663. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  664. struct i915_power_well *power_well)
  665. {
  666. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  667. }
  668. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  669. struct i915_power_well *power_well)
  670. {
  671. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  672. }
  673. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  674. struct i915_power_well *power_well)
  675. {
  676. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  677. skl_enable_dc6(dev_priv);
  678. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  679. gen9_enable_dc5(dev_priv);
  680. }
  681. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  682. struct i915_power_well *power_well)
  683. {
  684. if (power_well->count > 0)
  685. gen9_dc_off_power_well_enable(dev_priv, power_well);
  686. else
  687. gen9_dc_off_power_well_disable(dev_priv, power_well);
  688. }
  689. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  690. struct i915_power_well *power_well)
  691. {
  692. }
  693. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  694. struct i915_power_well *power_well)
  695. {
  696. return true;
  697. }
  698. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  699. struct i915_power_well *power_well, bool enable)
  700. {
  701. enum punit_power_well power_well_id = power_well->data;
  702. u32 mask;
  703. u32 state;
  704. u32 ctrl;
  705. mask = PUNIT_PWRGT_MASK(power_well_id);
  706. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  707. PUNIT_PWRGT_PWR_GATE(power_well_id);
  708. mutex_lock(&dev_priv->rps.hw_lock);
  709. #define COND \
  710. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  711. if (COND)
  712. goto out;
  713. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  714. ctrl &= ~mask;
  715. ctrl |= state;
  716. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  717. if (wait_for(COND, 100))
  718. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  719. state,
  720. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  721. #undef COND
  722. out:
  723. mutex_unlock(&dev_priv->rps.hw_lock);
  724. }
  725. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  726. struct i915_power_well *power_well)
  727. {
  728. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  729. }
  730. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  731. struct i915_power_well *power_well)
  732. {
  733. vlv_set_power_well(dev_priv, power_well, true);
  734. }
  735. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  736. struct i915_power_well *power_well)
  737. {
  738. vlv_set_power_well(dev_priv, power_well, false);
  739. }
  740. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  741. struct i915_power_well *power_well)
  742. {
  743. int power_well_id = power_well->data;
  744. bool enabled = false;
  745. u32 mask;
  746. u32 state;
  747. u32 ctrl;
  748. mask = PUNIT_PWRGT_MASK(power_well_id);
  749. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  750. mutex_lock(&dev_priv->rps.hw_lock);
  751. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  752. /*
  753. * We only ever set the power-on and power-gate states, anything
  754. * else is unexpected.
  755. */
  756. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  757. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  758. if (state == ctrl)
  759. enabled = true;
  760. /*
  761. * A transient state at this point would mean some unexpected party
  762. * is poking at the power controls too.
  763. */
  764. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  765. WARN_ON(ctrl != state);
  766. mutex_unlock(&dev_priv->rps.hw_lock);
  767. return enabled;
  768. }
  769. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  770. {
  771. enum pipe pipe;
  772. /*
  773. * Enable the CRI clock source so we can get at the
  774. * display and the reference clock for VGA
  775. * hotplug / manual detection. Supposedly DSI also
  776. * needs the ref clock up and running.
  777. *
  778. * CHV DPLL B/C have some issues if VGA mode is enabled.
  779. */
  780. for_each_pipe(dev_priv->dev, pipe) {
  781. u32 val = I915_READ(DPLL(pipe));
  782. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  783. if (pipe != PIPE_A)
  784. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  785. I915_WRITE(DPLL(pipe), val);
  786. }
  787. spin_lock_irq(&dev_priv->irq_lock);
  788. valleyview_enable_display_irqs(dev_priv);
  789. spin_unlock_irq(&dev_priv->irq_lock);
  790. /*
  791. * During driver initialization/resume we can avoid restoring the
  792. * part of the HW/SW state that will be inited anyway explicitly.
  793. */
  794. if (dev_priv->power_domains.initializing)
  795. return;
  796. intel_hpd_init(dev_priv);
  797. i915_redisable_vga_power_on(dev_priv->dev);
  798. }
  799. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  800. {
  801. spin_lock_irq(&dev_priv->irq_lock);
  802. valleyview_disable_display_irqs(dev_priv);
  803. spin_unlock_irq(&dev_priv->irq_lock);
  804. /* make sure we're done processing display irqs */
  805. synchronize_irq(dev_priv->dev->irq);
  806. vlv_power_sequencer_reset(dev_priv);
  807. }
  808. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  809. struct i915_power_well *power_well)
  810. {
  811. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  812. vlv_set_power_well(dev_priv, power_well, true);
  813. vlv_display_power_well_init(dev_priv);
  814. }
  815. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  816. struct i915_power_well *power_well)
  817. {
  818. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  819. vlv_display_power_well_deinit(dev_priv);
  820. vlv_set_power_well(dev_priv, power_well, false);
  821. }
  822. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  823. struct i915_power_well *power_well)
  824. {
  825. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  826. /* since ref/cri clock was enabled */
  827. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  828. vlv_set_power_well(dev_priv, power_well, true);
  829. /*
  830. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  831. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  832. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  833. * b. The other bits such as sfr settings / modesel may all
  834. * be set to 0.
  835. *
  836. * This should only be done on init and resume from S3 with
  837. * both PLLs disabled, or we risk losing DPIO and PLL
  838. * synchronization.
  839. */
  840. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  841. }
  842. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  843. struct i915_power_well *power_well)
  844. {
  845. enum pipe pipe;
  846. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  847. for_each_pipe(dev_priv, pipe)
  848. assert_pll_disabled(dev_priv, pipe);
  849. /* Assert common reset */
  850. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  851. vlv_set_power_well(dev_priv, power_well, false);
  852. }
  853. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  854. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  855. int power_well_id)
  856. {
  857. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  858. int i;
  859. for (i = 0; i < power_domains->power_well_count; i++) {
  860. struct i915_power_well *power_well;
  861. power_well = &power_domains->power_wells[i];
  862. if (power_well->data == power_well_id)
  863. return power_well;
  864. }
  865. return NULL;
  866. }
  867. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  868. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  869. {
  870. struct i915_power_well *cmn_bc =
  871. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  872. struct i915_power_well *cmn_d =
  873. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  874. u32 phy_control = dev_priv->chv_phy_control;
  875. u32 phy_status = 0;
  876. u32 phy_status_mask = 0xffffffff;
  877. u32 tmp;
  878. /*
  879. * The BIOS can leave the PHY is some weird state
  880. * where it doesn't fully power down some parts.
  881. * Disable the asserts until the PHY has been fully
  882. * reset (ie. the power well has been disabled at
  883. * least once).
  884. */
  885. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  886. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  887. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  888. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  889. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  890. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  891. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  892. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  893. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  894. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  895. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  896. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  897. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  898. /* this assumes override is only used to enable lanes */
  899. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  900. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  901. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  902. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  903. /* CL1 is on whenever anything is on in either channel */
  904. if (BITS_SET(phy_control,
  905. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  906. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  907. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  908. /*
  909. * The DPLLB check accounts for the pipe B + port A usage
  910. * with CL2 powered up but all the lanes in the second channel
  911. * powered down.
  912. */
  913. if (BITS_SET(phy_control,
  914. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  915. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  916. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  917. if (BITS_SET(phy_control,
  918. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  919. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  920. if (BITS_SET(phy_control,
  921. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  922. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  923. if (BITS_SET(phy_control,
  924. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  925. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  926. if (BITS_SET(phy_control,
  927. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  928. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  929. }
  930. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  931. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  932. /* this assumes override is only used to enable lanes */
  933. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  934. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  935. if (BITS_SET(phy_control,
  936. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  937. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  938. if (BITS_SET(phy_control,
  939. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  940. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  941. if (BITS_SET(phy_control,
  942. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  943. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  944. }
  945. phy_status &= phy_status_mask;
  946. /*
  947. * The PHY may be busy with some initial calibration and whatnot,
  948. * so the power state can take a while to actually change.
  949. */
  950. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  951. WARN(phy_status != tmp,
  952. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  953. tmp, phy_status, dev_priv->chv_phy_control);
  954. }
  955. #undef BITS_SET
  956. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  957. struct i915_power_well *power_well)
  958. {
  959. enum dpio_phy phy;
  960. enum pipe pipe;
  961. uint32_t tmp;
  962. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  963. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  964. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  965. pipe = PIPE_A;
  966. phy = DPIO_PHY0;
  967. } else {
  968. pipe = PIPE_C;
  969. phy = DPIO_PHY1;
  970. }
  971. /* since ref/cri clock was enabled */
  972. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  973. vlv_set_power_well(dev_priv, power_well, true);
  974. /* Poll for phypwrgood signal */
  975. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  976. DRM_ERROR("Display PHY %d is not power up\n", phy);
  977. mutex_lock(&dev_priv->sb_lock);
  978. /* Enable dynamic power down */
  979. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  980. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  981. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  982. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  983. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  984. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  985. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  986. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  987. } else {
  988. /*
  989. * Force the non-existing CL2 off. BXT does this
  990. * too, so maybe it saves some power even though
  991. * CL2 doesn't exist?
  992. */
  993. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  994. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  995. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  996. }
  997. mutex_unlock(&dev_priv->sb_lock);
  998. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  999. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1000. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1001. phy, dev_priv->chv_phy_control);
  1002. assert_chv_phy_status(dev_priv);
  1003. }
  1004. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1005. struct i915_power_well *power_well)
  1006. {
  1007. enum dpio_phy phy;
  1008. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1009. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1010. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1011. phy = DPIO_PHY0;
  1012. assert_pll_disabled(dev_priv, PIPE_A);
  1013. assert_pll_disabled(dev_priv, PIPE_B);
  1014. } else {
  1015. phy = DPIO_PHY1;
  1016. assert_pll_disabled(dev_priv, PIPE_C);
  1017. }
  1018. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1019. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1020. vlv_set_power_well(dev_priv, power_well, false);
  1021. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1022. phy, dev_priv->chv_phy_control);
  1023. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1024. dev_priv->chv_phy_assert[phy] = true;
  1025. assert_chv_phy_status(dev_priv);
  1026. }
  1027. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1028. enum dpio_channel ch, bool override, unsigned int mask)
  1029. {
  1030. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1031. u32 reg, val, expected, actual;
  1032. /*
  1033. * The BIOS can leave the PHY is some weird state
  1034. * where it doesn't fully power down some parts.
  1035. * Disable the asserts until the PHY has been fully
  1036. * reset (ie. the power well has been disabled at
  1037. * least once).
  1038. */
  1039. if (!dev_priv->chv_phy_assert[phy])
  1040. return;
  1041. if (ch == DPIO_CH0)
  1042. reg = _CHV_CMN_DW0_CH0;
  1043. else
  1044. reg = _CHV_CMN_DW6_CH1;
  1045. mutex_lock(&dev_priv->sb_lock);
  1046. val = vlv_dpio_read(dev_priv, pipe, reg);
  1047. mutex_unlock(&dev_priv->sb_lock);
  1048. /*
  1049. * This assumes !override is only used when the port is disabled.
  1050. * All lanes should power down even without the override when
  1051. * the port is disabled.
  1052. */
  1053. if (!override || mask == 0xf) {
  1054. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1055. /*
  1056. * If CH1 common lane is not active anymore
  1057. * (eg. for pipe B DPLL) the entire channel will
  1058. * shut down, which causes the common lane registers
  1059. * to read as 0. That means we can't actually check
  1060. * the lane power down status bits, but as the entire
  1061. * register reads as 0 it's a good indication that the
  1062. * channel is indeed entirely powered down.
  1063. */
  1064. if (ch == DPIO_CH1 && val == 0)
  1065. expected = 0;
  1066. } else if (mask != 0x0) {
  1067. expected = DPIO_ANYDL_POWERDOWN;
  1068. } else {
  1069. expected = 0;
  1070. }
  1071. if (ch == DPIO_CH0)
  1072. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1073. else
  1074. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1075. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1076. WARN(actual != expected,
  1077. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1078. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1079. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1080. reg, val);
  1081. }
  1082. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1083. enum dpio_channel ch, bool override)
  1084. {
  1085. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1086. bool was_override;
  1087. mutex_lock(&power_domains->lock);
  1088. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1089. if (override == was_override)
  1090. goto out;
  1091. if (override)
  1092. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1093. else
  1094. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1095. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1096. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1097. phy, ch, dev_priv->chv_phy_control);
  1098. assert_chv_phy_status(dev_priv);
  1099. out:
  1100. mutex_unlock(&power_domains->lock);
  1101. return was_override;
  1102. }
  1103. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1104. bool override, unsigned int mask)
  1105. {
  1106. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1107. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1108. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1109. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1110. mutex_lock(&power_domains->lock);
  1111. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1112. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1113. if (override)
  1114. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1115. else
  1116. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1117. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1118. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1119. phy, ch, mask, dev_priv->chv_phy_control);
  1120. assert_chv_phy_status(dev_priv);
  1121. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1122. mutex_unlock(&power_domains->lock);
  1123. }
  1124. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1125. struct i915_power_well *power_well)
  1126. {
  1127. enum pipe pipe = power_well->data;
  1128. bool enabled;
  1129. u32 state, ctrl;
  1130. mutex_lock(&dev_priv->rps.hw_lock);
  1131. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1132. /*
  1133. * We only ever set the power-on and power-gate states, anything
  1134. * else is unexpected.
  1135. */
  1136. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1137. enabled = state == DP_SSS_PWR_ON(pipe);
  1138. /*
  1139. * A transient state at this point would mean some unexpected party
  1140. * is poking at the power controls too.
  1141. */
  1142. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1143. WARN_ON(ctrl << 16 != state);
  1144. mutex_unlock(&dev_priv->rps.hw_lock);
  1145. return enabled;
  1146. }
  1147. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1148. struct i915_power_well *power_well,
  1149. bool enable)
  1150. {
  1151. enum pipe pipe = power_well->data;
  1152. u32 state;
  1153. u32 ctrl;
  1154. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1155. mutex_lock(&dev_priv->rps.hw_lock);
  1156. #define COND \
  1157. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1158. if (COND)
  1159. goto out;
  1160. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1161. ctrl &= ~DP_SSC_MASK(pipe);
  1162. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1163. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1164. if (wait_for(COND, 100))
  1165. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1166. state,
  1167. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1168. #undef COND
  1169. out:
  1170. mutex_unlock(&dev_priv->rps.hw_lock);
  1171. }
  1172. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1173. struct i915_power_well *power_well)
  1174. {
  1175. WARN_ON_ONCE(power_well->data != PIPE_A);
  1176. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1177. }
  1178. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1179. struct i915_power_well *power_well)
  1180. {
  1181. WARN_ON_ONCE(power_well->data != PIPE_A);
  1182. chv_set_pipe_power_well(dev_priv, power_well, true);
  1183. vlv_display_power_well_init(dev_priv);
  1184. }
  1185. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1186. struct i915_power_well *power_well)
  1187. {
  1188. WARN_ON_ONCE(power_well->data != PIPE_A);
  1189. vlv_display_power_well_deinit(dev_priv);
  1190. chv_set_pipe_power_well(dev_priv, power_well, false);
  1191. }
  1192. static void
  1193. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1194. enum intel_display_power_domain domain)
  1195. {
  1196. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1197. struct i915_power_well *power_well;
  1198. int i;
  1199. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1200. if (!power_well->count++)
  1201. intel_power_well_enable(dev_priv, power_well);
  1202. }
  1203. power_domains->domain_use_count[domain]++;
  1204. }
  1205. /**
  1206. * intel_display_power_get - grab a power domain reference
  1207. * @dev_priv: i915 device instance
  1208. * @domain: power domain to reference
  1209. *
  1210. * This function grabs a power domain reference for @domain and ensures that the
  1211. * power domain and all its parents are powered up. Therefore users should only
  1212. * grab a reference to the innermost power domain they need.
  1213. *
  1214. * Any power domain reference obtained by this function must have a symmetric
  1215. * call to intel_display_power_put() to release the reference again.
  1216. */
  1217. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1218. enum intel_display_power_domain domain)
  1219. {
  1220. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1221. intel_runtime_pm_get(dev_priv);
  1222. mutex_lock(&power_domains->lock);
  1223. __intel_display_power_get_domain(dev_priv, domain);
  1224. mutex_unlock(&power_domains->lock);
  1225. }
  1226. /**
  1227. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1228. * @dev_priv: i915 device instance
  1229. * @domain: power domain to reference
  1230. *
  1231. * This function grabs a power domain reference for @domain and ensures that the
  1232. * power domain and all its parents are powered up. Therefore users should only
  1233. * grab a reference to the innermost power domain they need.
  1234. *
  1235. * Any power domain reference obtained by this function must have a symmetric
  1236. * call to intel_display_power_put() to release the reference again.
  1237. */
  1238. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1239. enum intel_display_power_domain domain)
  1240. {
  1241. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1242. bool is_enabled;
  1243. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1244. return false;
  1245. mutex_lock(&power_domains->lock);
  1246. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1247. __intel_display_power_get_domain(dev_priv, domain);
  1248. is_enabled = true;
  1249. } else {
  1250. is_enabled = false;
  1251. }
  1252. mutex_unlock(&power_domains->lock);
  1253. if (!is_enabled)
  1254. intel_runtime_pm_put(dev_priv);
  1255. return is_enabled;
  1256. }
  1257. /**
  1258. * intel_display_power_put - release a power domain reference
  1259. * @dev_priv: i915 device instance
  1260. * @domain: power domain to reference
  1261. *
  1262. * This function drops the power domain reference obtained by
  1263. * intel_display_power_get() and might power down the corresponding hardware
  1264. * block right away if this is the last reference.
  1265. */
  1266. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1267. enum intel_display_power_domain domain)
  1268. {
  1269. struct i915_power_domains *power_domains;
  1270. struct i915_power_well *power_well;
  1271. int i;
  1272. power_domains = &dev_priv->power_domains;
  1273. mutex_lock(&power_domains->lock);
  1274. WARN(!power_domains->domain_use_count[domain],
  1275. "Use count on domain %s is already zero\n",
  1276. intel_display_power_domain_str(domain));
  1277. power_domains->domain_use_count[domain]--;
  1278. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1279. WARN(!power_well->count,
  1280. "Use count on power well %s is already zero",
  1281. power_well->name);
  1282. if (!--power_well->count)
  1283. intel_power_well_disable(dev_priv, power_well);
  1284. }
  1285. mutex_unlock(&power_domains->lock);
  1286. intel_runtime_pm_put(dev_priv);
  1287. }
  1288. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1289. BIT(POWER_DOMAIN_PIPE_A) | \
  1290. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1291. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  1292. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1293. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1294. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1295. BIT(POWER_DOMAIN_PORT_CRT) | \
  1296. BIT(POWER_DOMAIN_PLLS) | \
  1297. BIT(POWER_DOMAIN_AUX_A) | \
  1298. BIT(POWER_DOMAIN_AUX_B) | \
  1299. BIT(POWER_DOMAIN_AUX_C) | \
  1300. BIT(POWER_DOMAIN_AUX_D) | \
  1301. BIT(POWER_DOMAIN_GMBUS) | \
  1302. BIT(POWER_DOMAIN_INIT))
  1303. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1304. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1305. BIT(POWER_DOMAIN_INIT))
  1306. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1307. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1308. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1309. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1310. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1311. BIT(POWER_DOMAIN_INIT))
  1312. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1313. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1314. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1315. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1316. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1317. BIT(POWER_DOMAIN_PORT_CRT) | \
  1318. BIT(POWER_DOMAIN_AUX_B) | \
  1319. BIT(POWER_DOMAIN_AUX_C) | \
  1320. BIT(POWER_DOMAIN_INIT))
  1321. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1322. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1323. BIT(POWER_DOMAIN_AUX_B) | \
  1324. BIT(POWER_DOMAIN_INIT))
  1325. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1326. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1327. BIT(POWER_DOMAIN_AUX_B) | \
  1328. BIT(POWER_DOMAIN_INIT))
  1329. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1330. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1331. BIT(POWER_DOMAIN_AUX_C) | \
  1332. BIT(POWER_DOMAIN_INIT))
  1333. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1334. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1335. BIT(POWER_DOMAIN_AUX_C) | \
  1336. BIT(POWER_DOMAIN_INIT))
  1337. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1338. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1339. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1340. BIT(POWER_DOMAIN_AUX_B) | \
  1341. BIT(POWER_DOMAIN_AUX_C) | \
  1342. BIT(POWER_DOMAIN_INIT))
  1343. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1344. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1345. BIT(POWER_DOMAIN_AUX_D) | \
  1346. BIT(POWER_DOMAIN_INIT))
  1347. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1348. .sync_hw = i9xx_always_on_power_well_noop,
  1349. .enable = i9xx_always_on_power_well_noop,
  1350. .disable = i9xx_always_on_power_well_noop,
  1351. .is_enabled = i9xx_always_on_power_well_enabled,
  1352. };
  1353. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1354. .sync_hw = chv_pipe_power_well_sync_hw,
  1355. .enable = chv_pipe_power_well_enable,
  1356. .disable = chv_pipe_power_well_disable,
  1357. .is_enabled = chv_pipe_power_well_enabled,
  1358. };
  1359. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1360. .sync_hw = vlv_power_well_sync_hw,
  1361. .enable = chv_dpio_cmn_power_well_enable,
  1362. .disable = chv_dpio_cmn_power_well_disable,
  1363. .is_enabled = vlv_power_well_enabled,
  1364. };
  1365. static struct i915_power_well i9xx_always_on_power_well[] = {
  1366. {
  1367. .name = "always-on",
  1368. .always_on = 1,
  1369. .domains = POWER_DOMAIN_MASK,
  1370. .ops = &i9xx_always_on_power_well_ops,
  1371. },
  1372. };
  1373. static const struct i915_power_well_ops hsw_power_well_ops = {
  1374. .sync_hw = hsw_power_well_sync_hw,
  1375. .enable = hsw_power_well_enable,
  1376. .disable = hsw_power_well_disable,
  1377. .is_enabled = hsw_power_well_enabled,
  1378. };
  1379. static const struct i915_power_well_ops skl_power_well_ops = {
  1380. .sync_hw = skl_power_well_sync_hw,
  1381. .enable = skl_power_well_enable,
  1382. .disable = skl_power_well_disable,
  1383. .is_enabled = skl_power_well_enabled,
  1384. };
  1385. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1386. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1387. .enable = gen9_dc_off_power_well_enable,
  1388. .disable = gen9_dc_off_power_well_disable,
  1389. .is_enabled = gen9_dc_off_power_well_enabled,
  1390. };
  1391. static struct i915_power_well hsw_power_wells[] = {
  1392. {
  1393. .name = "always-on",
  1394. .always_on = 1,
  1395. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1396. .ops = &i9xx_always_on_power_well_ops,
  1397. },
  1398. {
  1399. .name = "display",
  1400. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1401. .ops = &hsw_power_well_ops,
  1402. },
  1403. };
  1404. static struct i915_power_well bdw_power_wells[] = {
  1405. {
  1406. .name = "always-on",
  1407. .always_on = 1,
  1408. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1409. .ops = &i9xx_always_on_power_well_ops,
  1410. },
  1411. {
  1412. .name = "display",
  1413. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1414. .ops = &hsw_power_well_ops,
  1415. },
  1416. };
  1417. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1418. .sync_hw = vlv_power_well_sync_hw,
  1419. .enable = vlv_display_power_well_enable,
  1420. .disable = vlv_display_power_well_disable,
  1421. .is_enabled = vlv_power_well_enabled,
  1422. };
  1423. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1424. .sync_hw = vlv_power_well_sync_hw,
  1425. .enable = vlv_dpio_cmn_power_well_enable,
  1426. .disable = vlv_dpio_cmn_power_well_disable,
  1427. .is_enabled = vlv_power_well_enabled,
  1428. };
  1429. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1430. .sync_hw = vlv_power_well_sync_hw,
  1431. .enable = vlv_power_well_enable,
  1432. .disable = vlv_power_well_disable,
  1433. .is_enabled = vlv_power_well_enabled,
  1434. };
  1435. static struct i915_power_well vlv_power_wells[] = {
  1436. {
  1437. .name = "always-on",
  1438. .always_on = 1,
  1439. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1440. .ops = &i9xx_always_on_power_well_ops,
  1441. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1442. },
  1443. {
  1444. .name = "display",
  1445. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1446. .data = PUNIT_POWER_WELL_DISP2D,
  1447. .ops = &vlv_display_power_well_ops,
  1448. },
  1449. {
  1450. .name = "dpio-tx-b-01",
  1451. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1452. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1453. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1454. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1455. .ops = &vlv_dpio_power_well_ops,
  1456. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1457. },
  1458. {
  1459. .name = "dpio-tx-b-23",
  1460. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1461. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1462. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1463. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1464. .ops = &vlv_dpio_power_well_ops,
  1465. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1466. },
  1467. {
  1468. .name = "dpio-tx-c-01",
  1469. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1470. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1471. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1472. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1473. .ops = &vlv_dpio_power_well_ops,
  1474. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1475. },
  1476. {
  1477. .name = "dpio-tx-c-23",
  1478. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1479. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1480. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1481. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1482. .ops = &vlv_dpio_power_well_ops,
  1483. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1484. },
  1485. {
  1486. .name = "dpio-common",
  1487. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1488. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1489. .ops = &vlv_dpio_cmn_power_well_ops,
  1490. },
  1491. };
  1492. static struct i915_power_well chv_power_wells[] = {
  1493. {
  1494. .name = "always-on",
  1495. .always_on = 1,
  1496. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1497. .ops = &i9xx_always_on_power_well_ops,
  1498. },
  1499. {
  1500. .name = "display",
  1501. /*
  1502. * Pipe A power well is the new disp2d well. Pipe B and C
  1503. * power wells don't actually exist. Pipe A power well is
  1504. * required for any pipe to work.
  1505. */
  1506. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1507. .data = PIPE_A,
  1508. .ops = &chv_pipe_power_well_ops,
  1509. },
  1510. {
  1511. .name = "dpio-common-bc",
  1512. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1513. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1514. .ops = &chv_dpio_cmn_power_well_ops,
  1515. },
  1516. {
  1517. .name = "dpio-common-d",
  1518. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1519. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1520. .ops = &chv_dpio_cmn_power_well_ops,
  1521. },
  1522. };
  1523. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1524. int power_well_id)
  1525. {
  1526. struct i915_power_well *power_well;
  1527. bool ret;
  1528. power_well = lookup_power_well(dev_priv, power_well_id);
  1529. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1530. return ret;
  1531. }
  1532. static struct i915_power_well skl_power_wells[] = {
  1533. {
  1534. .name = "always-on",
  1535. .always_on = 1,
  1536. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1537. .ops = &i9xx_always_on_power_well_ops,
  1538. .data = SKL_DISP_PW_ALWAYS_ON,
  1539. },
  1540. {
  1541. .name = "power well 1",
  1542. /* Handled by the DMC firmware */
  1543. .domains = 0,
  1544. .ops = &skl_power_well_ops,
  1545. .data = SKL_DISP_PW_1,
  1546. },
  1547. {
  1548. .name = "MISC IO power well",
  1549. /* Handled by the DMC firmware */
  1550. .domains = 0,
  1551. .ops = &skl_power_well_ops,
  1552. .data = SKL_DISP_PW_MISC_IO,
  1553. },
  1554. {
  1555. .name = "DC off",
  1556. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1557. .ops = &gen9_dc_off_power_well_ops,
  1558. .data = SKL_DISP_PW_DC_OFF,
  1559. },
  1560. {
  1561. .name = "power well 2",
  1562. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1563. .ops = &skl_power_well_ops,
  1564. .data = SKL_DISP_PW_2,
  1565. },
  1566. {
  1567. .name = "DDI A/E power well",
  1568. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1569. .ops = &skl_power_well_ops,
  1570. .data = SKL_DISP_PW_DDI_A_E,
  1571. },
  1572. {
  1573. .name = "DDI B power well",
  1574. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1575. .ops = &skl_power_well_ops,
  1576. .data = SKL_DISP_PW_DDI_B,
  1577. },
  1578. {
  1579. .name = "DDI C power well",
  1580. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1581. .ops = &skl_power_well_ops,
  1582. .data = SKL_DISP_PW_DDI_C,
  1583. },
  1584. {
  1585. .name = "DDI D power well",
  1586. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1587. .ops = &skl_power_well_ops,
  1588. .data = SKL_DISP_PW_DDI_D,
  1589. },
  1590. };
  1591. void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
  1592. {
  1593. struct i915_power_well *well;
  1594. if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
  1595. return;
  1596. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1597. intel_power_well_enable(dev_priv, well);
  1598. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1599. intel_power_well_enable(dev_priv, well);
  1600. }
  1601. void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
  1602. {
  1603. struct i915_power_well *well;
  1604. if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
  1605. return;
  1606. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1607. intel_power_well_disable(dev_priv, well);
  1608. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1609. intel_power_well_disable(dev_priv, well);
  1610. }
  1611. static struct i915_power_well bxt_power_wells[] = {
  1612. {
  1613. .name = "always-on",
  1614. .always_on = 1,
  1615. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1616. .ops = &i9xx_always_on_power_well_ops,
  1617. },
  1618. {
  1619. .name = "power well 1",
  1620. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1621. .ops = &skl_power_well_ops,
  1622. .data = SKL_DISP_PW_1,
  1623. },
  1624. {
  1625. .name = "DC off",
  1626. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1627. .ops = &gen9_dc_off_power_well_ops,
  1628. .data = SKL_DISP_PW_DC_OFF,
  1629. },
  1630. {
  1631. .name = "power well 2",
  1632. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1633. .ops = &skl_power_well_ops,
  1634. .data = SKL_DISP_PW_2,
  1635. },
  1636. };
  1637. static int
  1638. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1639. int disable_power_well)
  1640. {
  1641. if (disable_power_well >= 0)
  1642. return !!disable_power_well;
  1643. if (IS_BROXTON(dev_priv)) {
  1644. DRM_DEBUG_KMS("Disabling display power well support\n");
  1645. return 0;
  1646. }
  1647. return 1;
  1648. }
  1649. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1650. int enable_dc)
  1651. {
  1652. uint32_t mask;
  1653. int requested_dc;
  1654. int max_dc;
  1655. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1656. max_dc = 2;
  1657. mask = 0;
  1658. } else if (IS_BROXTON(dev_priv)) {
  1659. max_dc = 1;
  1660. /*
  1661. * DC9 has a separate HW flow from the rest of the DC states,
  1662. * not depending on the DMC firmware. It's needed by system
  1663. * suspend/resume, so allow it unconditionally.
  1664. */
  1665. mask = DC_STATE_EN_DC9;
  1666. } else {
  1667. max_dc = 0;
  1668. mask = 0;
  1669. }
  1670. if (!i915.disable_power_well)
  1671. max_dc = 0;
  1672. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1673. requested_dc = enable_dc;
  1674. } else if (enable_dc == -1) {
  1675. requested_dc = max_dc;
  1676. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1677. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1678. enable_dc, max_dc);
  1679. requested_dc = max_dc;
  1680. } else {
  1681. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1682. requested_dc = max_dc;
  1683. }
  1684. if (requested_dc > 1)
  1685. mask |= DC_STATE_EN_UPTO_DC6;
  1686. if (requested_dc > 0)
  1687. mask |= DC_STATE_EN_UPTO_DC5;
  1688. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1689. return mask;
  1690. }
  1691. #define set_power_wells(power_domains, __power_wells) ({ \
  1692. (power_domains)->power_wells = (__power_wells); \
  1693. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1694. })
  1695. /**
  1696. * intel_power_domains_init - initializes the power domain structures
  1697. * @dev_priv: i915 device instance
  1698. *
  1699. * Initializes the power domain structures for @dev_priv depending upon the
  1700. * supported platform.
  1701. */
  1702. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1703. {
  1704. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1705. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1706. i915.disable_power_well);
  1707. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1708. i915.enable_dc);
  1709. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1710. mutex_init(&power_domains->lock);
  1711. /*
  1712. * The enabling order will be from lower to higher indexed wells,
  1713. * the disabling order is reversed.
  1714. */
  1715. if (IS_HASWELL(dev_priv->dev)) {
  1716. set_power_wells(power_domains, hsw_power_wells);
  1717. } else if (IS_BROADWELL(dev_priv->dev)) {
  1718. set_power_wells(power_domains, bdw_power_wells);
  1719. } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
  1720. set_power_wells(power_domains, skl_power_wells);
  1721. } else if (IS_BROXTON(dev_priv->dev)) {
  1722. set_power_wells(power_domains, bxt_power_wells);
  1723. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1724. set_power_wells(power_domains, chv_power_wells);
  1725. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1726. set_power_wells(power_domains, vlv_power_wells);
  1727. } else {
  1728. set_power_wells(power_domains, i9xx_always_on_power_well);
  1729. }
  1730. return 0;
  1731. }
  1732. /**
  1733. * intel_power_domains_fini - finalizes the power domain structures
  1734. * @dev_priv: i915 device instance
  1735. *
  1736. * Finalizes the power domain structures for @dev_priv depending upon the
  1737. * supported platform. This function also disables runtime pm and ensures that
  1738. * the device stays powered up so that the driver can be reloaded.
  1739. */
  1740. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1741. {
  1742. struct device *device = &dev_priv->dev->pdev->dev;
  1743. /*
  1744. * The i915.ko module is still not prepared to be loaded when
  1745. * the power well is not enabled, so just enable it in case
  1746. * we're going to unload/reload.
  1747. * The following also reacquires the RPM reference the core passed
  1748. * to the driver during loading, which is dropped in
  1749. * intel_runtime_pm_enable(). We have to hand back the control of the
  1750. * device to the core with this reference held.
  1751. */
  1752. intel_display_set_init_power(dev_priv, true);
  1753. /* Remove the refcount we took to keep power well support disabled. */
  1754. if (!i915.disable_power_well)
  1755. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1756. /*
  1757. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1758. * the platform doesn't support runtime PM.
  1759. */
  1760. if (!HAS_RUNTIME_PM(dev_priv))
  1761. pm_runtime_put(device);
  1762. }
  1763. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1764. {
  1765. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1766. struct i915_power_well *power_well;
  1767. int i;
  1768. mutex_lock(&power_domains->lock);
  1769. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1770. power_well->ops->sync_hw(dev_priv, power_well);
  1771. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1772. power_well);
  1773. }
  1774. mutex_unlock(&power_domains->lock);
  1775. }
  1776. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1777. bool resume)
  1778. {
  1779. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1780. uint32_t val;
  1781. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1782. /* enable PCH reset handshake */
  1783. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1784. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1785. /* enable PG1 and Misc I/O */
  1786. mutex_lock(&power_domains->lock);
  1787. skl_pw1_misc_io_init(dev_priv);
  1788. mutex_unlock(&power_domains->lock);
  1789. if (!resume)
  1790. return;
  1791. skl_init_cdclk(dev_priv);
  1792. if (dev_priv->csr.dmc_payload)
  1793. intel_csr_load_program(dev_priv);
  1794. }
  1795. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1796. {
  1797. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1798. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1799. skl_uninit_cdclk(dev_priv);
  1800. /* The spec doesn't call for removing the reset handshake flag */
  1801. /* disable PG1 and Misc I/O */
  1802. mutex_lock(&power_domains->lock);
  1803. skl_pw1_misc_io_fini(dev_priv);
  1804. mutex_unlock(&power_domains->lock);
  1805. }
  1806. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1807. {
  1808. struct i915_power_well *cmn_bc =
  1809. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1810. struct i915_power_well *cmn_d =
  1811. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1812. /*
  1813. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1814. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1815. * instead maintain a shadow copy ourselves. Use the actual
  1816. * power well state and lane status to reconstruct the
  1817. * expected initial value.
  1818. */
  1819. dev_priv->chv_phy_control =
  1820. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1821. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1822. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1823. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1824. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1825. /*
  1826. * If all lanes are disabled we leave the override disabled
  1827. * with all power down bits cleared to match the state we
  1828. * would use after disabling the port. Otherwise enable the
  1829. * override and set the lane powerdown bits accding to the
  1830. * current lane status.
  1831. */
  1832. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1833. uint32_t status = I915_READ(DPLL(PIPE_A));
  1834. unsigned int mask;
  1835. mask = status & DPLL_PORTB_READY_MASK;
  1836. if (mask == 0xf)
  1837. mask = 0x0;
  1838. else
  1839. dev_priv->chv_phy_control |=
  1840. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1841. dev_priv->chv_phy_control |=
  1842. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1843. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1844. if (mask == 0xf)
  1845. mask = 0x0;
  1846. else
  1847. dev_priv->chv_phy_control |=
  1848. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1849. dev_priv->chv_phy_control |=
  1850. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1851. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1852. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1853. } else {
  1854. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1855. }
  1856. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1857. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1858. unsigned int mask;
  1859. mask = status & DPLL_PORTD_READY_MASK;
  1860. if (mask == 0xf)
  1861. mask = 0x0;
  1862. else
  1863. dev_priv->chv_phy_control |=
  1864. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1865. dev_priv->chv_phy_control |=
  1866. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1867. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1868. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  1869. } else {
  1870. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  1871. }
  1872. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1873. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1874. dev_priv->chv_phy_control);
  1875. }
  1876. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1877. {
  1878. struct i915_power_well *cmn =
  1879. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1880. struct i915_power_well *disp2d =
  1881. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1882. /* If the display might be already active skip this */
  1883. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1884. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1885. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1886. return;
  1887. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1888. /* cmnlane needs DPLL registers */
  1889. disp2d->ops->enable(dev_priv, disp2d);
  1890. /*
  1891. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1892. * Need to assert and de-assert PHY SB reset by gating the
  1893. * common lane power, then un-gating it.
  1894. * Simply ungating isn't enough to reset the PHY enough to get
  1895. * ports and lanes running.
  1896. */
  1897. cmn->ops->disable(dev_priv, cmn);
  1898. }
  1899. /**
  1900. * intel_power_domains_init_hw - initialize hardware power domain state
  1901. * @dev_priv: i915 device instance
  1902. *
  1903. * This function initializes the hardware power domain state and enables all
  1904. * power domains using intel_display_set_init_power().
  1905. */
  1906. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  1907. {
  1908. struct drm_device *dev = dev_priv->dev;
  1909. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1910. power_domains->initializing = true;
  1911. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  1912. skl_display_core_init(dev_priv, resume);
  1913. } else if (IS_CHERRYVIEW(dev)) {
  1914. mutex_lock(&power_domains->lock);
  1915. chv_phy_control_init(dev_priv);
  1916. mutex_unlock(&power_domains->lock);
  1917. } else if (IS_VALLEYVIEW(dev)) {
  1918. mutex_lock(&power_domains->lock);
  1919. vlv_cmnlane_wa(dev_priv);
  1920. mutex_unlock(&power_domains->lock);
  1921. }
  1922. /* For now, we need the power well to be always enabled. */
  1923. intel_display_set_init_power(dev_priv, true);
  1924. /* Disable power support if the user asked so. */
  1925. if (!i915.disable_power_well)
  1926. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1927. intel_power_domains_sync_hw(dev_priv);
  1928. power_domains->initializing = false;
  1929. }
  1930. /**
  1931. * intel_power_domains_suspend - suspend power domain state
  1932. * @dev_priv: i915 device instance
  1933. *
  1934. * This function prepares the hardware power domain state before entering
  1935. * system suspend. It must be paired with intel_power_domains_init_hw().
  1936. */
  1937. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  1938. {
  1939. /*
  1940. * Even if power well support was disabled we still want to disable
  1941. * power wells while we are system suspended.
  1942. */
  1943. if (!i915.disable_power_well)
  1944. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1945. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1946. skl_display_core_uninit(dev_priv);
  1947. }
  1948. /**
  1949. * intel_runtime_pm_get - grab a runtime pm reference
  1950. * @dev_priv: i915 device instance
  1951. *
  1952. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1953. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1954. *
  1955. * Any runtime pm reference obtained by this function must have a symmetric
  1956. * call to intel_runtime_pm_put() to release the reference again.
  1957. */
  1958. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1959. {
  1960. struct drm_device *dev = dev_priv->dev;
  1961. struct device *device = &dev->pdev->dev;
  1962. pm_runtime_get_sync(device);
  1963. atomic_inc(&dev_priv->pm.wakeref_count);
  1964. assert_rpm_wakelock_held(dev_priv);
  1965. }
  1966. /**
  1967. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  1968. * @dev_priv: i915 device instance
  1969. *
  1970. * This function grabs a device-level runtime pm reference if the device is
  1971. * already in use and ensures that it is powered up.
  1972. *
  1973. * Any runtime pm reference obtained by this function must have a symmetric
  1974. * call to intel_runtime_pm_put() to release the reference again.
  1975. */
  1976. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  1977. {
  1978. struct drm_device *dev = dev_priv->dev;
  1979. struct device *device = &dev->pdev->dev;
  1980. if (IS_ENABLED(CONFIG_PM)) {
  1981. int ret = pm_runtime_get_if_in_use(device);
  1982. /*
  1983. * In cases runtime PM is disabled by the RPM core and we get
  1984. * an -EINVAL return value we are not supposed to call this
  1985. * function, since the power state is undefined. This applies
  1986. * atm to the late/early system suspend/resume handlers.
  1987. */
  1988. WARN_ON_ONCE(ret < 0);
  1989. if (ret <= 0)
  1990. return false;
  1991. }
  1992. atomic_inc(&dev_priv->pm.wakeref_count);
  1993. assert_rpm_wakelock_held(dev_priv);
  1994. return true;
  1995. }
  1996. /**
  1997. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1998. * @dev_priv: i915 device instance
  1999. *
  2000. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2001. * code to ensure the GTT or GT is on).
  2002. *
  2003. * It will _not_ power up the device but instead only check that it's powered
  2004. * on. Therefore it is only valid to call this functions from contexts where
  2005. * the device is known to be powered up and where trying to power it up would
  2006. * result in hilarity and deadlocks. That pretty much means only the system
  2007. * suspend/resume code where this is used to grab runtime pm references for
  2008. * delayed setup down in work items.
  2009. *
  2010. * Any runtime pm reference obtained by this function must have a symmetric
  2011. * call to intel_runtime_pm_put() to release the reference again.
  2012. */
  2013. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2014. {
  2015. struct drm_device *dev = dev_priv->dev;
  2016. struct device *device = &dev->pdev->dev;
  2017. assert_rpm_wakelock_held(dev_priv);
  2018. pm_runtime_get_noresume(device);
  2019. atomic_inc(&dev_priv->pm.wakeref_count);
  2020. }
  2021. /**
  2022. * intel_runtime_pm_put - release a runtime pm reference
  2023. * @dev_priv: i915 device instance
  2024. *
  2025. * This function drops the device-level runtime pm reference obtained by
  2026. * intel_runtime_pm_get() and might power down the corresponding
  2027. * hardware block right away if this is the last reference.
  2028. */
  2029. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2030. {
  2031. struct drm_device *dev = dev_priv->dev;
  2032. struct device *device = &dev->pdev->dev;
  2033. assert_rpm_wakelock_held(dev_priv);
  2034. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2035. atomic_inc(&dev_priv->pm.atomic_seq);
  2036. pm_runtime_mark_last_busy(device);
  2037. pm_runtime_put_autosuspend(device);
  2038. }
  2039. /**
  2040. * intel_runtime_pm_enable - enable runtime pm
  2041. * @dev_priv: i915 device instance
  2042. *
  2043. * This function enables runtime pm at the end of the driver load sequence.
  2044. *
  2045. * Note that this function does currently not enable runtime pm for the
  2046. * subordinate display power domains. That is only done on the first modeset
  2047. * using intel_display_set_init_power().
  2048. */
  2049. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2050. {
  2051. struct drm_device *dev = dev_priv->dev;
  2052. struct device *device = &dev->pdev->dev;
  2053. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2054. pm_runtime_mark_last_busy(device);
  2055. /*
  2056. * Take a permanent reference to disable the RPM functionality and drop
  2057. * it only when unloading the driver. Use the low level get/put helpers,
  2058. * so the driver's own RPM reference tracking asserts also work on
  2059. * platforms without RPM support.
  2060. */
  2061. if (!HAS_RUNTIME_PM(dev)) {
  2062. pm_runtime_dont_use_autosuspend(device);
  2063. pm_runtime_get_sync(device);
  2064. } else {
  2065. pm_runtime_use_autosuspend(device);
  2066. }
  2067. /*
  2068. * The core calls the driver load handler with an RPM reference held.
  2069. * We drop that here and will reacquire it during unloading in
  2070. * intel_power_domains_fini().
  2071. */
  2072. pm_runtime_put_autosuspend(device);
  2073. }