perf_event.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /*
  2. * Performance events:
  3. *
  4. * Copyright (C) 2008-2009, Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
  7. *
  8. * Data type definitions, declarations, prototypes.
  9. *
  10. * Started by: Thomas Gleixner and Ingo Molnar
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #ifndef _UAPI_LINUX_PERF_EVENT_H
  15. #define _UAPI_LINUX_PERF_EVENT_H
  16. #include <linux/types.h>
  17. #include <linux/ioctl.h>
  18. #include <asm/byteorder.h>
  19. /*
  20. * User-space ABI bits:
  21. */
  22. /*
  23. * attr.type
  24. */
  25. enum perf_type_id {
  26. PERF_TYPE_HARDWARE = 0,
  27. PERF_TYPE_SOFTWARE = 1,
  28. PERF_TYPE_TRACEPOINT = 2,
  29. PERF_TYPE_HW_CACHE = 3,
  30. PERF_TYPE_RAW = 4,
  31. PERF_TYPE_BREAKPOINT = 5,
  32. PERF_TYPE_MAX, /* non-ABI */
  33. };
  34. /*
  35. * Generalized performance event event_id types, used by the
  36. * attr.event_id parameter of the sys_perf_event_open()
  37. * syscall:
  38. */
  39. enum perf_hw_id {
  40. /*
  41. * Common hardware events, generalized by the kernel:
  42. */
  43. PERF_COUNT_HW_CPU_CYCLES = 0,
  44. PERF_COUNT_HW_INSTRUCTIONS = 1,
  45. PERF_COUNT_HW_CACHE_REFERENCES = 2,
  46. PERF_COUNT_HW_CACHE_MISSES = 3,
  47. PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
  48. PERF_COUNT_HW_BRANCH_MISSES = 5,
  49. PERF_COUNT_HW_BUS_CYCLES = 6,
  50. PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
  51. PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
  52. PERF_COUNT_HW_REF_CPU_CYCLES = 9,
  53. PERF_COUNT_HW_MAX, /* non-ABI */
  54. };
  55. /*
  56. * Generalized hardware cache events:
  57. *
  58. * { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
  59. * { read, write, prefetch } x
  60. * { accesses, misses }
  61. */
  62. enum perf_hw_cache_id {
  63. PERF_COUNT_HW_CACHE_L1D = 0,
  64. PERF_COUNT_HW_CACHE_L1I = 1,
  65. PERF_COUNT_HW_CACHE_LL = 2,
  66. PERF_COUNT_HW_CACHE_DTLB = 3,
  67. PERF_COUNT_HW_CACHE_ITLB = 4,
  68. PERF_COUNT_HW_CACHE_BPU = 5,
  69. PERF_COUNT_HW_CACHE_NODE = 6,
  70. PERF_COUNT_HW_CACHE_MAX, /* non-ABI */
  71. };
  72. enum perf_hw_cache_op_id {
  73. PERF_COUNT_HW_CACHE_OP_READ = 0,
  74. PERF_COUNT_HW_CACHE_OP_WRITE = 1,
  75. PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
  76. PERF_COUNT_HW_CACHE_OP_MAX, /* non-ABI */
  77. };
  78. enum perf_hw_cache_op_result_id {
  79. PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
  80. PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
  81. PERF_COUNT_HW_CACHE_RESULT_MAX, /* non-ABI */
  82. };
  83. /*
  84. * Special "software" events provided by the kernel, even if the hardware
  85. * does not support performance events. These events measure various
  86. * physical and sw events of the kernel (and allow the profiling of them as
  87. * well):
  88. */
  89. enum perf_sw_ids {
  90. PERF_COUNT_SW_CPU_CLOCK = 0,
  91. PERF_COUNT_SW_TASK_CLOCK = 1,
  92. PERF_COUNT_SW_PAGE_FAULTS = 2,
  93. PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
  94. PERF_COUNT_SW_CPU_MIGRATIONS = 4,
  95. PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
  96. PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
  97. PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
  98. PERF_COUNT_SW_EMULATION_FAULTS = 8,
  99. PERF_COUNT_SW_DUMMY = 9,
  100. PERF_COUNT_SW_MAX, /* non-ABI */
  101. };
  102. /*
  103. * Bits that can be set in attr.sample_type to request information
  104. * in the overflow packets.
  105. */
  106. enum perf_event_sample_format {
  107. PERF_SAMPLE_IP = 1U << 0,
  108. PERF_SAMPLE_TID = 1U << 1,
  109. PERF_SAMPLE_TIME = 1U << 2,
  110. PERF_SAMPLE_ADDR = 1U << 3,
  111. PERF_SAMPLE_READ = 1U << 4,
  112. PERF_SAMPLE_CALLCHAIN = 1U << 5,
  113. PERF_SAMPLE_ID = 1U << 6,
  114. PERF_SAMPLE_CPU = 1U << 7,
  115. PERF_SAMPLE_PERIOD = 1U << 8,
  116. PERF_SAMPLE_STREAM_ID = 1U << 9,
  117. PERF_SAMPLE_RAW = 1U << 10,
  118. PERF_SAMPLE_BRANCH_STACK = 1U << 11,
  119. PERF_SAMPLE_REGS_USER = 1U << 12,
  120. PERF_SAMPLE_STACK_USER = 1U << 13,
  121. PERF_SAMPLE_WEIGHT = 1U << 14,
  122. PERF_SAMPLE_DATA_SRC = 1U << 15,
  123. PERF_SAMPLE_IDENTIFIER = 1U << 16,
  124. PERF_SAMPLE_TRANSACTION = 1U << 17,
  125. PERF_SAMPLE_REGS_INTR = 1U << 18,
  126. PERF_SAMPLE_MAX = 1U << 19, /* non-ABI */
  127. };
  128. /*
  129. * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
  130. *
  131. * If the user does not pass priv level information via branch_sample_type,
  132. * the kernel uses the event's priv level. Branch and event priv levels do
  133. * not have to match. Branch priv level is checked for permissions.
  134. *
  135. * The branch types can be combined, however BRANCH_ANY covers all types
  136. * of branches and therefore it supersedes all the other types.
  137. */
  138. enum perf_branch_sample_type {
  139. PERF_SAMPLE_BRANCH_USER = 1U << 0, /* user branches */
  140. PERF_SAMPLE_BRANCH_KERNEL = 1U << 1, /* kernel branches */
  141. PERF_SAMPLE_BRANCH_HV = 1U << 2, /* hypervisor branches */
  142. PERF_SAMPLE_BRANCH_ANY = 1U << 3, /* any branch types */
  143. PERF_SAMPLE_BRANCH_ANY_CALL = 1U << 4, /* any call branch */
  144. PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << 5, /* any return branch */
  145. PERF_SAMPLE_BRANCH_IND_CALL = 1U << 6, /* indirect calls */
  146. PERF_SAMPLE_BRANCH_ABORT_TX = 1U << 7, /* transaction aborts */
  147. PERF_SAMPLE_BRANCH_IN_TX = 1U << 8, /* in transaction */
  148. PERF_SAMPLE_BRANCH_NO_TX = 1U << 9, /* not in transaction */
  149. PERF_SAMPLE_BRANCH_COND = 1U << 10, /* conditional branches */
  150. PERF_SAMPLE_BRANCH_MAX = 1U << 11, /* non-ABI */
  151. };
  152. #define PERF_SAMPLE_BRANCH_PLM_ALL \
  153. (PERF_SAMPLE_BRANCH_USER|\
  154. PERF_SAMPLE_BRANCH_KERNEL|\
  155. PERF_SAMPLE_BRANCH_HV)
  156. /*
  157. * Values to determine ABI of the registers dump.
  158. */
  159. enum perf_sample_regs_abi {
  160. PERF_SAMPLE_REGS_ABI_NONE = 0,
  161. PERF_SAMPLE_REGS_ABI_32 = 1,
  162. PERF_SAMPLE_REGS_ABI_64 = 2,
  163. };
  164. /*
  165. * Values for the memory transaction event qualifier, mostly for
  166. * abort events. Multiple bits can be set.
  167. */
  168. enum {
  169. PERF_TXN_ELISION = (1 << 0), /* From elision */
  170. PERF_TXN_TRANSACTION = (1 << 1), /* From transaction */
  171. PERF_TXN_SYNC = (1 << 2), /* Instruction is related */
  172. PERF_TXN_ASYNC = (1 << 3), /* Instruction not related */
  173. PERF_TXN_RETRY = (1 << 4), /* Retry possible */
  174. PERF_TXN_CONFLICT = (1 << 5), /* Conflict abort */
  175. PERF_TXN_CAPACITY_WRITE = (1 << 6), /* Capacity write abort */
  176. PERF_TXN_CAPACITY_READ = (1 << 7), /* Capacity read abort */
  177. PERF_TXN_MAX = (1 << 8), /* non-ABI */
  178. /* bits 32..63 are reserved for the abort code */
  179. PERF_TXN_ABORT_MASK = (0xffffffffULL << 32),
  180. PERF_TXN_ABORT_SHIFT = 32,
  181. };
  182. /*
  183. * The format of the data returned by read() on a perf event fd,
  184. * as specified by attr.read_format:
  185. *
  186. * struct read_format {
  187. * { u64 value;
  188. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  189. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  190. * { u64 id; } && PERF_FORMAT_ID
  191. * } && !PERF_FORMAT_GROUP
  192. *
  193. * { u64 nr;
  194. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  195. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  196. * { u64 value;
  197. * { u64 id; } && PERF_FORMAT_ID
  198. * } cntr[nr];
  199. * } && PERF_FORMAT_GROUP
  200. * };
  201. */
  202. enum perf_event_read_format {
  203. PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
  204. PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
  205. PERF_FORMAT_ID = 1U << 2,
  206. PERF_FORMAT_GROUP = 1U << 3,
  207. PERF_FORMAT_MAX = 1U << 4, /* non-ABI */
  208. };
  209. #define PERF_ATTR_SIZE_VER0 64 /* sizeof first published struct */
  210. #define PERF_ATTR_SIZE_VER1 72 /* add: config2 */
  211. #define PERF_ATTR_SIZE_VER2 80 /* add: branch_sample_type */
  212. #define PERF_ATTR_SIZE_VER3 96 /* add: sample_regs_user */
  213. /* add: sample_stack_user */
  214. #define PERF_ATTR_SIZE_VER4 104 /* add: sample_regs_intr */
  215. /*
  216. * Hardware event_id to monitor via a performance monitoring event:
  217. */
  218. struct perf_event_attr {
  219. /*
  220. * Major type: hardware/software/tracepoint/etc.
  221. */
  222. __u32 type;
  223. /*
  224. * Size of the attr structure, for fwd/bwd compat.
  225. */
  226. __u32 size;
  227. /*
  228. * Type specific configuration information.
  229. */
  230. __u64 config;
  231. union {
  232. __u64 sample_period;
  233. __u64 sample_freq;
  234. };
  235. __u64 sample_type;
  236. __u64 read_format;
  237. __u64 disabled : 1, /* off by default */
  238. inherit : 1, /* children inherit it */
  239. pinned : 1, /* must always be on PMU */
  240. exclusive : 1, /* only group on PMU */
  241. exclude_user : 1, /* don't count user */
  242. exclude_kernel : 1, /* ditto kernel */
  243. exclude_hv : 1, /* ditto hypervisor */
  244. exclude_idle : 1, /* don't count when idle */
  245. mmap : 1, /* include mmap data */
  246. comm : 1, /* include comm data */
  247. freq : 1, /* use freq, not period */
  248. inherit_stat : 1, /* per task counts */
  249. enable_on_exec : 1, /* next exec enables */
  250. task : 1, /* trace fork/exit */
  251. watermark : 1, /* wakeup_watermark */
  252. /*
  253. * precise_ip:
  254. *
  255. * 0 - SAMPLE_IP can have arbitrary skid
  256. * 1 - SAMPLE_IP must have constant skid
  257. * 2 - SAMPLE_IP requested to have 0 skid
  258. * 3 - SAMPLE_IP must have 0 skid
  259. *
  260. * See also PERF_RECORD_MISC_EXACT_IP
  261. */
  262. precise_ip : 2, /* skid constraint */
  263. mmap_data : 1, /* non-exec mmap data */
  264. sample_id_all : 1, /* sample_type all events */
  265. exclude_host : 1, /* don't count in host */
  266. exclude_guest : 1, /* don't count in guest */
  267. exclude_callchain_kernel : 1, /* exclude kernel callchains */
  268. exclude_callchain_user : 1, /* exclude user callchains */
  269. mmap2 : 1, /* include mmap with inode data */
  270. comm_exec : 1, /* flag comm events that are due to an exec */
  271. __reserved_1 : 39;
  272. union {
  273. __u32 wakeup_events; /* wakeup every n events */
  274. __u32 wakeup_watermark; /* bytes before wakeup */
  275. };
  276. __u32 bp_type;
  277. union {
  278. __u64 bp_addr;
  279. __u64 config1; /* extension of config */
  280. };
  281. union {
  282. __u64 bp_len;
  283. __u64 config2; /* extension of config1 */
  284. };
  285. __u64 branch_sample_type; /* enum perf_branch_sample_type */
  286. /*
  287. * Defines set of user regs to dump on samples.
  288. * See asm/perf_regs.h for details.
  289. */
  290. __u64 sample_regs_user;
  291. /*
  292. * Defines size of the user stack to dump on samples.
  293. */
  294. __u32 sample_stack_user;
  295. /* Align to u64. */
  296. __u32 __reserved_2;
  297. /*
  298. * Defines set of regs to dump for each sample
  299. * state captured on:
  300. * - precise = 0: PMU interrupt
  301. * - precise > 0: sampled instruction
  302. *
  303. * See asm/perf_regs.h for details.
  304. */
  305. __u64 sample_regs_intr;
  306. };
  307. #define perf_flags(attr) (*(&(attr)->read_format + 1))
  308. /*
  309. * Ioctls that can be done on a perf event fd:
  310. */
  311. #define PERF_EVENT_IOC_ENABLE _IO ('$', 0)
  312. #define PERF_EVENT_IOC_DISABLE _IO ('$', 1)
  313. #define PERF_EVENT_IOC_REFRESH _IO ('$', 2)
  314. #define PERF_EVENT_IOC_RESET _IO ('$', 3)
  315. #define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
  316. #define PERF_EVENT_IOC_SET_OUTPUT _IO ('$', 5)
  317. #define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
  318. #define PERF_EVENT_IOC_ID _IOR('$', 7, __u64 *)
  319. enum perf_event_ioc_flags {
  320. PERF_IOC_FLAG_GROUP = 1U << 0,
  321. };
  322. /*
  323. * Structure of the page that can be mapped via mmap
  324. */
  325. struct perf_event_mmap_page {
  326. __u32 version; /* version number of this structure */
  327. __u32 compat_version; /* lowest version this is compat with */
  328. /*
  329. * Bits needed to read the hw events in user-space.
  330. *
  331. * u32 seq, time_mult, time_shift, index, width;
  332. * u64 count, enabled, running;
  333. * u64 cyc, time_offset;
  334. * s64 pmc = 0;
  335. *
  336. * do {
  337. * seq = pc->lock;
  338. * barrier()
  339. *
  340. * enabled = pc->time_enabled;
  341. * running = pc->time_running;
  342. *
  343. * if (pc->cap_usr_time && enabled != running) {
  344. * cyc = rdtsc();
  345. * time_offset = pc->time_offset;
  346. * time_mult = pc->time_mult;
  347. * time_shift = pc->time_shift;
  348. * }
  349. *
  350. * index = pc->index;
  351. * count = pc->offset;
  352. * if (pc->cap_user_rdpmc && index) {
  353. * width = pc->pmc_width;
  354. * pmc = rdpmc(index - 1);
  355. * }
  356. *
  357. * barrier();
  358. * } while (pc->lock != seq);
  359. *
  360. * NOTE: for obvious reason this only works on self-monitoring
  361. * processes.
  362. */
  363. __u32 lock; /* seqlock for synchronization */
  364. __u32 index; /* hardware event identifier */
  365. __s64 offset; /* add to hardware event value */
  366. __u64 time_enabled; /* time event active */
  367. __u64 time_running; /* time event on cpu */
  368. union {
  369. __u64 capabilities;
  370. struct {
  371. __u64 cap_bit0 : 1, /* Always 0, deprecated, see commit 860f085b74e9 */
  372. cap_bit0_is_deprecated : 1, /* Always 1, signals that bit 0 is zero */
  373. cap_user_rdpmc : 1, /* The RDPMC instruction can be used to read counts */
  374. cap_user_time : 1, /* The time_* fields are used */
  375. cap_user_time_zero : 1, /* The time_zero field is used */
  376. cap_____res : 59;
  377. };
  378. };
  379. /*
  380. * If cap_user_rdpmc this field provides the bit-width of the value
  381. * read using the rdpmc() or equivalent instruction. This can be used
  382. * to sign extend the result like:
  383. *
  384. * pmc <<= 64 - width;
  385. * pmc >>= 64 - width; // signed shift right
  386. * count += pmc;
  387. */
  388. __u16 pmc_width;
  389. /*
  390. * If cap_usr_time the below fields can be used to compute the time
  391. * delta since time_enabled (in ns) using rdtsc or similar.
  392. *
  393. * u64 quot, rem;
  394. * u64 delta;
  395. *
  396. * quot = (cyc >> time_shift);
  397. * rem = cyc & ((1 << time_shift) - 1);
  398. * delta = time_offset + quot * time_mult +
  399. * ((rem * time_mult) >> time_shift);
  400. *
  401. * Where time_offset,time_mult,time_shift and cyc are read in the
  402. * seqcount loop described above. This delta can then be added to
  403. * enabled and possible running (if index), improving the scaling:
  404. *
  405. * enabled += delta;
  406. * if (index)
  407. * running += delta;
  408. *
  409. * quot = count / running;
  410. * rem = count % running;
  411. * count = quot * enabled + (rem * enabled) / running;
  412. */
  413. __u16 time_shift;
  414. __u32 time_mult;
  415. __u64 time_offset;
  416. /*
  417. * If cap_usr_time_zero, the hardware clock (e.g. TSC) can be calculated
  418. * from sample timestamps.
  419. *
  420. * time = timestamp - time_zero;
  421. * quot = time / time_mult;
  422. * rem = time % time_mult;
  423. * cyc = (quot << time_shift) + (rem << time_shift) / time_mult;
  424. *
  425. * And vice versa:
  426. *
  427. * quot = cyc >> time_shift;
  428. * rem = cyc & ((1 << time_shift) - 1);
  429. * timestamp = time_zero + quot * time_mult +
  430. * ((rem * time_mult) >> time_shift);
  431. */
  432. __u64 time_zero;
  433. __u32 size; /* Header size up to __reserved[] fields. */
  434. /*
  435. * Hole for extension of the self monitor capabilities
  436. */
  437. __u8 __reserved[118*8+4]; /* align to 1k. */
  438. /*
  439. * Control data for the mmap() data buffer.
  440. *
  441. * User-space reading the @data_head value should issue an smp_rmb(),
  442. * after reading this value.
  443. *
  444. * When the mapping is PROT_WRITE the @data_tail value should be
  445. * written by userspace to reflect the last read data, after issueing
  446. * an smp_mb() to separate the data read from the ->data_tail store.
  447. * In this case the kernel will not over-write unread data.
  448. *
  449. * See perf_output_put_handle() for the data ordering.
  450. */
  451. __u64 data_head; /* head in the data section */
  452. __u64 data_tail; /* user-space written tail */
  453. };
  454. #define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
  455. #define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
  456. #define PERF_RECORD_MISC_KERNEL (1 << 0)
  457. #define PERF_RECORD_MISC_USER (2 << 0)
  458. #define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
  459. #define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
  460. #define PERF_RECORD_MISC_GUEST_USER (5 << 0)
  461. /*
  462. * PERF_RECORD_MISC_MMAP_DATA and PERF_RECORD_MISC_COMM_EXEC are used on
  463. * different events so can reuse the same bit position.
  464. */
  465. #define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
  466. #define PERF_RECORD_MISC_COMM_EXEC (1 << 13)
  467. /*
  468. * Indicates that the content of PERF_SAMPLE_IP points to
  469. * the actual instruction that triggered the event. See also
  470. * perf_event_attr::precise_ip.
  471. */
  472. #define PERF_RECORD_MISC_EXACT_IP (1 << 14)
  473. /*
  474. * Reserve the last bit to indicate some extended misc field
  475. */
  476. #define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
  477. struct perf_event_header {
  478. __u32 type;
  479. __u16 misc;
  480. __u16 size;
  481. };
  482. enum perf_event_type {
  483. /*
  484. * If perf_event_attr.sample_id_all is set then all event types will
  485. * have the sample_type selected fields related to where/when
  486. * (identity) an event took place (TID, TIME, ID, STREAM_ID, CPU,
  487. * IDENTIFIER) described in PERF_RECORD_SAMPLE below, it will be stashed
  488. * just after the perf_event_header and the fields already present for
  489. * the existing fields, i.e. at the end of the payload. That way a newer
  490. * perf.data file will be supported by older perf tools, with these new
  491. * optional fields being ignored.
  492. *
  493. * struct sample_id {
  494. * { u32 pid, tid; } && PERF_SAMPLE_TID
  495. * { u64 time; } && PERF_SAMPLE_TIME
  496. * { u64 id; } && PERF_SAMPLE_ID
  497. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  498. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  499. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  500. * } && perf_event_attr::sample_id_all
  501. *
  502. * Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID. The
  503. * advantage of PERF_SAMPLE_IDENTIFIER is that its position is fixed
  504. * relative to header.size.
  505. */
  506. /*
  507. * The MMAP events record the PROT_EXEC mappings so that we can
  508. * correlate userspace IPs to code. They have the following structure:
  509. *
  510. * struct {
  511. * struct perf_event_header header;
  512. *
  513. * u32 pid, tid;
  514. * u64 addr;
  515. * u64 len;
  516. * u64 pgoff;
  517. * char filename[];
  518. * struct sample_id sample_id;
  519. * };
  520. */
  521. PERF_RECORD_MMAP = 1,
  522. /*
  523. * struct {
  524. * struct perf_event_header header;
  525. * u64 id;
  526. * u64 lost;
  527. * struct sample_id sample_id;
  528. * };
  529. */
  530. PERF_RECORD_LOST = 2,
  531. /*
  532. * struct {
  533. * struct perf_event_header header;
  534. *
  535. * u32 pid, tid;
  536. * char comm[];
  537. * struct sample_id sample_id;
  538. * };
  539. */
  540. PERF_RECORD_COMM = 3,
  541. /*
  542. * struct {
  543. * struct perf_event_header header;
  544. * u32 pid, ppid;
  545. * u32 tid, ptid;
  546. * u64 time;
  547. * struct sample_id sample_id;
  548. * };
  549. */
  550. PERF_RECORD_EXIT = 4,
  551. /*
  552. * struct {
  553. * struct perf_event_header header;
  554. * u64 time;
  555. * u64 id;
  556. * u64 stream_id;
  557. * struct sample_id sample_id;
  558. * };
  559. */
  560. PERF_RECORD_THROTTLE = 5,
  561. PERF_RECORD_UNTHROTTLE = 6,
  562. /*
  563. * struct {
  564. * struct perf_event_header header;
  565. * u32 pid, ppid;
  566. * u32 tid, ptid;
  567. * u64 time;
  568. * struct sample_id sample_id;
  569. * };
  570. */
  571. PERF_RECORD_FORK = 7,
  572. /*
  573. * struct {
  574. * struct perf_event_header header;
  575. * u32 pid, tid;
  576. *
  577. * struct read_format values;
  578. * struct sample_id sample_id;
  579. * };
  580. */
  581. PERF_RECORD_READ = 8,
  582. /*
  583. * struct {
  584. * struct perf_event_header header;
  585. *
  586. * #
  587. * # Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.
  588. * # The advantage of PERF_SAMPLE_IDENTIFIER is that its position
  589. * # is fixed relative to header.
  590. * #
  591. *
  592. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  593. * { u64 ip; } && PERF_SAMPLE_IP
  594. * { u32 pid, tid; } && PERF_SAMPLE_TID
  595. * { u64 time; } && PERF_SAMPLE_TIME
  596. * { u64 addr; } && PERF_SAMPLE_ADDR
  597. * { u64 id; } && PERF_SAMPLE_ID
  598. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  599. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  600. * { u64 period; } && PERF_SAMPLE_PERIOD
  601. *
  602. * { struct read_format values; } && PERF_SAMPLE_READ
  603. *
  604. * { u64 nr,
  605. * u64 ips[nr]; } && PERF_SAMPLE_CALLCHAIN
  606. *
  607. * #
  608. * # The RAW record below is opaque data wrt the ABI
  609. * #
  610. * # That is, the ABI doesn't make any promises wrt to
  611. * # the stability of its content, it may vary depending
  612. * # on event, hardware, kernel version and phase of
  613. * # the moon.
  614. * #
  615. * # In other words, PERF_SAMPLE_RAW contents are not an ABI.
  616. * #
  617. *
  618. * { u32 size;
  619. * char data[size];}&& PERF_SAMPLE_RAW
  620. *
  621. * { u64 nr;
  622. * { u64 from, to, flags } lbr[nr];} && PERF_SAMPLE_BRANCH_STACK
  623. *
  624. * { u64 abi; # enum perf_sample_regs_abi
  625. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
  626. *
  627. * { u64 size;
  628. * char data[size];
  629. * u64 dyn_size; } && PERF_SAMPLE_STACK_USER
  630. *
  631. * { u64 weight; } && PERF_SAMPLE_WEIGHT
  632. * { u64 data_src; } && PERF_SAMPLE_DATA_SRC
  633. * { u64 transaction; } && PERF_SAMPLE_TRANSACTION
  634. * { u64 abi; # enum perf_sample_regs_abi
  635. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_INTR
  636. * };
  637. */
  638. PERF_RECORD_SAMPLE = 9,
  639. /*
  640. * The MMAP2 records are an augmented version of MMAP, they add
  641. * maj, min, ino numbers to be used to uniquely identify each mapping
  642. *
  643. * struct {
  644. * struct perf_event_header header;
  645. *
  646. * u32 pid, tid;
  647. * u64 addr;
  648. * u64 len;
  649. * u64 pgoff;
  650. * u32 maj;
  651. * u32 min;
  652. * u64 ino;
  653. * u64 ino_generation;
  654. * u32 prot, flags;
  655. * char filename[];
  656. * struct sample_id sample_id;
  657. * };
  658. */
  659. PERF_RECORD_MMAP2 = 10,
  660. PERF_RECORD_MAX, /* non-ABI */
  661. };
  662. #define PERF_MAX_STACK_DEPTH 127
  663. enum perf_callchain_context {
  664. PERF_CONTEXT_HV = (__u64)-32,
  665. PERF_CONTEXT_KERNEL = (__u64)-128,
  666. PERF_CONTEXT_USER = (__u64)-512,
  667. PERF_CONTEXT_GUEST = (__u64)-2048,
  668. PERF_CONTEXT_GUEST_KERNEL = (__u64)-2176,
  669. PERF_CONTEXT_GUEST_USER = (__u64)-2560,
  670. PERF_CONTEXT_MAX = (__u64)-4095,
  671. };
  672. #define PERF_FLAG_FD_NO_GROUP (1UL << 0)
  673. #define PERF_FLAG_FD_OUTPUT (1UL << 1)
  674. #define PERF_FLAG_PID_CGROUP (1UL << 2) /* pid=cgroup id, per-cpu mode only */
  675. #define PERF_FLAG_FD_CLOEXEC (1UL << 3) /* O_CLOEXEC */
  676. union perf_mem_data_src {
  677. __u64 val;
  678. struct {
  679. __u64 mem_op:5, /* type of opcode */
  680. mem_lvl:14, /* memory hierarchy level */
  681. mem_snoop:5, /* snoop mode */
  682. mem_lock:2, /* lock instr */
  683. mem_dtlb:7, /* tlb access */
  684. mem_rsvd:31;
  685. };
  686. };
  687. /* type of opcode (load/store/prefetch,code) */
  688. #define PERF_MEM_OP_NA 0x01 /* not available */
  689. #define PERF_MEM_OP_LOAD 0x02 /* load instruction */
  690. #define PERF_MEM_OP_STORE 0x04 /* store instruction */
  691. #define PERF_MEM_OP_PFETCH 0x08 /* prefetch */
  692. #define PERF_MEM_OP_EXEC 0x10 /* code (execution) */
  693. #define PERF_MEM_OP_SHIFT 0
  694. /* memory hierarchy (memory level, hit or miss) */
  695. #define PERF_MEM_LVL_NA 0x01 /* not available */
  696. #define PERF_MEM_LVL_HIT 0x02 /* hit level */
  697. #define PERF_MEM_LVL_MISS 0x04 /* miss level */
  698. #define PERF_MEM_LVL_L1 0x08 /* L1 */
  699. #define PERF_MEM_LVL_LFB 0x10 /* Line Fill Buffer */
  700. #define PERF_MEM_LVL_L2 0x20 /* L2 */
  701. #define PERF_MEM_LVL_L3 0x40 /* L3 */
  702. #define PERF_MEM_LVL_LOC_RAM 0x80 /* Local DRAM */
  703. #define PERF_MEM_LVL_REM_RAM1 0x100 /* Remote DRAM (1 hop) */
  704. #define PERF_MEM_LVL_REM_RAM2 0x200 /* Remote DRAM (2 hops) */
  705. #define PERF_MEM_LVL_REM_CCE1 0x400 /* Remote Cache (1 hop) */
  706. #define PERF_MEM_LVL_REM_CCE2 0x800 /* Remote Cache (2 hops) */
  707. #define PERF_MEM_LVL_IO 0x1000 /* I/O memory */
  708. #define PERF_MEM_LVL_UNC 0x2000 /* Uncached memory */
  709. #define PERF_MEM_LVL_SHIFT 5
  710. /* snoop mode */
  711. #define PERF_MEM_SNOOP_NA 0x01 /* not available */
  712. #define PERF_MEM_SNOOP_NONE 0x02 /* no snoop */
  713. #define PERF_MEM_SNOOP_HIT 0x04 /* snoop hit */
  714. #define PERF_MEM_SNOOP_MISS 0x08 /* snoop miss */
  715. #define PERF_MEM_SNOOP_HITM 0x10 /* snoop hit modified */
  716. #define PERF_MEM_SNOOP_SHIFT 19
  717. /* locked instruction */
  718. #define PERF_MEM_LOCK_NA 0x01 /* not available */
  719. #define PERF_MEM_LOCK_LOCKED 0x02 /* locked transaction */
  720. #define PERF_MEM_LOCK_SHIFT 24
  721. /* TLB access */
  722. #define PERF_MEM_TLB_NA 0x01 /* not available */
  723. #define PERF_MEM_TLB_HIT 0x02 /* hit level */
  724. #define PERF_MEM_TLB_MISS 0x04 /* miss level */
  725. #define PERF_MEM_TLB_L1 0x08 /* L1 */
  726. #define PERF_MEM_TLB_L2 0x10 /* L2 */
  727. #define PERF_MEM_TLB_WK 0x20 /* Hardware Walker*/
  728. #define PERF_MEM_TLB_OS 0x40 /* OS fault handler */
  729. #define PERF_MEM_TLB_SHIFT 26
  730. #define PERF_MEM_S(a, s) \
  731. (((__u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
  732. /*
  733. * single taken branch record layout:
  734. *
  735. * from: source instruction (may not always be a branch insn)
  736. * to: branch target
  737. * mispred: branch target was mispredicted
  738. * predicted: branch target was predicted
  739. *
  740. * support for mispred, predicted is optional. In case it
  741. * is not supported mispred = predicted = 0.
  742. *
  743. * in_tx: running in a hardware transaction
  744. * abort: aborting a hardware transaction
  745. */
  746. struct perf_branch_entry {
  747. __u64 from;
  748. __u64 to;
  749. __u64 mispred:1, /* target mispredicted */
  750. predicted:1,/* target predicted */
  751. in_tx:1, /* in transaction */
  752. abort:1, /* transaction abort */
  753. reserved:60;
  754. };
  755. #endif /* _UAPI_LINUX_PERF_EVENT_H */