intel_hdmi.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  102. return 0;
  103. }
  104. }
  105. static i915_reg_t
  106. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  107. enum transcoder cpu_transcoder,
  108. enum hdmi_infoframe_type type,
  109. int i)
  110. {
  111. switch (type) {
  112. case HDMI_INFOFRAME_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  114. case HDMI_INFOFRAME_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_VENDOR:
  117. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  118. default:
  119. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  120. return INVALID_MMIO_REG;
  121. }
  122. }
  123. static void g4x_write_infoframe(struct drm_encoder *encoder,
  124. enum hdmi_infoframe_type type,
  125. const void *frame, ssize_t len)
  126. {
  127. const uint32_t *data = frame;
  128. struct drm_device *dev = encoder->dev;
  129. struct drm_i915_private *dev_priv = dev->dev_private;
  130. u32 val = I915_READ(VIDEO_DIP_CTL);
  131. int i;
  132. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  133. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  134. val |= g4x_infoframe_index(type);
  135. val &= ~g4x_infoframe_enable(type);
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. mmiowb();
  138. for (i = 0; i < len; i += 4) {
  139. I915_WRITE(VIDEO_DIP_DATA, *data);
  140. data++;
  141. }
  142. /* Write every possible data byte to force correct ECC calculation. */
  143. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  144. I915_WRITE(VIDEO_DIP_DATA, 0);
  145. mmiowb();
  146. val |= g4x_infoframe_enable(type);
  147. val &= ~VIDEO_DIP_FREQ_MASK;
  148. val |= VIDEO_DIP_FREQ_VSYNC;
  149. I915_WRITE(VIDEO_DIP_CTL, val);
  150. POSTING_READ(VIDEO_DIP_CTL);
  151. }
  152. static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
  153. {
  154. struct drm_device *dev = encoder->dev;
  155. struct drm_i915_private *dev_priv = dev->dev_private;
  156. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  157. u32 val = I915_READ(VIDEO_DIP_CTL);
  158. if ((val & VIDEO_DIP_ENABLE) == 0)
  159. return false;
  160. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  161. return false;
  162. return val & (VIDEO_DIP_ENABLE_AVI |
  163. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  164. }
  165. static void ibx_write_infoframe(struct drm_encoder *encoder,
  166. enum hdmi_infoframe_type type,
  167. const void *frame, ssize_t len)
  168. {
  169. const uint32_t *data = frame;
  170. struct drm_device *dev = encoder->dev;
  171. struct drm_i915_private *dev_priv = dev->dev_private;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  173. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  174. u32 val = I915_READ(reg);
  175. int i;
  176. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  177. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  178. val |= g4x_infoframe_index(type);
  179. val &= ~g4x_infoframe_enable(type);
  180. I915_WRITE(reg, val);
  181. mmiowb();
  182. for (i = 0; i < len; i += 4) {
  183. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  184. data++;
  185. }
  186. /* Write every possible data byte to force correct ECC calculation. */
  187. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  189. mmiowb();
  190. val |= g4x_infoframe_enable(type);
  191. val &= ~VIDEO_DIP_FREQ_MASK;
  192. val |= VIDEO_DIP_FREQ_VSYNC;
  193. I915_WRITE(reg, val);
  194. POSTING_READ(reg);
  195. }
  196. static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
  197. {
  198. struct drm_device *dev = encoder->dev;
  199. struct drm_i915_private *dev_priv = dev->dev_private;
  200. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  201. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  202. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  203. u32 val = I915_READ(reg);
  204. if ((val & VIDEO_DIP_ENABLE) == 0)
  205. return false;
  206. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  207. return false;
  208. return val & (VIDEO_DIP_ENABLE_AVI |
  209. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  210. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  211. }
  212. static void cpt_write_infoframe(struct drm_encoder *encoder,
  213. enum hdmi_infoframe_type type,
  214. const void *frame, ssize_t len)
  215. {
  216. const uint32_t *data = frame;
  217. struct drm_device *dev = encoder->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  220. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  221. u32 val = I915_READ(reg);
  222. int i;
  223. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  224. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  225. val |= g4x_infoframe_index(type);
  226. /* The DIP control register spec says that we need to update the AVI
  227. * infoframe without clearing its enable bit */
  228. if (type != HDMI_INFOFRAME_TYPE_AVI)
  229. val &= ~g4x_infoframe_enable(type);
  230. I915_WRITE(reg, val);
  231. mmiowb();
  232. for (i = 0; i < len; i += 4) {
  233. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  234. data++;
  235. }
  236. /* Write every possible data byte to force correct ECC calculation. */
  237. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  239. mmiowb();
  240. val |= g4x_infoframe_enable(type);
  241. val &= ~VIDEO_DIP_FREQ_MASK;
  242. val |= VIDEO_DIP_FREQ_VSYNC;
  243. I915_WRITE(reg, val);
  244. POSTING_READ(reg);
  245. }
  246. static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
  247. {
  248. struct drm_device *dev = encoder->dev;
  249. struct drm_i915_private *dev_priv = dev->dev_private;
  250. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  251. u32 val = I915_READ(TVIDEO_DIP_CTL(intel_crtc->pipe));
  252. if ((val & VIDEO_DIP_ENABLE) == 0)
  253. return false;
  254. return val & (VIDEO_DIP_ENABLE_AVI |
  255. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  256. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  257. }
  258. static void vlv_write_infoframe(struct drm_encoder *encoder,
  259. enum hdmi_infoframe_type type,
  260. const void *frame, ssize_t len)
  261. {
  262. const uint32_t *data = frame;
  263. struct drm_device *dev = encoder->dev;
  264. struct drm_i915_private *dev_priv = dev->dev_private;
  265. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  266. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  267. u32 val = I915_READ(reg);
  268. int i;
  269. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  270. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  271. val |= g4x_infoframe_index(type);
  272. val &= ~g4x_infoframe_enable(type);
  273. I915_WRITE(reg, val);
  274. mmiowb();
  275. for (i = 0; i < len; i += 4) {
  276. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  277. data++;
  278. }
  279. /* Write every possible data byte to force correct ECC calculation. */
  280. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  281. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  282. mmiowb();
  283. val |= g4x_infoframe_enable(type);
  284. val &= ~VIDEO_DIP_FREQ_MASK;
  285. val |= VIDEO_DIP_FREQ_VSYNC;
  286. I915_WRITE(reg, val);
  287. POSTING_READ(reg);
  288. }
  289. static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
  290. {
  291. struct drm_device *dev = encoder->dev;
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  294. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  295. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(intel_crtc->pipe));
  296. if ((val & VIDEO_DIP_ENABLE) == 0)
  297. return false;
  298. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  299. return false;
  300. return val & (VIDEO_DIP_ENABLE_AVI |
  301. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  302. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  303. }
  304. static void hsw_write_infoframe(struct drm_encoder *encoder,
  305. enum hdmi_infoframe_type type,
  306. const void *frame, ssize_t len)
  307. {
  308. const uint32_t *data = frame;
  309. struct drm_device *dev = encoder->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  312. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  313. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  314. i915_reg_t data_reg;
  315. int i;
  316. u32 val = I915_READ(ctl_reg);
  317. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  318. if (i915_mmio_reg_valid(data_reg))
  319. return;
  320. val &= ~hsw_infoframe_enable(type);
  321. I915_WRITE(ctl_reg, val);
  322. mmiowb();
  323. for (i = 0; i < len; i += 4) {
  324. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  325. type, i >> 2), *data);
  326. data++;
  327. }
  328. /* Write every possible data byte to force correct ECC calculation. */
  329. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  330. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  331. type, i >> 2), 0);
  332. mmiowb();
  333. val |= hsw_infoframe_enable(type);
  334. I915_WRITE(ctl_reg, val);
  335. POSTING_READ(ctl_reg);
  336. }
  337. static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
  338. {
  339. struct drm_device *dev = encoder->dev;
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  342. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder));
  343. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  344. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  345. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  346. }
  347. /*
  348. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  349. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  350. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  351. * used for both technologies.
  352. *
  353. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  354. * DW1: DB3 | DB2 | DB1 | DB0
  355. * DW2: DB7 | DB6 | DB5 | DB4
  356. * DW3: ...
  357. *
  358. * (HB is Header Byte, DB is Data Byte)
  359. *
  360. * The hdmi pack() functions don't know about that hardware specific hole so we
  361. * trick them by giving an offset into the buffer and moving back the header
  362. * bytes by one.
  363. */
  364. static void intel_write_infoframe(struct drm_encoder *encoder,
  365. union hdmi_infoframe *frame)
  366. {
  367. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  368. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  369. ssize_t len;
  370. /* see comment above for the reason for this offset */
  371. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  372. if (len < 0)
  373. return;
  374. /* Insert the 'hole' (see big comment above) at position 3 */
  375. buffer[0] = buffer[1];
  376. buffer[1] = buffer[2];
  377. buffer[2] = buffer[3];
  378. buffer[3] = 0;
  379. len++;
  380. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  381. }
  382. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  383. const struct drm_display_mode *adjusted_mode)
  384. {
  385. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  386. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  387. union hdmi_infoframe frame;
  388. int ret;
  389. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  390. adjusted_mode);
  391. if (ret < 0) {
  392. DRM_ERROR("couldn't fill AVI infoframe\n");
  393. return;
  394. }
  395. if (intel_hdmi->rgb_quant_range_selectable) {
  396. if (intel_crtc->config->limited_color_range)
  397. frame.avi.quantization_range =
  398. HDMI_QUANTIZATION_RANGE_LIMITED;
  399. else
  400. frame.avi.quantization_range =
  401. HDMI_QUANTIZATION_RANGE_FULL;
  402. }
  403. intel_write_infoframe(encoder, &frame);
  404. }
  405. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  406. {
  407. union hdmi_infoframe frame;
  408. int ret;
  409. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  410. if (ret < 0) {
  411. DRM_ERROR("couldn't fill SPD infoframe\n");
  412. return;
  413. }
  414. frame.spd.sdi = HDMI_SPD_SDI_PC;
  415. intel_write_infoframe(encoder, &frame);
  416. }
  417. static void
  418. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  419. const struct drm_display_mode *adjusted_mode)
  420. {
  421. union hdmi_infoframe frame;
  422. int ret;
  423. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  424. adjusted_mode);
  425. if (ret < 0)
  426. return;
  427. intel_write_infoframe(encoder, &frame);
  428. }
  429. static void g4x_set_infoframes(struct drm_encoder *encoder,
  430. bool enable,
  431. const struct drm_display_mode *adjusted_mode)
  432. {
  433. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  434. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  435. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  436. i915_reg_t reg = VIDEO_DIP_CTL;
  437. u32 val = I915_READ(reg);
  438. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  439. assert_hdmi_port_disabled(intel_hdmi);
  440. /* If the registers were not initialized yet, they might be zeroes,
  441. * which means we're selecting the AVI DIP and we're setting its
  442. * frequency to once. This seems to really confuse the HW and make
  443. * things stop working (the register spec says the AVI always needs to
  444. * be sent every VSync). So here we avoid writing to the register more
  445. * than we need and also explicitly select the AVI DIP and explicitly
  446. * set its frequency to every VSync. Avoiding to write it twice seems to
  447. * be enough to solve the problem, but being defensive shouldn't hurt us
  448. * either. */
  449. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  450. if (!enable) {
  451. if (!(val & VIDEO_DIP_ENABLE))
  452. return;
  453. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  454. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  455. (val & VIDEO_DIP_PORT_MASK) >> 29);
  456. return;
  457. }
  458. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  459. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  460. I915_WRITE(reg, val);
  461. POSTING_READ(reg);
  462. return;
  463. }
  464. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  465. if (val & VIDEO_DIP_ENABLE) {
  466. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  467. (val & VIDEO_DIP_PORT_MASK) >> 29);
  468. return;
  469. }
  470. val &= ~VIDEO_DIP_PORT_MASK;
  471. val |= port;
  472. }
  473. val |= VIDEO_DIP_ENABLE;
  474. val &= ~(VIDEO_DIP_ENABLE_AVI |
  475. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  476. I915_WRITE(reg, val);
  477. POSTING_READ(reg);
  478. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  479. intel_hdmi_set_spd_infoframe(encoder);
  480. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  481. }
  482. static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
  483. {
  484. struct drm_device *dev = encoder->dev;
  485. struct drm_connector *connector;
  486. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  487. /*
  488. * HDMI cloning is only supported on g4x which doesn't
  489. * support deep color or GCP infoframes anyway so no
  490. * need to worry about multiple HDMI sinks here.
  491. */
  492. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  493. if (connector->encoder == encoder)
  494. return connector->display_info.bpc > 8;
  495. return false;
  496. }
  497. /*
  498. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  499. *
  500. * From HDMI specification 1.4a:
  501. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  502. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  503. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  504. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  505. * phase of 0
  506. */
  507. static bool gcp_default_phase_possible(int pipe_bpp,
  508. const struct drm_display_mode *mode)
  509. {
  510. unsigned int pixels_per_group;
  511. switch (pipe_bpp) {
  512. case 30:
  513. /* 4 pixels in 5 clocks */
  514. pixels_per_group = 4;
  515. break;
  516. case 36:
  517. /* 2 pixels in 3 clocks */
  518. pixels_per_group = 2;
  519. break;
  520. case 48:
  521. /* 1 pixel in 2 clocks */
  522. pixels_per_group = 1;
  523. break;
  524. default:
  525. /* phase information not relevant for 8bpc */
  526. return false;
  527. }
  528. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  529. mode->crtc_htotal % pixels_per_group == 0 &&
  530. mode->crtc_hblank_start % pixels_per_group == 0 &&
  531. mode->crtc_hblank_end % pixels_per_group == 0 &&
  532. mode->crtc_hsync_start % pixels_per_group == 0 &&
  533. mode->crtc_hsync_end % pixels_per_group == 0 &&
  534. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  535. mode->crtc_htotal/2 % pixels_per_group == 0);
  536. }
  537. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
  538. {
  539. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  540. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  541. i915_reg_t reg;
  542. u32 val = 0;
  543. if (HAS_DDI(dev_priv))
  544. reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
  545. else if (IS_VALLEYVIEW(dev_priv))
  546. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  547. else if (HAS_PCH_SPLIT(dev_priv->dev))
  548. reg = TVIDEO_DIP_GCP(crtc->pipe);
  549. else
  550. return false;
  551. /* Indicate color depth whenever the sink supports deep color */
  552. if (hdmi_sink_is_deep_color(encoder))
  553. val |= GCP_COLOR_INDICATION;
  554. /* Enable default_phase whenever the display mode is suitably aligned */
  555. if (gcp_default_phase_possible(crtc->config->pipe_bpp,
  556. &crtc->config->base.adjusted_mode))
  557. val |= GCP_DEFAULT_PHASE_ENABLE;
  558. I915_WRITE(reg, val);
  559. return val != 0;
  560. }
  561. static void ibx_set_infoframes(struct drm_encoder *encoder,
  562. bool enable,
  563. const struct drm_display_mode *adjusted_mode)
  564. {
  565. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  566. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  567. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  568. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  569. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  570. u32 val = I915_READ(reg);
  571. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  572. assert_hdmi_port_disabled(intel_hdmi);
  573. /* See the big comment in g4x_set_infoframes() */
  574. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  575. if (!enable) {
  576. if (!(val & VIDEO_DIP_ENABLE))
  577. return;
  578. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  579. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  580. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  581. I915_WRITE(reg, val);
  582. POSTING_READ(reg);
  583. return;
  584. }
  585. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  586. WARN(val & VIDEO_DIP_ENABLE,
  587. "DIP already enabled on port %c\n",
  588. (val & VIDEO_DIP_PORT_MASK) >> 29);
  589. val &= ~VIDEO_DIP_PORT_MASK;
  590. val |= port;
  591. }
  592. val |= VIDEO_DIP_ENABLE;
  593. val &= ~(VIDEO_DIP_ENABLE_AVI |
  594. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  595. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  596. if (intel_hdmi_set_gcp_infoframe(encoder))
  597. val |= VIDEO_DIP_ENABLE_GCP;
  598. I915_WRITE(reg, val);
  599. POSTING_READ(reg);
  600. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  601. intel_hdmi_set_spd_infoframe(encoder);
  602. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  603. }
  604. static void cpt_set_infoframes(struct drm_encoder *encoder,
  605. bool enable,
  606. const struct drm_display_mode *adjusted_mode)
  607. {
  608. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  609. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  610. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  611. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  612. u32 val = I915_READ(reg);
  613. assert_hdmi_port_disabled(intel_hdmi);
  614. /* See the big comment in g4x_set_infoframes() */
  615. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  616. if (!enable) {
  617. if (!(val & VIDEO_DIP_ENABLE))
  618. return;
  619. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  620. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  621. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  622. I915_WRITE(reg, val);
  623. POSTING_READ(reg);
  624. return;
  625. }
  626. /* Set both together, unset both together: see the spec. */
  627. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  628. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  629. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  630. if (intel_hdmi_set_gcp_infoframe(encoder))
  631. val |= VIDEO_DIP_ENABLE_GCP;
  632. I915_WRITE(reg, val);
  633. POSTING_READ(reg);
  634. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  635. intel_hdmi_set_spd_infoframe(encoder);
  636. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  637. }
  638. static void vlv_set_infoframes(struct drm_encoder *encoder,
  639. bool enable,
  640. const struct drm_display_mode *adjusted_mode)
  641. {
  642. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  643. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  644. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  645. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  646. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  647. u32 val = I915_READ(reg);
  648. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  649. assert_hdmi_port_disabled(intel_hdmi);
  650. /* See the big comment in g4x_set_infoframes() */
  651. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  652. if (!enable) {
  653. if (!(val & VIDEO_DIP_ENABLE))
  654. return;
  655. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  656. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  657. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  658. I915_WRITE(reg, val);
  659. POSTING_READ(reg);
  660. return;
  661. }
  662. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  663. WARN(val & VIDEO_DIP_ENABLE,
  664. "DIP already enabled on port %c\n",
  665. (val & VIDEO_DIP_PORT_MASK) >> 29);
  666. val &= ~VIDEO_DIP_PORT_MASK;
  667. val |= port;
  668. }
  669. val |= VIDEO_DIP_ENABLE;
  670. val &= ~(VIDEO_DIP_ENABLE_AVI |
  671. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  672. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  673. if (intel_hdmi_set_gcp_infoframe(encoder))
  674. val |= VIDEO_DIP_ENABLE_GCP;
  675. I915_WRITE(reg, val);
  676. POSTING_READ(reg);
  677. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  678. intel_hdmi_set_spd_infoframe(encoder);
  679. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  680. }
  681. static void hsw_set_infoframes(struct drm_encoder *encoder,
  682. bool enable,
  683. const struct drm_display_mode *adjusted_mode)
  684. {
  685. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  686. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  687. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  688. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  689. u32 val = I915_READ(reg);
  690. assert_hdmi_port_disabled(intel_hdmi);
  691. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  692. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  693. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  694. if (!enable) {
  695. I915_WRITE(reg, val);
  696. POSTING_READ(reg);
  697. return;
  698. }
  699. if (intel_hdmi_set_gcp_infoframe(encoder))
  700. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  701. I915_WRITE(reg, val);
  702. POSTING_READ(reg);
  703. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  704. intel_hdmi_set_spd_infoframe(encoder);
  705. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  706. }
  707. static void intel_hdmi_prepare(struct intel_encoder *encoder)
  708. {
  709. struct drm_device *dev = encoder->base.dev;
  710. struct drm_i915_private *dev_priv = dev->dev_private;
  711. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  712. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  713. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  714. u32 hdmi_val;
  715. hdmi_val = SDVO_ENCODING_HDMI;
  716. if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
  717. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  718. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  719. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  720. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  721. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  722. if (crtc->config->pipe_bpp > 24)
  723. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  724. else
  725. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  726. if (crtc->config->has_hdmi_sink)
  727. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  728. if (HAS_PCH_CPT(dev))
  729. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  730. else if (IS_CHERRYVIEW(dev))
  731. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  732. else
  733. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  734. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  735. POSTING_READ(intel_hdmi->hdmi_reg);
  736. }
  737. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  738. enum pipe *pipe)
  739. {
  740. struct drm_device *dev = encoder->base.dev;
  741. struct drm_i915_private *dev_priv = dev->dev_private;
  742. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  743. enum intel_display_power_domain power_domain;
  744. u32 tmp;
  745. power_domain = intel_display_port_power_domain(encoder);
  746. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  747. return false;
  748. tmp = I915_READ(intel_hdmi->hdmi_reg);
  749. if (!(tmp & SDVO_ENABLE))
  750. return false;
  751. if (HAS_PCH_CPT(dev))
  752. *pipe = PORT_TO_PIPE_CPT(tmp);
  753. else if (IS_CHERRYVIEW(dev))
  754. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  755. else
  756. *pipe = PORT_TO_PIPE(tmp);
  757. return true;
  758. }
  759. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  760. struct intel_crtc_state *pipe_config)
  761. {
  762. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  763. struct drm_device *dev = encoder->base.dev;
  764. struct drm_i915_private *dev_priv = dev->dev_private;
  765. u32 tmp, flags = 0;
  766. int dotclock;
  767. tmp = I915_READ(intel_hdmi->hdmi_reg);
  768. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  769. flags |= DRM_MODE_FLAG_PHSYNC;
  770. else
  771. flags |= DRM_MODE_FLAG_NHSYNC;
  772. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  773. flags |= DRM_MODE_FLAG_PVSYNC;
  774. else
  775. flags |= DRM_MODE_FLAG_NVSYNC;
  776. if (tmp & HDMI_MODE_SELECT_HDMI)
  777. pipe_config->has_hdmi_sink = true;
  778. if (intel_hdmi->infoframe_enabled(&encoder->base))
  779. pipe_config->has_infoframe = true;
  780. if (tmp & SDVO_AUDIO_ENABLE)
  781. pipe_config->has_audio = true;
  782. if (!HAS_PCH_SPLIT(dev) &&
  783. tmp & HDMI_COLOR_RANGE_16_235)
  784. pipe_config->limited_color_range = true;
  785. pipe_config->base.adjusted_mode.flags |= flags;
  786. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  787. dotclock = pipe_config->port_clock * 2 / 3;
  788. else
  789. dotclock = pipe_config->port_clock;
  790. if (pipe_config->pixel_multiplier)
  791. dotclock /= pipe_config->pixel_multiplier;
  792. if (HAS_PCH_SPLIT(dev_priv->dev))
  793. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  794. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  795. }
  796. static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
  797. {
  798. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  799. WARN_ON(!crtc->config->has_hdmi_sink);
  800. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  801. pipe_name(crtc->pipe));
  802. intel_audio_codec_enable(encoder);
  803. }
  804. static void g4x_enable_hdmi(struct intel_encoder *encoder)
  805. {
  806. struct drm_device *dev = encoder->base.dev;
  807. struct drm_i915_private *dev_priv = dev->dev_private;
  808. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  809. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  810. u32 temp;
  811. temp = I915_READ(intel_hdmi->hdmi_reg);
  812. temp |= SDVO_ENABLE;
  813. if (crtc->config->has_audio)
  814. temp |= SDVO_AUDIO_ENABLE;
  815. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  816. POSTING_READ(intel_hdmi->hdmi_reg);
  817. if (crtc->config->has_audio)
  818. intel_enable_hdmi_audio(encoder);
  819. }
  820. static void ibx_enable_hdmi(struct intel_encoder *encoder)
  821. {
  822. struct drm_device *dev = encoder->base.dev;
  823. struct drm_i915_private *dev_priv = dev->dev_private;
  824. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  825. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  826. u32 temp;
  827. temp = I915_READ(intel_hdmi->hdmi_reg);
  828. temp |= SDVO_ENABLE;
  829. if (crtc->config->has_audio)
  830. temp |= SDVO_AUDIO_ENABLE;
  831. /*
  832. * HW workaround, need to write this twice for issue
  833. * that may result in first write getting masked.
  834. */
  835. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  836. POSTING_READ(intel_hdmi->hdmi_reg);
  837. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  838. POSTING_READ(intel_hdmi->hdmi_reg);
  839. /*
  840. * HW workaround, need to toggle enable bit off and on
  841. * for 12bpc with pixel repeat.
  842. *
  843. * FIXME: BSpec says this should be done at the end of
  844. * of the modeset sequence, so not sure if this isn't too soon.
  845. */
  846. if (crtc->config->pipe_bpp > 24 &&
  847. crtc->config->pixel_multiplier > 1) {
  848. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  849. POSTING_READ(intel_hdmi->hdmi_reg);
  850. /*
  851. * HW workaround, need to write this twice for issue
  852. * that may result in first write getting masked.
  853. */
  854. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  855. POSTING_READ(intel_hdmi->hdmi_reg);
  856. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  857. POSTING_READ(intel_hdmi->hdmi_reg);
  858. }
  859. if (crtc->config->has_audio)
  860. intel_enable_hdmi_audio(encoder);
  861. }
  862. static void cpt_enable_hdmi(struct intel_encoder *encoder)
  863. {
  864. struct drm_device *dev = encoder->base.dev;
  865. struct drm_i915_private *dev_priv = dev->dev_private;
  866. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  867. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  868. enum pipe pipe = crtc->pipe;
  869. u32 temp;
  870. temp = I915_READ(intel_hdmi->hdmi_reg);
  871. temp |= SDVO_ENABLE;
  872. if (crtc->config->has_audio)
  873. temp |= SDVO_AUDIO_ENABLE;
  874. /*
  875. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  876. *
  877. * The procedure for 12bpc is as follows:
  878. * 1. disable HDMI clock gating
  879. * 2. enable HDMI with 8bpc
  880. * 3. enable HDMI with 12bpc
  881. * 4. enable HDMI clock gating
  882. */
  883. if (crtc->config->pipe_bpp > 24) {
  884. I915_WRITE(TRANS_CHICKEN1(pipe),
  885. I915_READ(TRANS_CHICKEN1(pipe)) |
  886. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  887. temp &= ~SDVO_COLOR_FORMAT_MASK;
  888. temp |= SDVO_COLOR_FORMAT_8bpc;
  889. }
  890. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  891. POSTING_READ(intel_hdmi->hdmi_reg);
  892. if (crtc->config->pipe_bpp > 24) {
  893. temp &= ~SDVO_COLOR_FORMAT_MASK;
  894. temp |= HDMI_COLOR_FORMAT_12bpc;
  895. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  896. POSTING_READ(intel_hdmi->hdmi_reg);
  897. I915_WRITE(TRANS_CHICKEN1(pipe),
  898. I915_READ(TRANS_CHICKEN1(pipe)) &
  899. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  900. }
  901. if (crtc->config->has_audio)
  902. intel_enable_hdmi_audio(encoder);
  903. }
  904. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  905. {
  906. }
  907. static void intel_disable_hdmi(struct intel_encoder *encoder)
  908. {
  909. struct drm_device *dev = encoder->base.dev;
  910. struct drm_i915_private *dev_priv = dev->dev_private;
  911. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  912. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  913. u32 temp;
  914. temp = I915_READ(intel_hdmi->hdmi_reg);
  915. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  916. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  917. POSTING_READ(intel_hdmi->hdmi_reg);
  918. /*
  919. * HW workaround for IBX, we need to move the port
  920. * to transcoder A after disabling it to allow the
  921. * matching DP port to be enabled on transcoder A.
  922. */
  923. if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
  924. /*
  925. * We get CPU/PCH FIFO underruns on the other pipe when
  926. * doing the workaround. Sweep them under the rug.
  927. */
  928. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  929. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  930. temp &= ~SDVO_PIPE_B_SELECT;
  931. temp |= SDVO_ENABLE;
  932. /*
  933. * HW workaround, need to write this twice for issue
  934. * that may result in first write getting masked.
  935. */
  936. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  937. POSTING_READ(intel_hdmi->hdmi_reg);
  938. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  939. POSTING_READ(intel_hdmi->hdmi_reg);
  940. temp &= ~SDVO_ENABLE;
  941. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  942. POSTING_READ(intel_hdmi->hdmi_reg);
  943. intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
  944. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  945. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  946. }
  947. intel_hdmi->set_infoframes(&encoder->base, false, NULL);
  948. }
  949. static void g4x_disable_hdmi(struct intel_encoder *encoder)
  950. {
  951. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  952. if (crtc->config->has_audio)
  953. intel_audio_codec_disable(encoder);
  954. intel_disable_hdmi(encoder);
  955. }
  956. static void pch_disable_hdmi(struct intel_encoder *encoder)
  957. {
  958. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  959. if (crtc->config->has_audio)
  960. intel_audio_codec_disable(encoder);
  961. }
  962. static void pch_post_disable_hdmi(struct intel_encoder *encoder)
  963. {
  964. intel_disable_hdmi(encoder);
  965. }
  966. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
  967. {
  968. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  969. if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
  970. return 165000;
  971. else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
  972. return 300000;
  973. else
  974. return 225000;
  975. }
  976. static enum drm_mode_status
  977. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  978. int clock, bool respect_dvi_limit)
  979. {
  980. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  981. if (clock < 25000)
  982. return MODE_CLOCK_LOW;
  983. if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
  984. return MODE_CLOCK_HIGH;
  985. /* BXT DPLL can't generate 223-240 MHz */
  986. if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
  987. return MODE_CLOCK_RANGE;
  988. /* CHV DPLL can't generate 216-240 MHz */
  989. if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
  990. return MODE_CLOCK_RANGE;
  991. return MODE_OK;
  992. }
  993. static enum drm_mode_status
  994. intel_hdmi_mode_valid(struct drm_connector *connector,
  995. struct drm_display_mode *mode)
  996. {
  997. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  998. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  999. enum drm_mode_status status;
  1000. int clock;
  1001. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1002. return MODE_NO_DBLESCAN;
  1003. clock = mode->clock;
  1004. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1005. clock *= 2;
  1006. /* check if we can do 8bpc */
  1007. status = hdmi_port_clock_valid(hdmi, clock, true);
  1008. /* if we can't do 8bpc we may still be able to do 12bpc */
  1009. if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
  1010. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1011. return status;
  1012. }
  1013. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1014. {
  1015. struct drm_device *dev = crtc_state->base.crtc->dev;
  1016. struct drm_atomic_state *state;
  1017. struct intel_encoder *encoder;
  1018. struct drm_connector *connector;
  1019. struct drm_connector_state *connector_state;
  1020. int count = 0, count_hdmi = 0;
  1021. int i;
  1022. if (HAS_GMCH_DISPLAY(dev))
  1023. return false;
  1024. state = crtc_state->base.state;
  1025. for_each_connector_in_state(state, connector, connector_state, i) {
  1026. if (connector_state->crtc != crtc_state->base.crtc)
  1027. continue;
  1028. encoder = to_intel_encoder(connector_state->best_encoder);
  1029. count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
  1030. count++;
  1031. }
  1032. /*
  1033. * HDMI 12bpc affects the clocks, so it's only possible
  1034. * when not cloning with other encoder types.
  1035. */
  1036. return count_hdmi > 0 && count_hdmi == count;
  1037. }
  1038. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1039. struct intel_crtc_state *pipe_config)
  1040. {
  1041. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1042. struct drm_device *dev = encoder->base.dev;
  1043. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1044. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1045. int clock_12bpc = clock_8bpc * 3 / 2;
  1046. int desired_bpp;
  1047. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1048. if (pipe_config->has_hdmi_sink)
  1049. pipe_config->has_infoframe = true;
  1050. if (intel_hdmi->color_range_auto) {
  1051. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1052. pipe_config->limited_color_range =
  1053. pipe_config->has_hdmi_sink &&
  1054. drm_match_cea_mode(adjusted_mode) > 1;
  1055. } else {
  1056. pipe_config->limited_color_range =
  1057. intel_hdmi->limited_color_range;
  1058. }
  1059. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1060. pipe_config->pixel_multiplier = 2;
  1061. clock_8bpc *= 2;
  1062. clock_12bpc *= 2;
  1063. }
  1064. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  1065. pipe_config->has_pch_encoder = true;
  1066. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1067. pipe_config->has_audio = true;
  1068. /*
  1069. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1070. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1071. * outputs. We also need to check that the higher clock still fits
  1072. * within limits.
  1073. */
  1074. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1075. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
  1076. hdmi_12bpc_possible(pipe_config)) {
  1077. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1078. desired_bpp = 12*3;
  1079. /* Need to adjust the port link by 1.5x for 12bpc. */
  1080. pipe_config->port_clock = clock_12bpc;
  1081. } else {
  1082. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1083. desired_bpp = 8*3;
  1084. pipe_config->port_clock = clock_8bpc;
  1085. }
  1086. if (!pipe_config->bw_constrained) {
  1087. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1088. pipe_config->pipe_bpp = desired_bpp;
  1089. }
  1090. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1091. false) != MODE_OK) {
  1092. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1093. return false;
  1094. }
  1095. /* Set user selected PAR to incoming mode's member */
  1096. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1097. return true;
  1098. }
  1099. static void
  1100. intel_hdmi_unset_edid(struct drm_connector *connector)
  1101. {
  1102. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1103. intel_hdmi->has_hdmi_sink = false;
  1104. intel_hdmi->has_audio = false;
  1105. intel_hdmi->rgb_quant_range_selectable = false;
  1106. kfree(to_intel_connector(connector)->detect_edid);
  1107. to_intel_connector(connector)->detect_edid = NULL;
  1108. }
  1109. static bool
  1110. intel_hdmi_set_edid(struct drm_connector *connector, bool force)
  1111. {
  1112. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1113. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1114. struct edid *edid = NULL;
  1115. bool connected = false;
  1116. if (force) {
  1117. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1118. edid = drm_get_edid(connector,
  1119. intel_gmbus_get_adapter(dev_priv,
  1120. intel_hdmi->ddc_bus));
  1121. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1122. }
  1123. to_intel_connector(connector)->detect_edid = edid;
  1124. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1125. intel_hdmi->rgb_quant_range_selectable =
  1126. drm_rgb_quant_range_selectable(edid);
  1127. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1128. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1129. intel_hdmi->has_audio =
  1130. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1131. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1132. intel_hdmi->has_hdmi_sink =
  1133. drm_detect_hdmi_monitor(edid);
  1134. connected = true;
  1135. }
  1136. return connected;
  1137. }
  1138. static enum drm_connector_status
  1139. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1140. {
  1141. enum drm_connector_status status;
  1142. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1143. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1144. bool live_status = false;
  1145. unsigned int retry = 3;
  1146. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1147. connector->base.id, connector->name);
  1148. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1149. while (!live_status && --retry) {
  1150. live_status = intel_digital_port_connected(dev_priv,
  1151. hdmi_to_dig_port(intel_hdmi));
  1152. mdelay(10);
  1153. }
  1154. if (!live_status)
  1155. DRM_DEBUG_KMS("Live status not up!");
  1156. intel_hdmi_unset_edid(connector);
  1157. if (intel_hdmi_set_edid(connector, live_status)) {
  1158. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1159. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1160. status = connector_status_connected;
  1161. } else
  1162. status = connector_status_disconnected;
  1163. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1164. return status;
  1165. }
  1166. static void
  1167. intel_hdmi_force(struct drm_connector *connector)
  1168. {
  1169. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1170. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1171. connector->base.id, connector->name);
  1172. intel_hdmi_unset_edid(connector);
  1173. if (connector->status != connector_status_connected)
  1174. return;
  1175. intel_hdmi_set_edid(connector, true);
  1176. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1177. }
  1178. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1179. {
  1180. struct edid *edid;
  1181. edid = to_intel_connector(connector)->detect_edid;
  1182. if (edid == NULL)
  1183. return 0;
  1184. return intel_connector_update_modes(connector, edid);
  1185. }
  1186. static bool
  1187. intel_hdmi_detect_audio(struct drm_connector *connector)
  1188. {
  1189. bool has_audio = false;
  1190. struct edid *edid;
  1191. edid = to_intel_connector(connector)->detect_edid;
  1192. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1193. has_audio = drm_detect_monitor_audio(edid);
  1194. return has_audio;
  1195. }
  1196. static int
  1197. intel_hdmi_set_property(struct drm_connector *connector,
  1198. struct drm_property *property,
  1199. uint64_t val)
  1200. {
  1201. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1202. struct intel_digital_port *intel_dig_port =
  1203. hdmi_to_dig_port(intel_hdmi);
  1204. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1205. int ret;
  1206. ret = drm_object_property_set_value(&connector->base, property, val);
  1207. if (ret)
  1208. return ret;
  1209. if (property == dev_priv->force_audio_property) {
  1210. enum hdmi_force_audio i = val;
  1211. bool has_audio;
  1212. if (i == intel_hdmi->force_audio)
  1213. return 0;
  1214. intel_hdmi->force_audio = i;
  1215. if (i == HDMI_AUDIO_AUTO)
  1216. has_audio = intel_hdmi_detect_audio(connector);
  1217. else
  1218. has_audio = (i == HDMI_AUDIO_ON);
  1219. if (i == HDMI_AUDIO_OFF_DVI)
  1220. intel_hdmi->has_hdmi_sink = 0;
  1221. intel_hdmi->has_audio = has_audio;
  1222. goto done;
  1223. }
  1224. if (property == dev_priv->broadcast_rgb_property) {
  1225. bool old_auto = intel_hdmi->color_range_auto;
  1226. bool old_range = intel_hdmi->limited_color_range;
  1227. switch (val) {
  1228. case INTEL_BROADCAST_RGB_AUTO:
  1229. intel_hdmi->color_range_auto = true;
  1230. break;
  1231. case INTEL_BROADCAST_RGB_FULL:
  1232. intel_hdmi->color_range_auto = false;
  1233. intel_hdmi->limited_color_range = false;
  1234. break;
  1235. case INTEL_BROADCAST_RGB_LIMITED:
  1236. intel_hdmi->color_range_auto = false;
  1237. intel_hdmi->limited_color_range = true;
  1238. break;
  1239. default:
  1240. return -EINVAL;
  1241. }
  1242. if (old_auto == intel_hdmi->color_range_auto &&
  1243. old_range == intel_hdmi->limited_color_range)
  1244. return 0;
  1245. goto done;
  1246. }
  1247. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1248. switch (val) {
  1249. case DRM_MODE_PICTURE_ASPECT_NONE:
  1250. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1251. break;
  1252. case DRM_MODE_PICTURE_ASPECT_4_3:
  1253. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1254. break;
  1255. case DRM_MODE_PICTURE_ASPECT_16_9:
  1256. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1257. break;
  1258. default:
  1259. return -EINVAL;
  1260. }
  1261. goto done;
  1262. }
  1263. return -EINVAL;
  1264. done:
  1265. if (intel_dig_port->base.base.crtc)
  1266. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1267. return 0;
  1268. }
  1269. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  1270. {
  1271. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1272. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1273. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1274. intel_hdmi_prepare(encoder);
  1275. intel_hdmi->set_infoframes(&encoder->base,
  1276. intel_crtc->config->has_hdmi_sink,
  1277. adjusted_mode);
  1278. }
  1279. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
  1280. {
  1281. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1282. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1283. struct drm_device *dev = encoder->base.dev;
  1284. struct drm_i915_private *dev_priv = dev->dev_private;
  1285. struct intel_crtc *intel_crtc =
  1286. to_intel_crtc(encoder->base.crtc);
  1287. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1288. enum dpio_channel port = vlv_dport_to_channel(dport);
  1289. int pipe = intel_crtc->pipe;
  1290. u32 val;
  1291. /* Enable clock channels for this port */
  1292. mutex_lock(&dev_priv->sb_lock);
  1293. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
  1294. val = 0;
  1295. if (pipe)
  1296. val |= (1<<21);
  1297. else
  1298. val &= ~(1<<21);
  1299. val |= 0x001000c4;
  1300. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
  1301. /* HDMI 1.0V-2dB */
  1302. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
  1303. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
  1304. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
  1305. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
  1306. vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
  1307. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
  1308. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1309. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1310. /* Program lane clock */
  1311. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
  1312. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
  1313. mutex_unlock(&dev_priv->sb_lock);
  1314. intel_hdmi->set_infoframes(&encoder->base,
  1315. intel_crtc->config->has_hdmi_sink,
  1316. adjusted_mode);
  1317. g4x_enable_hdmi(encoder);
  1318. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1319. }
  1320. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1321. {
  1322. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1323. struct drm_device *dev = encoder->base.dev;
  1324. struct drm_i915_private *dev_priv = dev->dev_private;
  1325. struct intel_crtc *intel_crtc =
  1326. to_intel_crtc(encoder->base.crtc);
  1327. enum dpio_channel port = vlv_dport_to_channel(dport);
  1328. int pipe = intel_crtc->pipe;
  1329. intel_hdmi_prepare(encoder);
  1330. /* Program Tx lane resets to default */
  1331. mutex_lock(&dev_priv->sb_lock);
  1332. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
  1333. DPIO_PCS_TX_LANE2_RESET |
  1334. DPIO_PCS_TX_LANE1_RESET);
  1335. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
  1336. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  1337. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  1338. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  1339. DPIO_PCS_CLK_SOFT_RESET);
  1340. /* Fix up inter-pair skew failure */
  1341. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
  1342. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
  1343. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
  1344. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1345. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1346. mutex_unlock(&dev_priv->sb_lock);
  1347. }
  1348. static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
  1349. bool reset)
  1350. {
  1351. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1352. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1353. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  1354. enum pipe pipe = crtc->pipe;
  1355. uint32_t val;
  1356. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
  1357. if (reset)
  1358. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1359. else
  1360. val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
  1361. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
  1362. if (crtc->config->lane_count > 2) {
  1363. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
  1364. if (reset)
  1365. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1366. else
  1367. val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
  1368. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
  1369. }
  1370. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
  1371. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1372. if (reset)
  1373. val &= ~DPIO_PCS_CLK_SOFT_RESET;
  1374. else
  1375. val |= DPIO_PCS_CLK_SOFT_RESET;
  1376. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
  1377. if (crtc->config->lane_count > 2) {
  1378. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
  1379. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1380. if (reset)
  1381. val &= ~DPIO_PCS_CLK_SOFT_RESET;
  1382. else
  1383. val |= DPIO_PCS_CLK_SOFT_RESET;
  1384. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
  1385. }
  1386. }
  1387. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1388. {
  1389. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1390. struct drm_device *dev = encoder->base.dev;
  1391. struct drm_i915_private *dev_priv = dev->dev_private;
  1392. struct intel_crtc *intel_crtc =
  1393. to_intel_crtc(encoder->base.crtc);
  1394. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1395. enum pipe pipe = intel_crtc->pipe;
  1396. u32 val;
  1397. intel_hdmi_prepare(encoder);
  1398. /*
  1399. * Must trick the second common lane into life.
  1400. * Otherwise we can't even access the PLL.
  1401. */
  1402. if (ch == DPIO_CH0 && pipe == PIPE_B)
  1403. dport->release_cl2_override =
  1404. !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
  1405. chv_phy_powergate_lanes(encoder, true, 0x0);
  1406. mutex_lock(&dev_priv->sb_lock);
  1407. /* Assert data lane reset */
  1408. chv_data_lane_soft_reset(encoder, true);
  1409. /* program left/right clock distribution */
  1410. if (pipe != PIPE_B) {
  1411. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
  1412. val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
  1413. if (ch == DPIO_CH0)
  1414. val |= CHV_BUFLEFTENA1_FORCE;
  1415. if (ch == DPIO_CH1)
  1416. val |= CHV_BUFRIGHTENA1_FORCE;
  1417. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
  1418. } else {
  1419. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
  1420. val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
  1421. if (ch == DPIO_CH0)
  1422. val |= CHV_BUFLEFTENA2_FORCE;
  1423. if (ch == DPIO_CH1)
  1424. val |= CHV_BUFRIGHTENA2_FORCE;
  1425. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
  1426. }
  1427. /* program clock channel usage */
  1428. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
  1429. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1430. if (pipe != PIPE_B)
  1431. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1432. else
  1433. val |= CHV_PCS_USEDCLKCHANNEL;
  1434. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
  1435. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
  1436. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1437. if (pipe != PIPE_B)
  1438. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1439. else
  1440. val |= CHV_PCS_USEDCLKCHANNEL;
  1441. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
  1442. /*
  1443. * This a a bit weird since generally CL
  1444. * matches the pipe, but here we need to
  1445. * pick the CL based on the port.
  1446. */
  1447. val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
  1448. if (pipe != PIPE_B)
  1449. val &= ~CHV_CMN_USEDCLKCHANNEL;
  1450. else
  1451. val |= CHV_CMN_USEDCLKCHANNEL;
  1452. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
  1453. mutex_unlock(&dev_priv->sb_lock);
  1454. }
  1455. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
  1456. {
  1457. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1458. enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  1459. u32 val;
  1460. mutex_lock(&dev_priv->sb_lock);
  1461. /* disable left/right clock distribution */
  1462. if (pipe != PIPE_B) {
  1463. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
  1464. val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
  1465. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
  1466. } else {
  1467. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
  1468. val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
  1469. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
  1470. }
  1471. mutex_unlock(&dev_priv->sb_lock);
  1472. /*
  1473. * Leave the power down bit cleared for at least one
  1474. * lane so that chv_powergate_phy_ch() will power
  1475. * on something when the channel is otherwise unused.
  1476. * When the port is off and the override is removed
  1477. * the lanes power down anyway, so otherwise it doesn't
  1478. * really matter what the state of power down bits is
  1479. * after this.
  1480. */
  1481. chv_phy_powergate_lanes(encoder, false, 0x0);
  1482. }
  1483. static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
  1484. {
  1485. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1486. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  1487. struct intel_crtc *intel_crtc =
  1488. to_intel_crtc(encoder->base.crtc);
  1489. enum dpio_channel port = vlv_dport_to_channel(dport);
  1490. int pipe = intel_crtc->pipe;
  1491. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1492. mutex_lock(&dev_priv->sb_lock);
  1493. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
  1494. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
  1495. mutex_unlock(&dev_priv->sb_lock);
  1496. }
  1497. static void chv_hdmi_post_disable(struct intel_encoder *encoder)
  1498. {
  1499. struct drm_device *dev = encoder->base.dev;
  1500. struct drm_i915_private *dev_priv = dev->dev_private;
  1501. mutex_lock(&dev_priv->sb_lock);
  1502. /* Assert data lane reset */
  1503. chv_data_lane_soft_reset(encoder, true);
  1504. mutex_unlock(&dev_priv->sb_lock);
  1505. }
  1506. static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
  1507. {
  1508. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1509. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1510. struct drm_device *dev = encoder->base.dev;
  1511. struct drm_i915_private *dev_priv = dev->dev_private;
  1512. struct intel_crtc *intel_crtc =
  1513. to_intel_crtc(encoder->base.crtc);
  1514. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1515. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1516. int pipe = intel_crtc->pipe;
  1517. int data, i, stagger;
  1518. u32 val;
  1519. mutex_lock(&dev_priv->sb_lock);
  1520. /* allow hardware to manage TX FIFO reset source */
  1521. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1522. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1523. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1524. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1525. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1526. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1527. /* Program Tx latency optimal setting */
  1528. for (i = 0; i < 4; i++) {
  1529. /* Set the upar bit */
  1530. data = (i == 1) ? 0x0 : 0x1;
  1531. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
  1532. data << DPIO_UPAR_SHIFT);
  1533. }
  1534. /* Data lane stagger programming */
  1535. if (intel_crtc->config->port_clock > 270000)
  1536. stagger = 0x18;
  1537. else if (intel_crtc->config->port_clock > 135000)
  1538. stagger = 0xd;
  1539. else if (intel_crtc->config->port_clock > 67500)
  1540. stagger = 0x7;
  1541. else if (intel_crtc->config->port_clock > 33750)
  1542. stagger = 0x4;
  1543. else
  1544. stagger = 0x2;
  1545. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1546. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1547. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1548. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1549. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1550. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1551. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
  1552. DPIO_LANESTAGGER_STRAP(stagger) |
  1553. DPIO_LANESTAGGER_STRAP_OVRD |
  1554. DPIO_TX1_STAGGER_MASK(0x1f) |
  1555. DPIO_TX1_STAGGER_MULT(6) |
  1556. DPIO_TX2_STAGGER_MULT(0));
  1557. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
  1558. DPIO_LANESTAGGER_STRAP(stagger) |
  1559. DPIO_LANESTAGGER_STRAP_OVRD |
  1560. DPIO_TX1_STAGGER_MASK(0x1f) |
  1561. DPIO_TX1_STAGGER_MULT(7) |
  1562. DPIO_TX2_STAGGER_MULT(5));
  1563. /* Deassert data lane reset */
  1564. chv_data_lane_soft_reset(encoder, false);
  1565. /* Clear calc init */
  1566. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1567. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1568. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1569. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1570. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1571. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1572. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1573. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1574. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1575. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1576. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
  1577. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1578. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1579. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
  1580. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
  1581. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1582. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1583. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
  1584. /* FIXME: Program the support xxx V-dB */
  1585. /* Use 800mV-0dB */
  1586. for (i = 0; i < 4; i++) {
  1587. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
  1588. val &= ~DPIO_SWING_DEEMPH9P5_MASK;
  1589. val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
  1590. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
  1591. }
  1592. for (i = 0; i < 4; i++) {
  1593. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
  1594. val &= ~DPIO_SWING_MARGIN000_MASK;
  1595. val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
  1596. /*
  1597. * Supposedly this value shouldn't matter when unique transition
  1598. * scale is disabled, but in fact it does matter. Let's just
  1599. * always program the same value and hope it's OK.
  1600. */
  1601. val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
  1602. val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
  1603. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
  1604. }
  1605. /*
  1606. * The document said it needs to set bit 27 for ch0 and bit 26
  1607. * for ch1. Might be a typo in the doc.
  1608. * For now, for this unique transition scale selection, set bit
  1609. * 27 for ch0 and ch1.
  1610. */
  1611. for (i = 0; i < 4; i++) {
  1612. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
  1613. val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
  1614. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
  1615. }
  1616. /* Start swing calculation */
  1617. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1618. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1619. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1620. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1621. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1622. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1623. mutex_unlock(&dev_priv->sb_lock);
  1624. intel_hdmi->set_infoframes(&encoder->base,
  1625. intel_crtc->config->has_hdmi_sink,
  1626. adjusted_mode);
  1627. g4x_enable_hdmi(encoder);
  1628. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1629. /* Second common lane will stay alive on its own now */
  1630. if (dport->release_cl2_override) {
  1631. chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
  1632. dport->release_cl2_override = false;
  1633. }
  1634. }
  1635. static void intel_hdmi_destroy(struct drm_connector *connector)
  1636. {
  1637. kfree(to_intel_connector(connector)->detect_edid);
  1638. drm_connector_cleanup(connector);
  1639. kfree(connector);
  1640. }
  1641. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1642. .dpms = drm_atomic_helper_connector_dpms,
  1643. .detect = intel_hdmi_detect,
  1644. .force = intel_hdmi_force,
  1645. .fill_modes = drm_helper_probe_single_connector_modes,
  1646. .set_property = intel_hdmi_set_property,
  1647. .atomic_get_property = intel_connector_atomic_get_property,
  1648. .destroy = intel_hdmi_destroy,
  1649. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1650. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1651. };
  1652. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1653. .get_modes = intel_hdmi_get_modes,
  1654. .mode_valid = intel_hdmi_mode_valid,
  1655. .best_encoder = intel_best_encoder,
  1656. };
  1657. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1658. .destroy = intel_encoder_destroy,
  1659. };
  1660. static void
  1661. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1662. {
  1663. intel_attach_force_audio_property(connector);
  1664. intel_attach_broadcast_rgb_property(connector);
  1665. intel_hdmi->color_range_auto = true;
  1666. intel_attach_aspect_ratio_property(connector);
  1667. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1668. }
  1669. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1670. struct intel_connector *intel_connector)
  1671. {
  1672. struct drm_connector *connector = &intel_connector->base;
  1673. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1674. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1675. struct drm_device *dev = intel_encoder->base.dev;
  1676. struct drm_i915_private *dev_priv = dev->dev_private;
  1677. enum port port = intel_dig_port->port;
  1678. uint8_t alternate_ddc_pin;
  1679. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1680. DRM_MODE_CONNECTOR_HDMIA);
  1681. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1682. connector->interlace_allowed = 1;
  1683. connector->doublescan_allowed = 0;
  1684. connector->stereo_allowed = 1;
  1685. switch (port) {
  1686. case PORT_B:
  1687. if (IS_BROXTON(dev_priv))
  1688. intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
  1689. else
  1690. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1691. /*
  1692. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1693. * interrupts to check the external panel connection.
  1694. */
  1695. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1696. intel_encoder->hpd_pin = HPD_PORT_A;
  1697. else
  1698. intel_encoder->hpd_pin = HPD_PORT_B;
  1699. break;
  1700. case PORT_C:
  1701. if (IS_BROXTON(dev_priv))
  1702. intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
  1703. else
  1704. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1705. intel_encoder->hpd_pin = HPD_PORT_C;
  1706. break;
  1707. case PORT_D:
  1708. if (WARN_ON(IS_BROXTON(dev_priv)))
  1709. intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
  1710. else if (IS_CHERRYVIEW(dev_priv))
  1711. intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
  1712. else
  1713. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1714. intel_encoder->hpd_pin = HPD_PORT_D;
  1715. break;
  1716. case PORT_E:
  1717. /* On SKL PORT E doesn't have seperate GMBUS pin
  1718. * We rely on VBT to set a proper alternate GMBUS pin. */
  1719. alternate_ddc_pin =
  1720. dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
  1721. switch (alternate_ddc_pin) {
  1722. case DDC_PIN_B:
  1723. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1724. break;
  1725. case DDC_PIN_C:
  1726. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1727. break;
  1728. case DDC_PIN_D:
  1729. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1730. break;
  1731. default:
  1732. MISSING_CASE(alternate_ddc_pin);
  1733. }
  1734. intel_encoder->hpd_pin = HPD_PORT_E;
  1735. break;
  1736. case PORT_A:
  1737. intel_encoder->hpd_pin = HPD_PORT_A;
  1738. /* Internal port only for eDP. */
  1739. default:
  1740. BUG();
  1741. }
  1742. if (IS_VALLEYVIEW(dev)) {
  1743. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1744. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1745. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1746. } else if (IS_G4X(dev)) {
  1747. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1748. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1749. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1750. } else if (HAS_DDI(dev)) {
  1751. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1752. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1753. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1754. } else if (HAS_PCH_IBX(dev)) {
  1755. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1756. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1757. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1758. } else {
  1759. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1760. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1761. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1762. }
  1763. if (HAS_DDI(dev))
  1764. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1765. else
  1766. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1767. intel_connector->unregister = intel_connector_unregister;
  1768. intel_hdmi_add_properties(intel_hdmi, connector);
  1769. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1770. drm_connector_register(connector);
  1771. intel_hdmi->attached_connector = intel_connector;
  1772. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1773. * 0xd. Failure to do so will result in spurious interrupts being
  1774. * generated on the port when a cable is not attached.
  1775. */
  1776. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1777. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1778. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1779. }
  1780. }
  1781. void intel_hdmi_init(struct drm_device *dev,
  1782. i915_reg_t hdmi_reg, enum port port)
  1783. {
  1784. struct intel_digital_port *intel_dig_port;
  1785. struct intel_encoder *intel_encoder;
  1786. struct intel_connector *intel_connector;
  1787. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1788. if (!intel_dig_port)
  1789. return;
  1790. intel_connector = intel_connector_alloc();
  1791. if (!intel_connector) {
  1792. kfree(intel_dig_port);
  1793. return;
  1794. }
  1795. intel_encoder = &intel_dig_port->base;
  1796. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1797. DRM_MODE_ENCODER_TMDS);
  1798. intel_encoder->compute_config = intel_hdmi_compute_config;
  1799. if (HAS_PCH_SPLIT(dev)) {
  1800. intel_encoder->disable = pch_disable_hdmi;
  1801. intel_encoder->post_disable = pch_post_disable_hdmi;
  1802. } else {
  1803. intel_encoder->disable = g4x_disable_hdmi;
  1804. }
  1805. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1806. intel_encoder->get_config = intel_hdmi_get_config;
  1807. if (IS_CHERRYVIEW(dev)) {
  1808. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1809. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1810. intel_encoder->enable = vlv_enable_hdmi;
  1811. intel_encoder->post_disable = chv_hdmi_post_disable;
  1812. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1813. } else if (IS_VALLEYVIEW(dev)) {
  1814. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1815. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1816. intel_encoder->enable = vlv_enable_hdmi;
  1817. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1818. } else {
  1819. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1820. if (HAS_PCH_CPT(dev))
  1821. intel_encoder->enable = cpt_enable_hdmi;
  1822. else if (HAS_PCH_IBX(dev))
  1823. intel_encoder->enable = ibx_enable_hdmi;
  1824. else
  1825. intel_encoder->enable = g4x_enable_hdmi;
  1826. }
  1827. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1828. if (IS_CHERRYVIEW(dev)) {
  1829. if (port == PORT_D)
  1830. intel_encoder->crtc_mask = 1 << 2;
  1831. else
  1832. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1833. } else {
  1834. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1835. }
  1836. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1837. /*
  1838. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1839. * to work on real hardware. And since g4x can send infoframes to
  1840. * only one port anyway, nothing is lost by allowing it.
  1841. */
  1842. if (IS_G4X(dev))
  1843. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1844. intel_dig_port->port = port;
  1845. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1846. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1847. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1848. }