amdgpu_cs.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/list_sort.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. #define AMDGPU_CS_MAX_PRIORITY 32u
  33. #define AMDGPU_CS_NUM_BUCKETS (AMDGPU_CS_MAX_PRIORITY + 1)
  34. /* This is based on the bucket sort with O(n) time complexity.
  35. * An item with priority "i" is added to bucket[i]. The lists are then
  36. * concatenated in descending order.
  37. */
  38. struct amdgpu_cs_buckets {
  39. struct list_head bucket[AMDGPU_CS_NUM_BUCKETS];
  40. };
  41. static void amdgpu_cs_buckets_init(struct amdgpu_cs_buckets *b)
  42. {
  43. unsigned i;
  44. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++)
  45. INIT_LIST_HEAD(&b->bucket[i]);
  46. }
  47. static void amdgpu_cs_buckets_add(struct amdgpu_cs_buckets *b,
  48. struct list_head *item, unsigned priority)
  49. {
  50. /* Since buffers which appear sooner in the relocation list are
  51. * likely to be used more often than buffers which appear later
  52. * in the list, the sort mustn't change the ordering of buffers
  53. * with the same priority, i.e. it must be stable.
  54. */
  55. list_add_tail(item, &b->bucket[min(priority, AMDGPU_CS_MAX_PRIORITY)]);
  56. }
  57. static void amdgpu_cs_buckets_get_list(struct amdgpu_cs_buckets *b,
  58. struct list_head *out_list)
  59. {
  60. unsigned i;
  61. /* Connect the sorted buckets in the output list. */
  62. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++) {
  63. list_splice(&b->bucket[i], out_list);
  64. }
  65. }
  66. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  67. u32 ip_instance, u32 ring,
  68. struct amdgpu_ring **out_ring)
  69. {
  70. /* Right now all IPs have only one instance - multiple rings. */
  71. if (ip_instance != 0) {
  72. DRM_ERROR("invalid ip instance: %d\n", ip_instance);
  73. return -EINVAL;
  74. }
  75. switch (ip_type) {
  76. default:
  77. DRM_ERROR("unknown ip type: %d\n", ip_type);
  78. return -EINVAL;
  79. case AMDGPU_HW_IP_GFX:
  80. if (ring < adev->gfx.num_gfx_rings) {
  81. *out_ring = &adev->gfx.gfx_ring[ring];
  82. } else {
  83. DRM_ERROR("only %d gfx rings are supported now\n",
  84. adev->gfx.num_gfx_rings);
  85. return -EINVAL;
  86. }
  87. break;
  88. case AMDGPU_HW_IP_COMPUTE:
  89. if (ring < adev->gfx.num_compute_rings) {
  90. *out_ring = &adev->gfx.compute_ring[ring];
  91. } else {
  92. DRM_ERROR("only %d compute rings are supported now\n",
  93. adev->gfx.num_compute_rings);
  94. return -EINVAL;
  95. }
  96. break;
  97. case AMDGPU_HW_IP_DMA:
  98. if (ring < 2) {
  99. *out_ring = &adev->sdma[ring].ring;
  100. } else {
  101. DRM_ERROR("only two SDMA rings are supported\n");
  102. return -EINVAL;
  103. }
  104. break;
  105. case AMDGPU_HW_IP_UVD:
  106. *out_ring = &adev->uvd.ring;
  107. break;
  108. case AMDGPU_HW_IP_VCE:
  109. if (ring < 2){
  110. *out_ring = &adev->vce.ring[ring];
  111. } else {
  112. DRM_ERROR("only two VCE rings are supported\n");
  113. return -EINVAL;
  114. }
  115. break;
  116. }
  117. return 0;
  118. }
  119. static void amdgpu_job_work_func(struct work_struct *work)
  120. {
  121. struct amdgpu_cs_parser *sched_job =
  122. container_of(work, struct amdgpu_cs_parser,
  123. job_work);
  124. mutex_lock(&sched_job->job_lock);
  125. if (sched_job->free_job)
  126. sched_job->free_job(sched_job);
  127. mutex_unlock(&sched_job->job_lock);
  128. /* after processing job, free memory */
  129. fence_put(&sched_job->s_fence->base);
  130. kfree(sched_job);
  131. }
  132. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  133. struct drm_file *filp,
  134. struct amdgpu_ctx *ctx,
  135. struct amdgpu_ib *ibs,
  136. uint32_t num_ibs)
  137. {
  138. struct amdgpu_cs_parser *parser;
  139. int i;
  140. parser = kzalloc(sizeof(struct amdgpu_cs_parser), GFP_KERNEL);
  141. if (!parser)
  142. return NULL;
  143. parser->adev = adev;
  144. parser->filp = filp;
  145. parser->ctx = ctx;
  146. parser->ibs = ibs;
  147. parser->num_ibs = num_ibs;
  148. if (amdgpu_enable_scheduler) {
  149. mutex_init(&parser->job_lock);
  150. INIT_WORK(&parser->job_work, amdgpu_job_work_func);
  151. }
  152. for (i = 0; i < num_ibs; i++)
  153. ibs[i].ctx = ctx;
  154. return parser;
  155. }
  156. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  157. {
  158. union drm_amdgpu_cs *cs = data;
  159. uint64_t *chunk_array_user;
  160. uint64_t *chunk_array = NULL;
  161. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  162. struct amdgpu_bo_list *bo_list = NULL;
  163. unsigned size, i;
  164. int r = 0;
  165. if (!cs->in.num_chunks)
  166. goto out;
  167. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  168. if (!p->ctx) {
  169. r = -EINVAL;
  170. goto out;
  171. }
  172. bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  173. if (bo_list && !bo_list->has_userptr) {
  174. p->bo_list = amdgpu_bo_list_clone(bo_list);
  175. amdgpu_bo_list_put(bo_list);
  176. if (!p->bo_list)
  177. return -ENOMEM;
  178. } else if (bo_list && bo_list->has_userptr)
  179. p->bo_list = bo_list;
  180. else
  181. p->bo_list = NULL;
  182. /* get chunks */
  183. INIT_LIST_HEAD(&p->validated);
  184. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  185. if (chunk_array == NULL) {
  186. r = -ENOMEM;
  187. goto out;
  188. }
  189. chunk_array_user = (uint64_t __user *)(cs->in.chunks);
  190. if (copy_from_user(chunk_array, chunk_array_user,
  191. sizeof(uint64_t)*cs->in.num_chunks)) {
  192. r = -EFAULT;
  193. goto out;
  194. }
  195. p->nchunks = cs->in.num_chunks;
  196. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  197. GFP_KERNEL);
  198. if (p->chunks == NULL) {
  199. r = -ENOMEM;
  200. goto out;
  201. }
  202. for (i = 0; i < p->nchunks; i++) {
  203. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  204. struct drm_amdgpu_cs_chunk user_chunk;
  205. uint32_t __user *cdata;
  206. chunk_ptr = (void __user *)chunk_array[i];
  207. if (copy_from_user(&user_chunk, chunk_ptr,
  208. sizeof(struct drm_amdgpu_cs_chunk))) {
  209. r = -EFAULT;
  210. goto out;
  211. }
  212. p->chunks[i].chunk_id = user_chunk.chunk_id;
  213. p->chunks[i].length_dw = user_chunk.length_dw;
  214. size = p->chunks[i].length_dw;
  215. cdata = (void __user *)user_chunk.chunk_data;
  216. p->chunks[i].user_ptr = cdata;
  217. p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
  218. if (p->chunks[i].kdata == NULL) {
  219. r = -ENOMEM;
  220. goto out;
  221. }
  222. size *= sizeof(uint32_t);
  223. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  224. r = -EFAULT;
  225. goto out;
  226. }
  227. switch (p->chunks[i].chunk_id) {
  228. case AMDGPU_CHUNK_ID_IB:
  229. p->num_ibs++;
  230. break;
  231. case AMDGPU_CHUNK_ID_FENCE:
  232. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  233. if (p->chunks[i].length_dw * sizeof(uint32_t) >= size) {
  234. uint32_t handle;
  235. struct drm_gem_object *gobj;
  236. struct drm_amdgpu_cs_chunk_fence *fence_data;
  237. fence_data = (void *)p->chunks[i].kdata;
  238. handle = fence_data->handle;
  239. gobj = drm_gem_object_lookup(p->adev->ddev,
  240. p->filp, handle);
  241. if (gobj == NULL) {
  242. r = -EINVAL;
  243. goto out;
  244. }
  245. p->uf.bo = gem_to_amdgpu_bo(gobj);
  246. p->uf.offset = fence_data->offset;
  247. } else {
  248. r = -EINVAL;
  249. goto out;
  250. }
  251. break;
  252. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  253. break;
  254. default:
  255. r = -EINVAL;
  256. goto out;
  257. }
  258. }
  259. p->ibs = kmalloc_array(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
  260. if (!p->ibs)
  261. r = -ENOMEM;
  262. out:
  263. kfree(chunk_array);
  264. return r;
  265. }
  266. /* Returns how many bytes TTM can move per IB.
  267. */
  268. static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
  269. {
  270. u64 real_vram_size = adev->mc.real_vram_size;
  271. u64 vram_usage = atomic64_read(&adev->vram_usage);
  272. /* This function is based on the current VRAM usage.
  273. *
  274. * - If all of VRAM is free, allow relocating the number of bytes that
  275. * is equal to 1/4 of the size of VRAM for this IB.
  276. * - If more than one half of VRAM is occupied, only allow relocating
  277. * 1 MB of data for this IB.
  278. *
  279. * - From 0 to one half of used VRAM, the threshold decreases
  280. * linearly.
  281. * __________________
  282. * 1/4 of -|\ |
  283. * VRAM | \ |
  284. * | \ |
  285. * | \ |
  286. * | \ |
  287. * | \ |
  288. * | \ |
  289. * | \________|1 MB
  290. * |----------------|
  291. * VRAM 0 % 100 %
  292. * used used
  293. *
  294. * Note: It's a threshold, not a limit. The threshold must be crossed
  295. * for buffer relocations to stop, so any buffer of an arbitrary size
  296. * can be moved as long as the threshold isn't crossed before
  297. * the relocation takes place. We don't want to disable buffer
  298. * relocations completely.
  299. *
  300. * The idea is that buffers should be placed in VRAM at creation time
  301. * and TTM should only do a minimum number of relocations during
  302. * command submission. In practice, you need to submit at least
  303. * a dozen IBs to move all buffers to VRAM if they are in GTT.
  304. *
  305. * Also, things can get pretty crazy under memory pressure and actual
  306. * VRAM usage can change a lot, so playing safe even at 50% does
  307. * consistently increase performance.
  308. */
  309. u64 half_vram = real_vram_size >> 1;
  310. u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
  311. u64 bytes_moved_threshold = half_free_vram >> 1;
  312. return max(bytes_moved_threshold, 1024*1024ull);
  313. }
  314. int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p)
  315. {
  316. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  317. struct amdgpu_vm *vm = &fpriv->vm;
  318. struct amdgpu_device *adev = p->adev;
  319. struct amdgpu_bo_list_entry *lobj;
  320. struct list_head duplicates;
  321. struct amdgpu_bo *bo;
  322. u64 bytes_moved = 0, initial_bytes_moved;
  323. u64 bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(adev);
  324. int r;
  325. INIT_LIST_HEAD(&duplicates);
  326. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
  327. if (unlikely(r != 0)) {
  328. return r;
  329. }
  330. list_for_each_entry(lobj, &p->validated, tv.head) {
  331. bo = lobj->robj;
  332. if (!bo->pin_count) {
  333. u32 domain = lobj->prefered_domains;
  334. u32 current_domain =
  335. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  336. /* Check if this buffer will be moved and don't move it
  337. * if we have moved too many buffers for this IB already.
  338. *
  339. * Note that this allows moving at least one buffer of
  340. * any size, because it doesn't take the current "bo"
  341. * into account. We don't want to disallow buffer moves
  342. * completely.
  343. */
  344. if (current_domain != AMDGPU_GEM_DOMAIN_CPU &&
  345. (domain & current_domain) == 0 && /* will be moved */
  346. bytes_moved > bytes_moved_threshold) {
  347. /* don't move it */
  348. domain = current_domain;
  349. }
  350. retry:
  351. amdgpu_ttm_placement_from_domain(bo, domain);
  352. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  353. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  354. bytes_moved += atomic64_read(&adev->num_bytes_moved) -
  355. initial_bytes_moved;
  356. if (unlikely(r)) {
  357. if (r != -ERESTARTSYS && domain != lobj->allowed_domains) {
  358. domain = lobj->allowed_domains;
  359. goto retry;
  360. }
  361. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  362. return r;
  363. }
  364. }
  365. lobj->bo_va = amdgpu_vm_bo_find(vm, bo);
  366. }
  367. return 0;
  368. }
  369. static int amdgpu_cs_parser_relocs(struct amdgpu_cs_parser *p)
  370. {
  371. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  372. struct amdgpu_cs_buckets buckets;
  373. bool need_mmap_lock = false;
  374. int i, r;
  375. if (p->bo_list) {
  376. need_mmap_lock = p->bo_list->has_userptr;
  377. amdgpu_cs_buckets_init(&buckets);
  378. for (i = 0; i < p->bo_list->num_entries; i++)
  379. amdgpu_cs_buckets_add(&buckets, &p->bo_list->array[i].tv.head,
  380. p->bo_list->array[i].priority);
  381. amdgpu_cs_buckets_get_list(&buckets, &p->validated);
  382. }
  383. p->vm_bos = amdgpu_vm_get_bos(p->adev, &fpriv->vm,
  384. &p->validated);
  385. if (need_mmap_lock)
  386. down_read(&current->mm->mmap_sem);
  387. r = amdgpu_cs_list_validate(p);
  388. if (need_mmap_lock)
  389. up_read(&current->mm->mmap_sem);
  390. return r;
  391. }
  392. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  393. {
  394. struct amdgpu_bo_list_entry *e;
  395. int r;
  396. list_for_each_entry(e, &p->validated, tv.head) {
  397. struct reservation_object *resv = e->robj->tbo.resv;
  398. r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
  399. if (r)
  400. return r;
  401. }
  402. return 0;
  403. }
  404. static int cmp_size_smaller_first(void *priv, struct list_head *a,
  405. struct list_head *b)
  406. {
  407. struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
  408. struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
  409. /* Sort A before B if A is smaller. */
  410. return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
  411. }
  412. static void amdgpu_cs_parser_fini_early(struct amdgpu_cs_parser *parser, int error, bool backoff)
  413. {
  414. if (!error) {
  415. /* Sort the buffer list from the smallest to largest buffer,
  416. * which affects the order of buffers in the LRU list.
  417. * This assures that the smallest buffers are added first
  418. * to the LRU list, so they are likely to be later evicted
  419. * first, instead of large buffers whose eviction is more
  420. * expensive.
  421. *
  422. * This slightly lowers the number of bytes moved by TTM
  423. * per frame under memory pressure.
  424. */
  425. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  426. ttm_eu_fence_buffer_objects(&parser->ticket,
  427. &parser->validated,
  428. &parser->ibs[parser->num_ibs-1].fence->base);
  429. } else if (backoff) {
  430. ttm_eu_backoff_reservation(&parser->ticket,
  431. &parser->validated);
  432. }
  433. }
  434. static void amdgpu_cs_parser_fini_late(struct amdgpu_cs_parser *parser)
  435. {
  436. unsigned i;
  437. if (parser->ctx)
  438. amdgpu_ctx_put(parser->ctx);
  439. if (parser->bo_list) {
  440. if (!parser->bo_list->has_userptr)
  441. amdgpu_bo_list_free(parser->bo_list);
  442. else
  443. amdgpu_bo_list_put(parser->bo_list);
  444. }
  445. drm_free_large(parser->vm_bos);
  446. for (i = 0; i < parser->nchunks; i++)
  447. drm_free_large(parser->chunks[i].kdata);
  448. kfree(parser->chunks);
  449. if (parser->ibs)
  450. for (i = 0; i < parser->num_ibs; i++)
  451. amdgpu_ib_free(parser->adev, &parser->ibs[i]);
  452. kfree(parser->ibs);
  453. if (parser->uf.bo)
  454. drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base);
  455. if (!amdgpu_enable_scheduler)
  456. kfree(parser);
  457. }
  458. /**
  459. * cs_parser_fini() - clean parser states
  460. * @parser: parser structure holding parsing context.
  461. * @error: error number
  462. *
  463. * If error is set than unvalidate buffer, otherwise just free memory
  464. * used by parsing context.
  465. **/
  466. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
  467. {
  468. amdgpu_cs_parser_fini_early(parser, error, backoff);
  469. amdgpu_cs_parser_fini_late(parser);
  470. }
  471. static int amdgpu_cs_parser_run_job(struct amdgpu_cs_parser *sched_job)
  472. {
  473. amdgpu_cs_parser_fini_early(sched_job, 0, true);
  474. return 0;
  475. }
  476. static int amdgpu_cs_parser_free_job(struct amdgpu_cs_parser *sched_job)
  477. {
  478. amdgpu_cs_parser_fini_late(sched_job);
  479. return 0;
  480. }
  481. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
  482. struct amdgpu_vm *vm)
  483. {
  484. struct amdgpu_device *adev = p->adev;
  485. struct amdgpu_bo_va *bo_va;
  486. struct amdgpu_bo *bo;
  487. int i, r;
  488. r = amdgpu_vm_update_page_directory(adev, vm);
  489. if (r)
  490. return r;
  491. r = amdgpu_vm_clear_freed(adev, vm);
  492. if (r)
  493. return r;
  494. if (p->bo_list) {
  495. for (i = 0; i < p->bo_list->num_entries; i++) {
  496. struct fence *f;
  497. /* ignore duplicates */
  498. bo = p->bo_list->array[i].robj;
  499. if (!bo)
  500. continue;
  501. bo_va = p->bo_list->array[i].bo_va;
  502. if (bo_va == NULL)
  503. continue;
  504. r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
  505. if (r)
  506. return r;
  507. f = bo_va->last_pt_update;
  508. r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
  509. if (r)
  510. return r;
  511. }
  512. }
  513. return amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
  514. }
  515. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  516. struct amdgpu_cs_parser *parser)
  517. {
  518. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  519. struct amdgpu_vm *vm = &fpriv->vm;
  520. struct amdgpu_ring *ring;
  521. int i, r;
  522. if (parser->num_ibs == 0)
  523. return 0;
  524. /* Only for UVD/VCE VM emulation */
  525. for (i = 0; i < parser->num_ibs; i++) {
  526. ring = parser->ibs[i].ring;
  527. if (ring->funcs->parse_cs) {
  528. r = amdgpu_ring_parse_cs(ring, parser, i);
  529. if (r)
  530. return r;
  531. }
  532. }
  533. mutex_lock(&vm->mutex);
  534. r = amdgpu_bo_vm_update_pte(parser, vm);
  535. if (r) {
  536. goto out;
  537. }
  538. amdgpu_cs_sync_rings(parser);
  539. if (!amdgpu_enable_scheduler)
  540. r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs,
  541. parser->filp);
  542. out:
  543. mutex_unlock(&vm->mutex);
  544. return r;
  545. }
  546. static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
  547. {
  548. if (r == -EDEADLK) {
  549. r = amdgpu_gpu_reset(adev);
  550. if (!r)
  551. r = -EAGAIN;
  552. }
  553. return r;
  554. }
  555. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  556. struct amdgpu_cs_parser *parser)
  557. {
  558. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  559. struct amdgpu_vm *vm = &fpriv->vm;
  560. int i, j;
  561. int r;
  562. for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
  563. struct amdgpu_cs_chunk *chunk;
  564. struct amdgpu_ib *ib;
  565. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  566. struct amdgpu_ring *ring;
  567. chunk = &parser->chunks[i];
  568. ib = &parser->ibs[j];
  569. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  570. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  571. continue;
  572. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  573. chunk_ib->ip_instance, chunk_ib->ring,
  574. &ring);
  575. if (r)
  576. return r;
  577. if (ring->funcs->parse_cs) {
  578. struct amdgpu_bo_va_mapping *m;
  579. struct amdgpu_bo *aobj = NULL;
  580. uint64_t offset;
  581. uint8_t *kptr;
  582. m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  583. &aobj);
  584. if (!aobj) {
  585. DRM_ERROR("IB va_start is invalid\n");
  586. return -EINVAL;
  587. }
  588. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  589. (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  590. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  591. return -EINVAL;
  592. }
  593. /* the IB should be reserved at this point */
  594. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  595. if (r) {
  596. return r;
  597. }
  598. offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
  599. kptr += chunk_ib->va_start - offset;
  600. r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
  601. if (r) {
  602. DRM_ERROR("Failed to get ib !\n");
  603. return r;
  604. }
  605. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  606. amdgpu_bo_kunmap(aobj);
  607. } else {
  608. r = amdgpu_ib_get(ring, vm, 0, ib);
  609. if (r) {
  610. DRM_ERROR("Failed to get ib !\n");
  611. return r;
  612. }
  613. ib->gpu_addr = chunk_ib->va_start;
  614. }
  615. ib->length_dw = chunk_ib->ib_bytes / 4;
  616. ib->flags = chunk_ib->flags;
  617. ib->ctx = parser->ctx;
  618. j++;
  619. }
  620. if (!parser->num_ibs)
  621. return 0;
  622. /* add GDS resources to first IB */
  623. if (parser->bo_list) {
  624. struct amdgpu_bo *gds = parser->bo_list->gds_obj;
  625. struct amdgpu_bo *gws = parser->bo_list->gws_obj;
  626. struct amdgpu_bo *oa = parser->bo_list->oa_obj;
  627. struct amdgpu_ib *ib = &parser->ibs[0];
  628. if (gds) {
  629. ib->gds_base = amdgpu_bo_gpu_offset(gds);
  630. ib->gds_size = amdgpu_bo_size(gds);
  631. }
  632. if (gws) {
  633. ib->gws_base = amdgpu_bo_gpu_offset(gws);
  634. ib->gws_size = amdgpu_bo_size(gws);
  635. }
  636. if (oa) {
  637. ib->oa_base = amdgpu_bo_gpu_offset(oa);
  638. ib->oa_size = amdgpu_bo_size(oa);
  639. }
  640. }
  641. /* wrap the last IB with user fence */
  642. if (parser->uf.bo) {
  643. struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
  644. /* UVD & VCE fw doesn't support user fences */
  645. if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
  646. ib->ring->type == AMDGPU_RING_TYPE_VCE)
  647. return -EINVAL;
  648. ib->user = &parser->uf;
  649. }
  650. return 0;
  651. }
  652. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  653. struct amdgpu_cs_parser *p)
  654. {
  655. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  656. struct amdgpu_ib *ib;
  657. int i, j, r;
  658. if (!p->num_ibs)
  659. return 0;
  660. /* Add dependencies to first IB */
  661. ib = &p->ibs[0];
  662. for (i = 0; i < p->nchunks; ++i) {
  663. struct drm_amdgpu_cs_chunk_dep *deps;
  664. struct amdgpu_cs_chunk *chunk;
  665. unsigned num_deps;
  666. chunk = &p->chunks[i];
  667. if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
  668. continue;
  669. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  670. num_deps = chunk->length_dw * 4 /
  671. sizeof(struct drm_amdgpu_cs_chunk_dep);
  672. for (j = 0; j < num_deps; ++j) {
  673. struct amdgpu_ring *ring;
  674. struct amdgpu_ctx *ctx;
  675. struct fence *fence;
  676. r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
  677. deps[j].ip_instance,
  678. deps[j].ring, &ring);
  679. if (r)
  680. return r;
  681. ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
  682. if (ctx == NULL)
  683. return -EINVAL;
  684. fence = amdgpu_ctx_get_fence(ctx, ring,
  685. deps[j].handle);
  686. if (IS_ERR(fence)) {
  687. r = PTR_ERR(fence);
  688. amdgpu_ctx_put(ctx);
  689. return r;
  690. } else if (fence) {
  691. r = amdgpu_sync_fence(adev, &ib->sync, fence);
  692. fence_put(fence);
  693. amdgpu_ctx_put(ctx);
  694. if (r)
  695. return r;
  696. }
  697. }
  698. }
  699. return 0;
  700. }
  701. static int amdgpu_cs_parser_prepare_job(struct amdgpu_cs_parser *sched_job)
  702. {
  703. int r, i;
  704. struct amdgpu_cs_parser *parser = sched_job;
  705. struct amdgpu_device *adev = sched_job->adev;
  706. bool reserved_buffers = false;
  707. r = amdgpu_cs_parser_relocs(parser);
  708. if (r) {
  709. if (r != -ERESTARTSYS) {
  710. if (r == -ENOMEM)
  711. DRM_ERROR("Not enough memory for command submission!\n");
  712. else
  713. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  714. }
  715. }
  716. if (!r) {
  717. reserved_buffers = true;
  718. r = amdgpu_cs_ib_fill(adev, parser);
  719. }
  720. if (!r) {
  721. r = amdgpu_cs_dependencies(adev, parser);
  722. if (r)
  723. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  724. }
  725. if (r) {
  726. amdgpu_cs_parser_fini(parser, r, reserved_buffers);
  727. return r;
  728. }
  729. for (i = 0; i < parser->num_ibs; i++)
  730. trace_amdgpu_cs(parser, i);
  731. r = amdgpu_cs_ib_vm_chunk(adev, parser);
  732. return r;
  733. }
  734. static struct amdgpu_ring *amdgpu_cs_parser_get_ring(
  735. struct amdgpu_device *adev,
  736. struct amdgpu_cs_parser *parser)
  737. {
  738. int i, r;
  739. struct amdgpu_cs_chunk *chunk;
  740. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  741. struct amdgpu_ring *ring;
  742. for (i = 0; i < parser->nchunks; i++) {
  743. chunk = &parser->chunks[i];
  744. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  745. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  746. continue;
  747. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  748. chunk_ib->ip_instance, chunk_ib->ring,
  749. &ring);
  750. if (r)
  751. return NULL;
  752. break;
  753. }
  754. return ring;
  755. }
  756. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  757. {
  758. struct amdgpu_device *adev = dev->dev_private;
  759. union drm_amdgpu_cs *cs = data;
  760. struct amdgpu_cs_parser *parser;
  761. int r;
  762. down_read(&adev->exclusive_lock);
  763. if (!adev->accel_working) {
  764. up_read(&adev->exclusive_lock);
  765. return -EBUSY;
  766. }
  767. parser = amdgpu_cs_parser_create(adev, filp, NULL, NULL, 0);
  768. if (!parser)
  769. return -ENOMEM;
  770. r = amdgpu_cs_parser_init(parser, data);
  771. if (r) {
  772. DRM_ERROR("Failed to initialize parser !\n");
  773. amdgpu_cs_parser_fini(parser, r, false);
  774. up_read(&adev->exclusive_lock);
  775. r = amdgpu_cs_handle_lockup(adev, r);
  776. return r;
  777. }
  778. if (amdgpu_enable_scheduler && parser->num_ibs) {
  779. struct amdgpu_ring * ring =
  780. amdgpu_cs_parser_get_ring(adev, parser);
  781. if (ring->is_pte_ring || (parser->bo_list && parser->bo_list->has_userptr)) {
  782. r = amdgpu_cs_parser_prepare_job(parser);
  783. if (r)
  784. goto out;
  785. } else
  786. parser->prepare_job = amdgpu_cs_parser_prepare_job;
  787. parser->ring = ring;
  788. parser->run_job = amdgpu_cs_parser_run_job;
  789. parser->free_job = amdgpu_cs_parser_free_job;
  790. mutex_lock(&parser->job_lock);
  791. r = amd_sched_push_job(ring->scheduler,
  792. &parser->ctx->rings[ring->idx].entity,
  793. parser,
  794. &parser->s_fence);
  795. if (r) {
  796. mutex_unlock(&parser->job_lock);
  797. goto out;
  798. }
  799. parser->ibs[parser->num_ibs - 1].sequence =
  800. amdgpu_ctx_add_fence(parser->ctx, ring,
  801. &parser->s_fence->base,
  802. parser->s_fence->v_seq);
  803. cs->out.handle = parser->s_fence->v_seq;
  804. mutex_unlock(&parser->job_lock);
  805. up_read(&adev->exclusive_lock);
  806. return 0;
  807. }
  808. r = amdgpu_cs_parser_prepare_job(parser);
  809. if (r)
  810. goto out;
  811. cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;
  812. out:
  813. amdgpu_cs_parser_fini(parser, r, true);
  814. up_read(&adev->exclusive_lock);
  815. r = amdgpu_cs_handle_lockup(adev, r);
  816. return r;
  817. }
  818. /**
  819. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  820. *
  821. * @dev: drm device
  822. * @data: data from userspace
  823. * @filp: file private
  824. *
  825. * Wait for the command submission identified by handle to finish.
  826. */
  827. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  828. struct drm_file *filp)
  829. {
  830. union drm_amdgpu_wait_cs *wait = data;
  831. struct amdgpu_device *adev = dev->dev_private;
  832. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  833. struct amdgpu_ring *ring = NULL;
  834. struct amdgpu_ctx *ctx;
  835. struct fence *fence;
  836. long r;
  837. r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
  838. wait->in.ring, &ring);
  839. if (r)
  840. return r;
  841. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  842. if (ctx == NULL)
  843. return -EINVAL;
  844. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  845. if (IS_ERR(fence))
  846. r = PTR_ERR(fence);
  847. else if (fence) {
  848. r = fence_wait_timeout(fence, true, timeout);
  849. fence_put(fence);
  850. } else
  851. r = 1;
  852. amdgpu_ctx_put(ctx);
  853. if (r < 0)
  854. return r;
  855. memset(wait, 0, sizeof(*wait));
  856. wait->out.status = (r == 0);
  857. return 0;
  858. }
  859. /**
  860. * amdgpu_cs_find_bo_va - find bo_va for VM address
  861. *
  862. * @parser: command submission parser context
  863. * @addr: VM address
  864. * @bo: resulting BO of the mapping found
  865. *
  866. * Search the buffer objects in the command submission context for a certain
  867. * virtual memory address. Returns allocation structure when found, NULL
  868. * otherwise.
  869. */
  870. struct amdgpu_bo_va_mapping *
  871. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  872. uint64_t addr, struct amdgpu_bo **bo)
  873. {
  874. struct amdgpu_bo_list_entry *reloc;
  875. struct amdgpu_bo_va_mapping *mapping;
  876. addr /= AMDGPU_GPU_PAGE_SIZE;
  877. list_for_each_entry(reloc, &parser->validated, tv.head) {
  878. if (!reloc->bo_va)
  879. continue;
  880. list_for_each_entry(mapping, &reloc->bo_va->valids, list) {
  881. if (mapping->it.start > addr ||
  882. addr > mapping->it.last)
  883. continue;
  884. *bo = reloc->bo_va->bo;
  885. return mapping;
  886. }
  887. list_for_each_entry(mapping, &reloc->bo_va->invalids, list) {
  888. if (mapping->it.start > addr ||
  889. addr > mapping->it.last)
  890. continue;
  891. *bo = reloc->bo_va->bo;
  892. return mapping;
  893. }
  894. }
  895. return NULL;
  896. }